base.c 82 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/pci.h>
  50. #include <linux/ethtool.h>
  51. #include <linux/uaccess.h>
  52. #include <net/ieee80211_radiotap.h>
  53. #include <asm/unaligned.h>
  54. #include "base.h"
  55. #include "reg.h"
  56. #include "debug.h"
  57. static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
  58. static int modparam_nohwcrypt;
  59. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  60. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  61. /******************\
  62. * Internal defines *
  63. \******************/
  64. /* Module info */
  65. MODULE_AUTHOR("Jiri Slaby");
  66. MODULE_AUTHOR("Nick Kossifidis");
  67. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  68. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  69. MODULE_LICENSE("Dual BSD/GPL");
  70. MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
  71. /* Known PCI ids */
  72. static const struct pci_device_id ath5k_pci_id_table[] = {
  73. { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
  74. { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
  75. { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
  76. { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
  77. { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
  78. { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
  79. { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
  80. { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
  81. { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  82. { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  83. { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  84. { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  85. { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  86. { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  87. { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
  88. { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
  89. { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* PCI-E cards */
  90. { PCI_VDEVICE(ATHEROS, 0x001d), .driver_data = AR5K_AR5212 }, /* 2417 Nala */
  91. { 0 }
  92. };
  93. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  94. /* Known SREVs */
  95. static const struct ath5k_srev_name srev_names[] = {
  96. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  97. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  98. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  99. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  100. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  101. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  102. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  103. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  104. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  105. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  106. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  107. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  108. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  109. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  110. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  111. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  112. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  113. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  114. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  115. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  116. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  117. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  118. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  119. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  120. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  121. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  122. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  123. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  124. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  125. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  126. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  127. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  128. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  129. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  130. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  131. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  132. };
  133. static const struct ieee80211_rate ath5k_rates[] = {
  134. { .bitrate = 10,
  135. .hw_value = ATH5K_RATE_CODE_1M, },
  136. { .bitrate = 20,
  137. .hw_value = ATH5K_RATE_CODE_2M,
  138. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  139. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  140. { .bitrate = 55,
  141. .hw_value = ATH5K_RATE_CODE_5_5M,
  142. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  143. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  144. { .bitrate = 110,
  145. .hw_value = ATH5K_RATE_CODE_11M,
  146. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  147. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  148. { .bitrate = 60,
  149. .hw_value = ATH5K_RATE_CODE_6M,
  150. .flags = 0 },
  151. { .bitrate = 90,
  152. .hw_value = ATH5K_RATE_CODE_9M,
  153. .flags = 0 },
  154. { .bitrate = 120,
  155. .hw_value = ATH5K_RATE_CODE_12M,
  156. .flags = 0 },
  157. { .bitrate = 180,
  158. .hw_value = ATH5K_RATE_CODE_18M,
  159. .flags = 0 },
  160. { .bitrate = 240,
  161. .hw_value = ATH5K_RATE_CODE_24M,
  162. .flags = 0 },
  163. { .bitrate = 360,
  164. .hw_value = ATH5K_RATE_CODE_36M,
  165. .flags = 0 },
  166. { .bitrate = 480,
  167. .hw_value = ATH5K_RATE_CODE_48M,
  168. .flags = 0 },
  169. { .bitrate = 540,
  170. .hw_value = ATH5K_RATE_CODE_54M,
  171. .flags = 0 },
  172. /* XR missing */
  173. };
  174. /*
  175. * Prototypes - PCI stack related functions
  176. */
  177. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  178. const struct pci_device_id *id);
  179. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  180. #ifdef CONFIG_PM
  181. static int ath5k_pci_suspend(struct pci_dev *pdev,
  182. pm_message_t state);
  183. static int ath5k_pci_resume(struct pci_dev *pdev);
  184. #else
  185. #define ath5k_pci_suspend NULL
  186. #define ath5k_pci_resume NULL
  187. #endif /* CONFIG_PM */
  188. static struct pci_driver ath5k_pci_driver = {
  189. .name = KBUILD_MODNAME,
  190. .id_table = ath5k_pci_id_table,
  191. .probe = ath5k_pci_probe,
  192. .remove = __devexit_p(ath5k_pci_remove),
  193. .suspend = ath5k_pci_suspend,
  194. .resume = ath5k_pci_resume,
  195. };
  196. /*
  197. * Prototypes - MAC 802.11 stack related functions
  198. */
  199. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
  200. static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
  201. static int ath5k_reset_wake(struct ath5k_softc *sc);
  202. static int ath5k_start(struct ieee80211_hw *hw);
  203. static void ath5k_stop(struct ieee80211_hw *hw);
  204. static int ath5k_add_interface(struct ieee80211_hw *hw,
  205. struct ieee80211_if_init_conf *conf);
  206. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  207. struct ieee80211_if_init_conf *conf);
  208. static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
  209. static int ath5k_config_interface(struct ieee80211_hw *hw,
  210. struct ieee80211_vif *vif,
  211. struct ieee80211_if_conf *conf);
  212. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  213. unsigned int changed_flags,
  214. unsigned int *new_flags,
  215. int mc_count, struct dev_mc_list *mclist);
  216. static int ath5k_set_key(struct ieee80211_hw *hw,
  217. enum set_key_cmd cmd,
  218. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  219. struct ieee80211_key_conf *key);
  220. static int ath5k_get_stats(struct ieee80211_hw *hw,
  221. struct ieee80211_low_level_stats *stats);
  222. static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
  223. struct ieee80211_tx_queue_stats *stats);
  224. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  225. static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
  226. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  227. static int ath5k_beacon_update(struct ath5k_softc *sc,
  228. struct sk_buff *skb);
  229. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  230. struct ieee80211_vif *vif,
  231. struct ieee80211_bss_conf *bss_conf,
  232. u32 changes);
  233. static const struct ieee80211_ops ath5k_hw_ops = {
  234. .tx = ath5k_tx,
  235. .start = ath5k_start,
  236. .stop = ath5k_stop,
  237. .add_interface = ath5k_add_interface,
  238. .remove_interface = ath5k_remove_interface,
  239. .config = ath5k_config,
  240. .config_interface = ath5k_config_interface,
  241. .configure_filter = ath5k_configure_filter,
  242. .set_key = ath5k_set_key,
  243. .get_stats = ath5k_get_stats,
  244. .conf_tx = NULL,
  245. .get_tx_stats = ath5k_get_tx_stats,
  246. .get_tsf = ath5k_get_tsf,
  247. .set_tsf = ath5k_set_tsf,
  248. .reset_tsf = ath5k_reset_tsf,
  249. .bss_info_changed = ath5k_bss_info_changed,
  250. };
  251. /*
  252. * Prototypes - Internal functions
  253. */
  254. /* Attach detach */
  255. static int ath5k_attach(struct pci_dev *pdev,
  256. struct ieee80211_hw *hw);
  257. static void ath5k_detach(struct pci_dev *pdev,
  258. struct ieee80211_hw *hw);
  259. /* Channel/mode setup */
  260. static inline short ath5k_ieee2mhz(short chan);
  261. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  262. struct ieee80211_channel *channels,
  263. unsigned int mode,
  264. unsigned int max);
  265. static int ath5k_setup_bands(struct ieee80211_hw *hw);
  266. static int ath5k_chan_set(struct ath5k_softc *sc,
  267. struct ieee80211_channel *chan);
  268. static void ath5k_setcurmode(struct ath5k_softc *sc,
  269. unsigned int mode);
  270. static void ath5k_mode_setup(struct ath5k_softc *sc);
  271. /* Descriptor setup */
  272. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  273. struct pci_dev *pdev);
  274. static void ath5k_desc_free(struct ath5k_softc *sc,
  275. struct pci_dev *pdev);
  276. /* Buffers setup */
  277. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  278. struct ath5k_buf *bf);
  279. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  280. struct ath5k_buf *bf);
  281. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  282. struct ath5k_buf *bf)
  283. {
  284. BUG_ON(!bf);
  285. if (!bf->skb)
  286. return;
  287. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  288. PCI_DMA_TODEVICE);
  289. dev_kfree_skb_any(bf->skb);
  290. bf->skb = NULL;
  291. }
  292. static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
  293. struct ath5k_buf *bf)
  294. {
  295. BUG_ON(!bf);
  296. if (!bf->skb)
  297. return;
  298. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  299. PCI_DMA_FROMDEVICE);
  300. dev_kfree_skb_any(bf->skb);
  301. bf->skb = NULL;
  302. }
  303. /* Queues setup */
  304. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  305. int qtype, int subtype);
  306. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  307. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  308. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  309. struct ath5k_txq *txq);
  310. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  311. static void ath5k_txq_release(struct ath5k_softc *sc);
  312. /* Rx handling */
  313. static int ath5k_rx_start(struct ath5k_softc *sc);
  314. static void ath5k_rx_stop(struct ath5k_softc *sc);
  315. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  316. struct ath5k_desc *ds,
  317. struct sk_buff *skb,
  318. struct ath5k_rx_status *rs);
  319. static void ath5k_tasklet_rx(unsigned long data);
  320. /* Tx handling */
  321. static void ath5k_tx_processq(struct ath5k_softc *sc,
  322. struct ath5k_txq *txq);
  323. static void ath5k_tasklet_tx(unsigned long data);
  324. /* Beacon handling */
  325. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  326. struct ath5k_buf *bf);
  327. static void ath5k_beacon_send(struct ath5k_softc *sc);
  328. static void ath5k_beacon_config(struct ath5k_softc *sc);
  329. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  330. static void ath5k_tasklet_beacon(unsigned long data);
  331. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  332. {
  333. u64 tsf = ath5k_hw_get_tsf64(ah);
  334. if ((tsf & 0x7fff) < rstamp)
  335. tsf -= 0x8000;
  336. return (tsf & ~0x7fff) | rstamp;
  337. }
  338. /* Interrupt handling */
  339. static int ath5k_init(struct ath5k_softc *sc);
  340. static int ath5k_stop_locked(struct ath5k_softc *sc);
  341. static int ath5k_stop_hw(struct ath5k_softc *sc);
  342. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  343. static void ath5k_tasklet_reset(unsigned long data);
  344. static void ath5k_calibrate(unsigned long data);
  345. /*
  346. * Module init/exit functions
  347. */
  348. static int __init
  349. init_ath5k_pci(void)
  350. {
  351. int ret;
  352. ath5k_debug_init();
  353. ret = pci_register_driver(&ath5k_pci_driver);
  354. if (ret) {
  355. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  356. return ret;
  357. }
  358. return 0;
  359. }
  360. static void __exit
  361. exit_ath5k_pci(void)
  362. {
  363. pci_unregister_driver(&ath5k_pci_driver);
  364. ath5k_debug_finish();
  365. }
  366. module_init(init_ath5k_pci);
  367. module_exit(exit_ath5k_pci);
  368. /********************\
  369. * PCI Initialization *
  370. \********************/
  371. static const char *
  372. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  373. {
  374. const char *name = "xxxxx";
  375. unsigned int i;
  376. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  377. if (srev_names[i].sr_type != type)
  378. continue;
  379. if ((val & 0xf0) == srev_names[i].sr_val)
  380. name = srev_names[i].sr_name;
  381. if ((val & 0xff) == srev_names[i].sr_val) {
  382. name = srev_names[i].sr_name;
  383. break;
  384. }
  385. }
  386. return name;
  387. }
  388. static int __devinit
  389. ath5k_pci_probe(struct pci_dev *pdev,
  390. const struct pci_device_id *id)
  391. {
  392. void __iomem *mem;
  393. struct ath5k_softc *sc;
  394. struct ieee80211_hw *hw;
  395. int ret;
  396. u8 csz;
  397. ret = pci_enable_device(pdev);
  398. if (ret) {
  399. dev_err(&pdev->dev, "can't enable device\n");
  400. goto err;
  401. }
  402. /* XXX 32-bit addressing only */
  403. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  404. if (ret) {
  405. dev_err(&pdev->dev, "32-bit DMA not available\n");
  406. goto err_dis;
  407. }
  408. /*
  409. * Cache line size is used to size and align various
  410. * structures used to communicate with the hardware.
  411. */
  412. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  413. if (csz == 0) {
  414. /*
  415. * Linux 2.4.18 (at least) writes the cache line size
  416. * register as a 16-bit wide register which is wrong.
  417. * We must have this setup properly for rx buffer
  418. * DMA to work so force a reasonable value here if it
  419. * comes up zero.
  420. */
  421. csz = L1_CACHE_BYTES / sizeof(u32);
  422. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  423. }
  424. /*
  425. * The default setting of latency timer yields poor results,
  426. * set it to the value used by other systems. It may be worth
  427. * tweaking this setting more.
  428. */
  429. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  430. /* Enable bus mastering */
  431. pci_set_master(pdev);
  432. /*
  433. * Disable the RETRY_TIMEOUT register (0x41) to keep
  434. * PCI Tx retries from interfering with C3 CPU state.
  435. */
  436. pci_write_config_byte(pdev, 0x41, 0);
  437. ret = pci_request_region(pdev, 0, "ath5k");
  438. if (ret) {
  439. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  440. goto err_dis;
  441. }
  442. mem = pci_iomap(pdev, 0, 0);
  443. if (!mem) {
  444. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  445. ret = -EIO;
  446. goto err_reg;
  447. }
  448. /*
  449. * Allocate hw (mac80211 main struct)
  450. * and hw->priv (driver private data)
  451. */
  452. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  453. if (hw == NULL) {
  454. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  455. ret = -ENOMEM;
  456. goto err_map;
  457. }
  458. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  459. /* Initialize driver private data */
  460. SET_IEEE80211_DEV(hw, &pdev->dev);
  461. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  462. IEEE80211_HW_SIGNAL_DBM |
  463. IEEE80211_HW_NOISE_DBM;
  464. hw->wiphy->interface_modes =
  465. BIT(NL80211_IFTYPE_STATION) |
  466. BIT(NL80211_IFTYPE_ADHOC) |
  467. BIT(NL80211_IFTYPE_MESH_POINT);
  468. hw->extra_tx_headroom = 2;
  469. hw->channel_change_time = 5000;
  470. sc = hw->priv;
  471. sc->hw = hw;
  472. sc->pdev = pdev;
  473. ath5k_debug_init_device(sc);
  474. /*
  475. * Mark the device as detached to avoid processing
  476. * interrupts until setup is complete.
  477. */
  478. __set_bit(ATH_STAT_INVALID, sc->status);
  479. sc->iobase = mem; /* So we can unmap it on detach */
  480. sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
  481. sc->opmode = NL80211_IFTYPE_STATION;
  482. mutex_init(&sc->lock);
  483. spin_lock_init(&sc->rxbuflock);
  484. spin_lock_init(&sc->txbuflock);
  485. spin_lock_init(&sc->block);
  486. /* Set private data */
  487. pci_set_drvdata(pdev, hw);
  488. /* Setup interrupt handler */
  489. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  490. if (ret) {
  491. ATH5K_ERR(sc, "request_irq failed\n");
  492. goto err_free;
  493. }
  494. /* Initialize device */
  495. sc->ah = ath5k_hw_attach(sc, id->driver_data);
  496. if (IS_ERR(sc->ah)) {
  497. ret = PTR_ERR(sc->ah);
  498. goto err_irq;
  499. }
  500. /* set up multi-rate retry capabilities */
  501. if (sc->ah->ah_version == AR5K_AR5212) {
  502. hw->max_rates = 4;
  503. hw->max_rate_tries = 11;
  504. }
  505. /* Finish private driver data initialization */
  506. ret = ath5k_attach(pdev, hw);
  507. if (ret)
  508. goto err_ah;
  509. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  510. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  511. sc->ah->ah_mac_srev,
  512. sc->ah->ah_phy_revision);
  513. if (!sc->ah->ah_single_chip) {
  514. /* Single chip radio (!RF5111) */
  515. if (sc->ah->ah_radio_5ghz_revision &&
  516. !sc->ah->ah_radio_2ghz_revision) {
  517. /* No 5GHz support -> report 2GHz radio */
  518. if (!test_bit(AR5K_MODE_11A,
  519. sc->ah->ah_capabilities.cap_mode)) {
  520. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  521. ath5k_chip_name(AR5K_VERSION_RAD,
  522. sc->ah->ah_radio_5ghz_revision),
  523. sc->ah->ah_radio_5ghz_revision);
  524. /* No 2GHz support (5110 and some
  525. * 5Ghz only cards) -> report 5Ghz radio */
  526. } else if (!test_bit(AR5K_MODE_11B,
  527. sc->ah->ah_capabilities.cap_mode)) {
  528. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  529. ath5k_chip_name(AR5K_VERSION_RAD,
  530. sc->ah->ah_radio_5ghz_revision),
  531. sc->ah->ah_radio_5ghz_revision);
  532. /* Multiband radio */
  533. } else {
  534. ATH5K_INFO(sc, "RF%s multiband radio found"
  535. " (0x%x)\n",
  536. ath5k_chip_name(AR5K_VERSION_RAD,
  537. sc->ah->ah_radio_5ghz_revision),
  538. sc->ah->ah_radio_5ghz_revision);
  539. }
  540. }
  541. /* Multi chip radio (RF5111 - RF2111) ->
  542. * report both 2GHz/5GHz radios */
  543. else if (sc->ah->ah_radio_5ghz_revision &&
  544. sc->ah->ah_radio_2ghz_revision){
  545. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  546. ath5k_chip_name(AR5K_VERSION_RAD,
  547. sc->ah->ah_radio_5ghz_revision),
  548. sc->ah->ah_radio_5ghz_revision);
  549. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  550. ath5k_chip_name(AR5K_VERSION_RAD,
  551. sc->ah->ah_radio_2ghz_revision),
  552. sc->ah->ah_radio_2ghz_revision);
  553. }
  554. }
  555. /* ready to process interrupts */
  556. __clear_bit(ATH_STAT_INVALID, sc->status);
  557. return 0;
  558. err_ah:
  559. ath5k_hw_detach(sc->ah);
  560. err_irq:
  561. free_irq(pdev->irq, sc);
  562. err_free:
  563. ieee80211_free_hw(hw);
  564. err_map:
  565. pci_iounmap(pdev, mem);
  566. err_reg:
  567. pci_release_region(pdev, 0);
  568. err_dis:
  569. pci_disable_device(pdev);
  570. err:
  571. return ret;
  572. }
  573. static void __devexit
  574. ath5k_pci_remove(struct pci_dev *pdev)
  575. {
  576. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  577. struct ath5k_softc *sc = hw->priv;
  578. ath5k_debug_finish_device(sc);
  579. ath5k_detach(pdev, hw);
  580. ath5k_hw_detach(sc->ah);
  581. free_irq(pdev->irq, sc);
  582. pci_iounmap(pdev, sc->iobase);
  583. pci_release_region(pdev, 0);
  584. pci_disable_device(pdev);
  585. ieee80211_free_hw(hw);
  586. }
  587. #ifdef CONFIG_PM
  588. static int
  589. ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  590. {
  591. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  592. struct ath5k_softc *sc = hw->priv;
  593. ath5k_led_off(sc);
  594. free_irq(pdev->irq, sc);
  595. pci_save_state(pdev);
  596. pci_disable_device(pdev);
  597. pci_set_power_state(pdev, PCI_D3hot);
  598. return 0;
  599. }
  600. static int
  601. ath5k_pci_resume(struct pci_dev *pdev)
  602. {
  603. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  604. struct ath5k_softc *sc = hw->priv;
  605. int err;
  606. pci_restore_state(pdev);
  607. err = pci_enable_device(pdev);
  608. if (err)
  609. return err;
  610. err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  611. if (err) {
  612. ATH5K_ERR(sc, "request_irq failed\n");
  613. goto err_no_irq;
  614. }
  615. ath5k_led_enable(sc);
  616. return 0;
  617. err_no_irq:
  618. pci_disable_device(pdev);
  619. return err;
  620. }
  621. #endif /* CONFIG_PM */
  622. /***********************\
  623. * Driver Initialization *
  624. \***********************/
  625. static int
  626. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  627. {
  628. struct ath5k_softc *sc = hw->priv;
  629. struct ath5k_hw *ah = sc->ah;
  630. u8 mac[ETH_ALEN] = {};
  631. int ret;
  632. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  633. /*
  634. * Check if the MAC has multi-rate retry support.
  635. * We do this by trying to setup a fake extended
  636. * descriptor. MAC's that don't have support will
  637. * return false w/o doing anything. MAC's that do
  638. * support it will return true w/o doing anything.
  639. */
  640. ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  641. if (ret < 0)
  642. goto err;
  643. if (ret > 0)
  644. __set_bit(ATH_STAT_MRRETRY, sc->status);
  645. /*
  646. * Collect the channel list. The 802.11 layer
  647. * is resposible for filtering this list based
  648. * on settings like the phy mode and regulatory
  649. * domain restrictions.
  650. */
  651. ret = ath5k_setup_bands(hw);
  652. if (ret) {
  653. ATH5K_ERR(sc, "can't get channels\n");
  654. goto err;
  655. }
  656. /* NB: setup here so ath5k_rate_update is happy */
  657. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  658. ath5k_setcurmode(sc, AR5K_MODE_11A);
  659. else
  660. ath5k_setcurmode(sc, AR5K_MODE_11B);
  661. /*
  662. * Allocate tx+rx descriptors and populate the lists.
  663. */
  664. ret = ath5k_desc_alloc(sc, pdev);
  665. if (ret) {
  666. ATH5K_ERR(sc, "can't allocate descriptors\n");
  667. goto err;
  668. }
  669. /*
  670. * Allocate hardware transmit queues: one queue for
  671. * beacon frames and one data queue for each QoS
  672. * priority. Note that hw functions handle reseting
  673. * these queues at the needed time.
  674. */
  675. ret = ath5k_beaconq_setup(ah);
  676. if (ret < 0) {
  677. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  678. goto err_desc;
  679. }
  680. sc->bhalq = ret;
  681. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  682. if (IS_ERR(sc->txq)) {
  683. ATH5K_ERR(sc, "can't setup xmit queue\n");
  684. ret = PTR_ERR(sc->txq);
  685. goto err_bhal;
  686. }
  687. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  688. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  689. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  690. tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
  691. setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
  692. ret = ath5k_eeprom_read_mac(ah, mac);
  693. if (ret) {
  694. ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
  695. sc->pdev->device);
  696. goto err_queues;
  697. }
  698. SET_IEEE80211_PERM_ADDR(hw, mac);
  699. /* All MAC address bits matter for ACKs */
  700. memset(sc->bssidmask, 0xff, ETH_ALEN);
  701. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  702. ret = ieee80211_register_hw(hw);
  703. if (ret) {
  704. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  705. goto err_queues;
  706. }
  707. ath5k_init_leds(sc);
  708. return 0;
  709. err_queues:
  710. ath5k_txq_release(sc);
  711. err_bhal:
  712. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  713. err_desc:
  714. ath5k_desc_free(sc, pdev);
  715. err:
  716. return ret;
  717. }
  718. static void
  719. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  720. {
  721. struct ath5k_softc *sc = hw->priv;
  722. /*
  723. * NB: the order of these is important:
  724. * o call the 802.11 layer before detaching ath5k_hw to
  725. * insure callbacks into the driver to delete global
  726. * key cache entries can be handled
  727. * o reclaim the tx queue data structures after calling
  728. * the 802.11 layer as we'll get called back to reclaim
  729. * node state and potentially want to use them
  730. * o to cleanup the tx queues the hal is called, so detach
  731. * it last
  732. * XXX: ??? detach ath5k_hw ???
  733. * Other than that, it's straightforward...
  734. */
  735. ieee80211_unregister_hw(hw);
  736. ath5k_desc_free(sc, pdev);
  737. ath5k_txq_release(sc);
  738. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  739. ath5k_unregister_leds(sc);
  740. /*
  741. * NB: can't reclaim these until after ieee80211_ifdetach
  742. * returns because we'll get called back to reclaim node
  743. * state and potentially want to use them.
  744. */
  745. }
  746. /********************\
  747. * Channel/mode setup *
  748. \********************/
  749. /*
  750. * Convert IEEE channel number to MHz frequency.
  751. */
  752. static inline short
  753. ath5k_ieee2mhz(short chan)
  754. {
  755. if (chan <= 14 || chan >= 27)
  756. return ieee80211chan2mhz(chan);
  757. else
  758. return 2212 + chan * 20;
  759. }
  760. static unsigned int
  761. ath5k_copy_channels(struct ath5k_hw *ah,
  762. struct ieee80211_channel *channels,
  763. unsigned int mode,
  764. unsigned int max)
  765. {
  766. unsigned int i, count, size, chfreq, freq, ch;
  767. if (!test_bit(mode, ah->ah_modes))
  768. return 0;
  769. switch (mode) {
  770. case AR5K_MODE_11A:
  771. case AR5K_MODE_11A_TURBO:
  772. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  773. size = 220 ;
  774. chfreq = CHANNEL_5GHZ;
  775. break;
  776. case AR5K_MODE_11B:
  777. case AR5K_MODE_11G:
  778. case AR5K_MODE_11G_TURBO:
  779. size = 26;
  780. chfreq = CHANNEL_2GHZ;
  781. break;
  782. default:
  783. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  784. return 0;
  785. }
  786. for (i = 0, count = 0; i < size && max > 0; i++) {
  787. ch = i + 1 ;
  788. freq = ath5k_ieee2mhz(ch);
  789. /* Check if channel is supported by the chipset */
  790. if (!ath5k_channel_ok(ah, freq, chfreq))
  791. continue;
  792. /* Write channel info and increment counter */
  793. channels[count].center_freq = freq;
  794. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  795. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  796. switch (mode) {
  797. case AR5K_MODE_11A:
  798. case AR5K_MODE_11G:
  799. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  800. break;
  801. case AR5K_MODE_11A_TURBO:
  802. case AR5K_MODE_11G_TURBO:
  803. channels[count].hw_value = chfreq |
  804. CHANNEL_OFDM | CHANNEL_TURBO;
  805. break;
  806. case AR5K_MODE_11B:
  807. channels[count].hw_value = CHANNEL_B;
  808. }
  809. count++;
  810. max--;
  811. }
  812. return count;
  813. }
  814. static void
  815. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  816. {
  817. u8 i;
  818. for (i = 0; i < AR5K_MAX_RATES; i++)
  819. sc->rate_idx[b->band][i] = -1;
  820. for (i = 0; i < b->n_bitrates; i++) {
  821. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  822. if (b->bitrates[i].hw_value_short)
  823. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  824. }
  825. }
  826. static int
  827. ath5k_setup_bands(struct ieee80211_hw *hw)
  828. {
  829. struct ath5k_softc *sc = hw->priv;
  830. struct ath5k_hw *ah = sc->ah;
  831. struct ieee80211_supported_band *sband;
  832. int max_c, count_c = 0;
  833. int i;
  834. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  835. max_c = ARRAY_SIZE(sc->channels);
  836. /* 2GHz band */
  837. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  838. sband->band = IEEE80211_BAND_2GHZ;
  839. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  840. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  841. /* G mode */
  842. memcpy(sband->bitrates, &ath5k_rates[0],
  843. sizeof(struct ieee80211_rate) * 12);
  844. sband->n_bitrates = 12;
  845. sband->channels = sc->channels;
  846. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  847. AR5K_MODE_11G, max_c);
  848. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  849. count_c = sband->n_channels;
  850. max_c -= count_c;
  851. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  852. /* B mode */
  853. memcpy(sband->bitrates, &ath5k_rates[0],
  854. sizeof(struct ieee80211_rate) * 4);
  855. sband->n_bitrates = 4;
  856. /* 5211 only supports B rates and uses 4bit rate codes
  857. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  858. * fix them up here:
  859. */
  860. if (ah->ah_version == AR5K_AR5211) {
  861. for (i = 0; i < 4; i++) {
  862. sband->bitrates[i].hw_value =
  863. sband->bitrates[i].hw_value & 0xF;
  864. sband->bitrates[i].hw_value_short =
  865. sband->bitrates[i].hw_value_short & 0xF;
  866. }
  867. }
  868. sband->channels = sc->channels;
  869. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  870. AR5K_MODE_11B, max_c);
  871. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  872. count_c = sband->n_channels;
  873. max_c -= count_c;
  874. }
  875. ath5k_setup_rate_idx(sc, sband);
  876. /* 5GHz band, A mode */
  877. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  878. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  879. sband->band = IEEE80211_BAND_5GHZ;
  880. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  881. memcpy(sband->bitrates, &ath5k_rates[4],
  882. sizeof(struct ieee80211_rate) * 8);
  883. sband->n_bitrates = 8;
  884. sband->channels = &sc->channels[count_c];
  885. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  886. AR5K_MODE_11A, max_c);
  887. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  888. }
  889. ath5k_setup_rate_idx(sc, sband);
  890. ath5k_debug_dump_bands(sc);
  891. return 0;
  892. }
  893. /*
  894. * Set/change channels. If the channel is really being changed,
  895. * it's done by reseting the chip. To accomplish this we must
  896. * first cleanup any pending DMA, then restart stuff after a la
  897. * ath5k_init.
  898. *
  899. * Called with sc->lock.
  900. */
  901. static int
  902. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  903. {
  904. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  905. sc->curchan->center_freq, chan->center_freq);
  906. if (chan->center_freq != sc->curchan->center_freq ||
  907. chan->hw_value != sc->curchan->hw_value) {
  908. /*
  909. * To switch channels clear any pending DMA operations;
  910. * wait long enough for the RX fifo to drain, reset the
  911. * hardware at the new frequency, and then re-enable
  912. * the relevant bits of the h/w.
  913. */
  914. return ath5k_reset(sc, chan);
  915. }
  916. return 0;
  917. }
  918. static void
  919. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  920. {
  921. sc->curmode = mode;
  922. if (mode == AR5K_MODE_11A) {
  923. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  924. } else {
  925. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  926. }
  927. }
  928. static void
  929. ath5k_mode_setup(struct ath5k_softc *sc)
  930. {
  931. struct ath5k_hw *ah = sc->ah;
  932. u32 rfilt;
  933. /* configure rx filter */
  934. rfilt = sc->filter_flags;
  935. ath5k_hw_set_rx_filter(ah, rfilt);
  936. if (ath5k_hw_hasbssidmask(ah))
  937. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  938. /* configure operational mode */
  939. ath5k_hw_set_opmode(ah);
  940. ath5k_hw_set_mcast_filter(ah, 0, 0);
  941. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  942. }
  943. static inline int
  944. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  945. {
  946. int rix;
  947. /* return base rate on errors */
  948. if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
  949. "hw_rix out of bounds: %x\n", hw_rix))
  950. return 0;
  951. rix = sc->rate_idx[sc->curband->band][hw_rix];
  952. if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
  953. rix = 0;
  954. return rix;
  955. }
  956. /***************\
  957. * Buffers setup *
  958. \***************/
  959. static
  960. struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
  961. {
  962. struct sk_buff *skb;
  963. unsigned int off;
  964. /*
  965. * Allocate buffer with headroom_needed space for the
  966. * fake physical layer header at the start.
  967. */
  968. skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
  969. if (!skb) {
  970. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  971. sc->rxbufsize + sc->cachelsz - 1);
  972. return NULL;
  973. }
  974. /*
  975. * Cache-line-align. This is important (for the
  976. * 5210 at least) as not doing so causes bogus data
  977. * in rx'd frames.
  978. */
  979. off = ((unsigned long)skb->data) % sc->cachelsz;
  980. if (off != 0)
  981. skb_reserve(skb, sc->cachelsz - off);
  982. *skb_addr = pci_map_single(sc->pdev,
  983. skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
  984. if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
  985. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  986. dev_kfree_skb(skb);
  987. return NULL;
  988. }
  989. return skb;
  990. }
  991. static int
  992. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  993. {
  994. struct ath5k_hw *ah = sc->ah;
  995. struct sk_buff *skb = bf->skb;
  996. struct ath5k_desc *ds;
  997. if (!skb) {
  998. skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
  999. if (!skb)
  1000. return -ENOMEM;
  1001. bf->skb = skb;
  1002. }
  1003. /*
  1004. * Setup descriptors. For receive we always terminate
  1005. * the descriptor list with a self-linked entry so we'll
  1006. * not get overrun under high load (as can happen with a
  1007. * 5212 when ANI processing enables PHY error frames).
  1008. *
  1009. * To insure the last descriptor is self-linked we create
  1010. * each descriptor as self-linked and add it to the end. As
  1011. * each additional descriptor is added the previous self-linked
  1012. * entry is ``fixed'' naturally. This should be safe even
  1013. * if DMA is happening. When processing RX interrupts we
  1014. * never remove/process the last, self-linked, entry on the
  1015. * descriptor list. This insures the hardware always has
  1016. * someplace to write a new frame.
  1017. */
  1018. ds = bf->desc;
  1019. ds->ds_link = bf->daddr; /* link to self */
  1020. ds->ds_data = bf->skbaddr;
  1021. ah->ah_setup_rx_desc(ah, ds,
  1022. skb_tailroom(skb), /* buffer size */
  1023. 0);
  1024. if (sc->rxlink != NULL)
  1025. *sc->rxlink = bf->daddr;
  1026. sc->rxlink = &ds->ds_link;
  1027. return 0;
  1028. }
  1029. static int
  1030. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1031. {
  1032. struct ath5k_hw *ah = sc->ah;
  1033. struct ath5k_txq *txq = sc->txq;
  1034. struct ath5k_desc *ds = bf->desc;
  1035. struct sk_buff *skb = bf->skb;
  1036. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1037. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1038. struct ieee80211_rate *rate;
  1039. unsigned int mrr_rate[3], mrr_tries[3];
  1040. int i, ret;
  1041. u16 hw_rate;
  1042. u16 cts_rate = 0;
  1043. u16 duration = 0;
  1044. u8 rc_flags;
  1045. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1046. /* XXX endianness */
  1047. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1048. PCI_DMA_TODEVICE);
  1049. rate = ieee80211_get_tx_rate(sc->hw, info);
  1050. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  1051. flags |= AR5K_TXDESC_NOACK;
  1052. rc_flags = info->control.rates[0].flags;
  1053. hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
  1054. rate->hw_value_short : rate->hw_value;
  1055. pktlen = skb->len;
  1056. /* FIXME: If we are in g mode and rate is a CCK rate
  1057. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1058. * from tx power (value is in dB units already) */
  1059. if (info->control.hw_key) {
  1060. keyidx = info->control.hw_key->hw_key_idx;
  1061. pktlen += info->control.hw_key->icv_len;
  1062. }
  1063. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  1064. flags |= AR5K_TXDESC_RTSENA;
  1065. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1066. duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
  1067. sc->vif, pktlen, info));
  1068. }
  1069. if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  1070. flags |= AR5K_TXDESC_CTSENA;
  1071. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1072. duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
  1073. sc->vif, pktlen, info));
  1074. }
  1075. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1076. ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
  1077. (sc->power_level * 2),
  1078. hw_rate,
  1079. info->control.rates[0].count, keyidx, 0, flags,
  1080. cts_rate, duration);
  1081. if (ret)
  1082. goto err_unmap;
  1083. memset(mrr_rate, 0, sizeof(mrr_rate));
  1084. memset(mrr_tries, 0, sizeof(mrr_tries));
  1085. for (i = 0; i < 3; i++) {
  1086. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  1087. if (!rate)
  1088. break;
  1089. mrr_rate[i] = rate->hw_value;
  1090. mrr_tries[i] = info->control.rates[i + 1].count;
  1091. }
  1092. ah->ah_setup_mrr_tx_desc(ah, ds,
  1093. mrr_rate[0], mrr_tries[0],
  1094. mrr_rate[1], mrr_tries[1],
  1095. mrr_rate[2], mrr_tries[2]);
  1096. ds->ds_link = 0;
  1097. ds->ds_data = bf->skbaddr;
  1098. spin_lock_bh(&txq->lock);
  1099. list_add_tail(&bf->list, &txq->q);
  1100. sc->tx_stats[txq->qnum].len++;
  1101. if (txq->link == NULL) /* is this first packet? */
  1102. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  1103. else /* no, so only link it */
  1104. *txq->link = bf->daddr;
  1105. txq->link = &ds->ds_link;
  1106. ath5k_hw_start_tx_dma(ah, txq->qnum);
  1107. mmiowb();
  1108. spin_unlock_bh(&txq->lock);
  1109. return 0;
  1110. err_unmap:
  1111. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1112. return ret;
  1113. }
  1114. /*******************\
  1115. * Descriptors setup *
  1116. \*******************/
  1117. static int
  1118. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1119. {
  1120. struct ath5k_desc *ds;
  1121. struct ath5k_buf *bf;
  1122. dma_addr_t da;
  1123. unsigned int i;
  1124. int ret;
  1125. /* allocate descriptors */
  1126. sc->desc_len = sizeof(struct ath5k_desc) *
  1127. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1128. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1129. if (sc->desc == NULL) {
  1130. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1131. ret = -ENOMEM;
  1132. goto err;
  1133. }
  1134. ds = sc->desc;
  1135. da = sc->desc_daddr;
  1136. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1137. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1138. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1139. sizeof(struct ath5k_buf), GFP_KERNEL);
  1140. if (bf == NULL) {
  1141. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1142. ret = -ENOMEM;
  1143. goto err_free;
  1144. }
  1145. sc->bufptr = bf;
  1146. INIT_LIST_HEAD(&sc->rxbuf);
  1147. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1148. bf->desc = ds;
  1149. bf->daddr = da;
  1150. list_add_tail(&bf->list, &sc->rxbuf);
  1151. }
  1152. INIT_LIST_HEAD(&sc->txbuf);
  1153. sc->txbuf_len = ATH_TXBUF;
  1154. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1155. da += sizeof(*ds)) {
  1156. bf->desc = ds;
  1157. bf->daddr = da;
  1158. list_add_tail(&bf->list, &sc->txbuf);
  1159. }
  1160. /* beacon buffer */
  1161. bf->desc = ds;
  1162. bf->daddr = da;
  1163. sc->bbuf = bf;
  1164. return 0;
  1165. err_free:
  1166. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1167. err:
  1168. sc->desc = NULL;
  1169. return ret;
  1170. }
  1171. static void
  1172. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1173. {
  1174. struct ath5k_buf *bf;
  1175. ath5k_txbuf_free(sc, sc->bbuf);
  1176. list_for_each_entry(bf, &sc->txbuf, list)
  1177. ath5k_txbuf_free(sc, bf);
  1178. list_for_each_entry(bf, &sc->rxbuf, list)
  1179. ath5k_rxbuf_free(sc, bf);
  1180. /* Free memory associated with all descriptors */
  1181. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1182. kfree(sc->bufptr);
  1183. sc->bufptr = NULL;
  1184. }
  1185. /**************\
  1186. * Queues setup *
  1187. \**************/
  1188. static struct ath5k_txq *
  1189. ath5k_txq_setup(struct ath5k_softc *sc,
  1190. int qtype, int subtype)
  1191. {
  1192. struct ath5k_hw *ah = sc->ah;
  1193. struct ath5k_txq *txq;
  1194. struct ath5k_txq_info qi = {
  1195. .tqi_subtype = subtype,
  1196. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1197. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1198. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1199. };
  1200. int qnum;
  1201. /*
  1202. * Enable interrupts only for EOL and DESC conditions.
  1203. * We mark tx descriptors to receive a DESC interrupt
  1204. * when a tx queue gets deep; otherwise waiting for the
  1205. * EOL to reap descriptors. Note that this is done to
  1206. * reduce interrupt load and this only defers reaping
  1207. * descriptors, never transmitting frames. Aside from
  1208. * reducing interrupts this also permits more concurrency.
  1209. * The only potential downside is if the tx queue backs
  1210. * up in which case the top half of the kernel may backup
  1211. * due to a lack of tx descriptors.
  1212. */
  1213. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1214. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1215. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1216. if (qnum < 0) {
  1217. /*
  1218. * NB: don't print a message, this happens
  1219. * normally on parts with too few tx queues
  1220. */
  1221. return ERR_PTR(qnum);
  1222. }
  1223. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1224. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1225. qnum, ARRAY_SIZE(sc->txqs));
  1226. ath5k_hw_release_tx_queue(ah, qnum);
  1227. return ERR_PTR(-EINVAL);
  1228. }
  1229. txq = &sc->txqs[qnum];
  1230. if (!txq->setup) {
  1231. txq->qnum = qnum;
  1232. txq->link = NULL;
  1233. INIT_LIST_HEAD(&txq->q);
  1234. spin_lock_init(&txq->lock);
  1235. txq->setup = true;
  1236. }
  1237. return &sc->txqs[qnum];
  1238. }
  1239. static int
  1240. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1241. {
  1242. struct ath5k_txq_info qi = {
  1243. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1244. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1245. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1246. /* NB: for dynamic turbo, don't enable any other interrupts */
  1247. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1248. };
  1249. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1250. }
  1251. static int
  1252. ath5k_beaconq_config(struct ath5k_softc *sc)
  1253. {
  1254. struct ath5k_hw *ah = sc->ah;
  1255. struct ath5k_txq_info qi;
  1256. int ret;
  1257. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1258. if (ret)
  1259. return ret;
  1260. if (sc->opmode == NL80211_IFTYPE_AP ||
  1261. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  1262. /*
  1263. * Always burst out beacon and CAB traffic
  1264. * (aifs = cwmin = cwmax = 0)
  1265. */
  1266. qi.tqi_aifs = 0;
  1267. qi.tqi_cw_min = 0;
  1268. qi.tqi_cw_max = 0;
  1269. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1270. /*
  1271. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1272. */
  1273. qi.tqi_aifs = 0;
  1274. qi.tqi_cw_min = 0;
  1275. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1276. }
  1277. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1278. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1279. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1280. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  1281. if (ret) {
  1282. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1283. "hardware queue!\n", __func__);
  1284. return ret;
  1285. }
  1286. return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
  1287. }
  1288. static void
  1289. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1290. {
  1291. struct ath5k_buf *bf, *bf0;
  1292. /*
  1293. * NB: this assumes output has been stopped and
  1294. * we do not need to block ath5k_tx_tasklet
  1295. */
  1296. spin_lock_bh(&txq->lock);
  1297. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1298. ath5k_debug_printtxbuf(sc, bf);
  1299. ath5k_txbuf_free(sc, bf);
  1300. spin_lock_bh(&sc->txbuflock);
  1301. sc->tx_stats[txq->qnum].len--;
  1302. list_move_tail(&bf->list, &sc->txbuf);
  1303. sc->txbuf_len++;
  1304. spin_unlock_bh(&sc->txbuflock);
  1305. }
  1306. txq->link = NULL;
  1307. spin_unlock_bh(&txq->lock);
  1308. }
  1309. /*
  1310. * Drain the transmit queues and reclaim resources.
  1311. */
  1312. static void
  1313. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1314. {
  1315. struct ath5k_hw *ah = sc->ah;
  1316. unsigned int i;
  1317. /* XXX return value */
  1318. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1319. /* don't touch the hardware if marked invalid */
  1320. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1321. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1322. ath5k_hw_get_txdp(ah, sc->bhalq));
  1323. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1324. if (sc->txqs[i].setup) {
  1325. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1326. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1327. "link %p\n",
  1328. sc->txqs[i].qnum,
  1329. ath5k_hw_get_txdp(ah,
  1330. sc->txqs[i].qnum),
  1331. sc->txqs[i].link);
  1332. }
  1333. }
  1334. ieee80211_wake_queues(sc->hw); /* XXX move to callers */
  1335. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1336. if (sc->txqs[i].setup)
  1337. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1338. }
  1339. static void
  1340. ath5k_txq_release(struct ath5k_softc *sc)
  1341. {
  1342. struct ath5k_txq *txq = sc->txqs;
  1343. unsigned int i;
  1344. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1345. if (txq->setup) {
  1346. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1347. txq->setup = false;
  1348. }
  1349. }
  1350. /*************\
  1351. * RX Handling *
  1352. \*************/
  1353. /*
  1354. * Enable the receive h/w following a reset.
  1355. */
  1356. static int
  1357. ath5k_rx_start(struct ath5k_softc *sc)
  1358. {
  1359. struct ath5k_hw *ah = sc->ah;
  1360. struct ath5k_buf *bf;
  1361. int ret;
  1362. sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
  1363. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
  1364. sc->cachelsz, sc->rxbufsize);
  1365. sc->rxlink = NULL;
  1366. spin_lock_bh(&sc->rxbuflock);
  1367. list_for_each_entry(bf, &sc->rxbuf, list) {
  1368. ret = ath5k_rxbuf_setup(sc, bf);
  1369. if (ret != 0) {
  1370. spin_unlock_bh(&sc->rxbuflock);
  1371. goto err;
  1372. }
  1373. }
  1374. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1375. spin_unlock_bh(&sc->rxbuflock);
  1376. ath5k_hw_set_rxdp(ah, bf->daddr);
  1377. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  1378. ath5k_mode_setup(sc); /* set filters, etc. */
  1379. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1380. return 0;
  1381. err:
  1382. return ret;
  1383. }
  1384. /*
  1385. * Disable the receive h/w in preparation for a reset.
  1386. */
  1387. static void
  1388. ath5k_rx_stop(struct ath5k_softc *sc)
  1389. {
  1390. struct ath5k_hw *ah = sc->ah;
  1391. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  1392. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1393. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1394. ath5k_debug_printrxbuffs(sc, ah);
  1395. sc->rxlink = NULL; /* just in case */
  1396. }
  1397. static unsigned int
  1398. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1399. struct sk_buff *skb, struct ath5k_rx_status *rs)
  1400. {
  1401. struct ieee80211_hdr *hdr = (void *)skb->data;
  1402. unsigned int keyix, hlen;
  1403. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1404. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1405. return RX_FLAG_DECRYPTED;
  1406. /* Apparently when a default key is used to decrypt the packet
  1407. the hw does not set the index used to decrypt. In such cases
  1408. get the index from the packet. */
  1409. hlen = ieee80211_hdrlen(hdr->frame_control);
  1410. if (ieee80211_has_protected(hdr->frame_control) &&
  1411. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1412. skb->len >= hlen + 4) {
  1413. keyix = skb->data[hlen + 3] >> 6;
  1414. if (test_bit(keyix, sc->keymap))
  1415. return RX_FLAG_DECRYPTED;
  1416. }
  1417. return 0;
  1418. }
  1419. static void
  1420. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1421. struct ieee80211_rx_status *rxs)
  1422. {
  1423. u64 tsf, bc_tstamp;
  1424. u32 hw_tu;
  1425. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1426. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1427. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1428. memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
  1429. /*
  1430. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1431. * have updated the local TSF. We have to work around various
  1432. * hardware bugs, though...
  1433. */
  1434. tsf = ath5k_hw_get_tsf64(sc->ah);
  1435. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1436. hw_tu = TSF_TO_TU(tsf);
  1437. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1438. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1439. (unsigned long long)bc_tstamp,
  1440. (unsigned long long)rxs->mactime,
  1441. (unsigned long long)(rxs->mactime - bc_tstamp),
  1442. (unsigned long long)tsf);
  1443. /*
  1444. * Sometimes the HW will give us a wrong tstamp in the rx
  1445. * status, causing the timestamp extension to go wrong.
  1446. * (This seems to happen especially with beacon frames bigger
  1447. * than 78 byte (incl. FCS))
  1448. * But we know that the receive timestamp must be later than the
  1449. * timestamp of the beacon since HW must have synced to that.
  1450. *
  1451. * NOTE: here we assume mactime to be after the frame was
  1452. * received, not like mac80211 which defines it at the start.
  1453. */
  1454. if (bc_tstamp > rxs->mactime) {
  1455. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1456. "fixing mactime from %llx to %llx\n",
  1457. (unsigned long long)rxs->mactime,
  1458. (unsigned long long)tsf);
  1459. rxs->mactime = tsf;
  1460. }
  1461. /*
  1462. * Local TSF might have moved higher than our beacon timers,
  1463. * in that case we have to update them to continue sending
  1464. * beacons. This also takes care of synchronizing beacon sending
  1465. * times with other stations.
  1466. */
  1467. if (hw_tu >= sc->nexttbtt)
  1468. ath5k_beacon_update_timers(sc, bc_tstamp);
  1469. }
  1470. }
  1471. static void ath5k_tasklet_beacon(unsigned long data)
  1472. {
  1473. struct ath5k_softc *sc = (struct ath5k_softc *) data;
  1474. /*
  1475. * Software beacon alert--time to send a beacon.
  1476. *
  1477. * In IBSS mode we use this interrupt just to
  1478. * keep track of the next TBTT (target beacon
  1479. * transmission time) in order to detect wether
  1480. * automatic TSF updates happened.
  1481. */
  1482. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1483. /* XXX: only if VEOL suppported */
  1484. u64 tsf = ath5k_hw_get_tsf64(sc->ah);
  1485. sc->nexttbtt += sc->bintval;
  1486. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1487. "SWBA nexttbtt: %x hw_tu: %x "
  1488. "TSF: %llx\n",
  1489. sc->nexttbtt,
  1490. TSF_TO_TU(tsf),
  1491. (unsigned long long) tsf);
  1492. } else {
  1493. spin_lock(&sc->block);
  1494. ath5k_beacon_send(sc);
  1495. spin_unlock(&sc->block);
  1496. }
  1497. }
  1498. static void
  1499. ath5k_tasklet_rx(unsigned long data)
  1500. {
  1501. struct ieee80211_rx_status rxs = {};
  1502. struct ath5k_rx_status rs = {};
  1503. struct sk_buff *skb, *next_skb;
  1504. dma_addr_t next_skb_addr;
  1505. struct ath5k_softc *sc = (void *)data;
  1506. struct ath5k_buf *bf, *bf_last;
  1507. struct ath5k_desc *ds;
  1508. int ret;
  1509. int hdrlen;
  1510. int padsize;
  1511. spin_lock(&sc->rxbuflock);
  1512. if (list_empty(&sc->rxbuf)) {
  1513. ATH5K_WARN(sc, "empty rx buf pool\n");
  1514. goto unlock;
  1515. }
  1516. bf_last = list_entry(sc->rxbuf.prev, struct ath5k_buf, list);
  1517. do {
  1518. rxs.flag = 0;
  1519. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1520. BUG_ON(bf->skb == NULL);
  1521. skb = bf->skb;
  1522. ds = bf->desc;
  1523. /*
  1524. * last buffer must not be freed to ensure proper hardware
  1525. * function. When the hardware finishes also a packet next to
  1526. * it, we are sure, it doesn't use it anymore and we can go on.
  1527. */
  1528. if (bf_last == bf)
  1529. bf->flags |= 1;
  1530. if (bf->flags) {
  1531. struct ath5k_buf *bf_next = list_entry(bf->list.next,
  1532. struct ath5k_buf, list);
  1533. ret = sc->ah->ah_proc_rx_desc(sc->ah, bf_next->desc,
  1534. &rs);
  1535. if (ret)
  1536. break;
  1537. bf->flags &= ~1;
  1538. /* skip the overwritten one (even status is martian) */
  1539. goto next;
  1540. }
  1541. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1542. if (unlikely(ret == -EINPROGRESS))
  1543. break;
  1544. else if (unlikely(ret)) {
  1545. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1546. spin_unlock(&sc->rxbuflock);
  1547. return;
  1548. }
  1549. if (unlikely(rs.rs_more)) {
  1550. ATH5K_WARN(sc, "unsupported jumbo\n");
  1551. goto next;
  1552. }
  1553. if (unlikely(rs.rs_status)) {
  1554. if (rs.rs_status & AR5K_RXERR_PHY)
  1555. goto next;
  1556. if (rs.rs_status & AR5K_RXERR_DECRYPT) {
  1557. /*
  1558. * Decrypt error. If the error occurred
  1559. * because there was no hardware key, then
  1560. * let the frame through so the upper layers
  1561. * can process it. This is necessary for 5210
  1562. * parts which have no way to setup a ``clear''
  1563. * key cache entry.
  1564. *
  1565. * XXX do key cache faulting
  1566. */
  1567. if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
  1568. !(rs.rs_status & AR5K_RXERR_CRC))
  1569. goto accept;
  1570. }
  1571. if (rs.rs_status & AR5K_RXERR_MIC) {
  1572. rxs.flag |= RX_FLAG_MMIC_ERROR;
  1573. goto accept;
  1574. }
  1575. /* let crypto-error packets fall through in MNTR */
  1576. if ((rs.rs_status &
  1577. ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1578. sc->opmode != NL80211_IFTYPE_MONITOR)
  1579. goto next;
  1580. }
  1581. accept:
  1582. next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
  1583. /*
  1584. * If we can't replace bf->skb with a new skb under memory
  1585. * pressure, just skip this packet
  1586. */
  1587. if (!next_skb)
  1588. goto next;
  1589. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  1590. PCI_DMA_FROMDEVICE);
  1591. skb_put(skb, rs.rs_datalen);
  1592. /* The MAC header is padded to have 32-bit boundary if the
  1593. * packet payload is non-zero. The general calculation for
  1594. * padsize would take into account odd header lengths:
  1595. * padsize = (4 - hdrlen % 4) % 4; However, since only
  1596. * even-length headers are used, padding can only be 0 or 2
  1597. * bytes and we can optimize this a bit. In addition, we must
  1598. * not try to remove padding from short control frames that do
  1599. * not have payload. */
  1600. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1601. padsize = ath5k_pad_size(hdrlen);
  1602. if (padsize) {
  1603. memmove(skb->data + padsize, skb->data, hdrlen);
  1604. skb_pull(skb, padsize);
  1605. }
  1606. /*
  1607. * always extend the mac timestamp, since this information is
  1608. * also needed for proper IBSS merging.
  1609. *
  1610. * XXX: it might be too late to do it here, since rs_tstamp is
  1611. * 15bit only. that means TSF extension has to be done within
  1612. * 32768usec (about 32ms). it might be necessary to move this to
  1613. * the interrupt handler, like it is done in madwifi.
  1614. *
  1615. * Unfortunately we don't know when the hardware takes the rx
  1616. * timestamp (beginning of phy frame, data frame, end of rx?).
  1617. * The only thing we know is that it is hardware specific...
  1618. * On AR5213 it seems the rx timestamp is at the end of the
  1619. * frame, but i'm not sure.
  1620. *
  1621. * NOTE: mac80211 defines mactime at the beginning of the first
  1622. * data symbol. Since we don't have any time references it's
  1623. * impossible to comply to that. This affects IBSS merge only
  1624. * right now, so it's not too bad...
  1625. */
  1626. rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
  1627. rxs.flag |= RX_FLAG_TSFT;
  1628. rxs.freq = sc->curchan->center_freq;
  1629. rxs.band = sc->curband->band;
  1630. rxs.noise = sc->ah->ah_noise_floor;
  1631. rxs.signal = rxs.noise + rs.rs_rssi;
  1632. /* An rssi of 35 indicates you should be able use
  1633. * 54 Mbps reliably. A more elaborate scheme can be used
  1634. * here but it requires a map of SNR/throughput for each
  1635. * possible mode used */
  1636. rxs.qual = rs.rs_rssi * 100 / 35;
  1637. /* rssi can be more than 35 though, anything above that
  1638. * should be considered at 100% */
  1639. if (rxs.qual > 100)
  1640. rxs.qual = 100;
  1641. rxs.antenna = rs.rs_antenna;
  1642. rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
  1643. rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
  1644. if (rxs.rate_idx >= 0 && rs.rs_rate ==
  1645. sc->curband->bitrates[rxs.rate_idx].hw_value_short)
  1646. rxs.flag |= RX_FLAG_SHORTPRE;
  1647. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1648. /* check beacons in IBSS mode */
  1649. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1650. ath5k_check_ibss_tsf(sc, skb, &rxs);
  1651. __ieee80211_rx(sc->hw, skb, &rxs);
  1652. bf->skb = next_skb;
  1653. bf->skbaddr = next_skb_addr;
  1654. next:
  1655. list_move_tail(&bf->list, &sc->rxbuf);
  1656. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1657. unlock:
  1658. spin_unlock(&sc->rxbuflock);
  1659. }
  1660. /*************\
  1661. * TX Handling *
  1662. \*************/
  1663. static void
  1664. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1665. {
  1666. struct ath5k_tx_status ts = {};
  1667. struct ath5k_buf *bf, *bf0;
  1668. struct ath5k_desc *ds;
  1669. struct sk_buff *skb;
  1670. struct ieee80211_tx_info *info;
  1671. int i, ret;
  1672. spin_lock(&txq->lock);
  1673. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1674. ds = bf->desc;
  1675. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1676. if (unlikely(ret == -EINPROGRESS))
  1677. break;
  1678. else if (unlikely(ret)) {
  1679. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1680. ret, txq->qnum);
  1681. break;
  1682. }
  1683. skb = bf->skb;
  1684. info = IEEE80211_SKB_CB(skb);
  1685. bf->skb = NULL;
  1686. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1687. PCI_DMA_TODEVICE);
  1688. ieee80211_tx_info_clear_status(info);
  1689. for (i = 0; i < 4; i++) {
  1690. struct ieee80211_tx_rate *r =
  1691. &info->status.rates[i];
  1692. if (ts.ts_rate[i]) {
  1693. r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
  1694. r->count = ts.ts_retry[i];
  1695. } else {
  1696. r->idx = -1;
  1697. r->count = 0;
  1698. }
  1699. }
  1700. /* count the successful attempt as well */
  1701. info->status.rates[ts.ts_final_idx].count++;
  1702. if (unlikely(ts.ts_status)) {
  1703. sc->ll_stats.dot11ACKFailureCount++;
  1704. if (ts.ts_status & AR5K_TXERR_FILT)
  1705. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1706. } else {
  1707. info->flags |= IEEE80211_TX_STAT_ACK;
  1708. info->status.ack_signal = ts.ts_rssi;
  1709. }
  1710. ieee80211_tx_status(sc->hw, skb);
  1711. sc->tx_stats[txq->qnum].count++;
  1712. spin_lock(&sc->txbuflock);
  1713. sc->tx_stats[txq->qnum].len--;
  1714. list_move_tail(&bf->list, &sc->txbuf);
  1715. sc->txbuf_len++;
  1716. spin_unlock(&sc->txbuflock);
  1717. }
  1718. if (likely(list_empty(&txq->q)))
  1719. txq->link = NULL;
  1720. spin_unlock(&txq->lock);
  1721. if (sc->txbuf_len > ATH_TXBUF / 5)
  1722. ieee80211_wake_queues(sc->hw);
  1723. }
  1724. static void
  1725. ath5k_tasklet_tx(unsigned long data)
  1726. {
  1727. struct ath5k_softc *sc = (void *)data;
  1728. ath5k_tx_processq(sc, sc->txq);
  1729. }
  1730. /*****************\
  1731. * Beacon handling *
  1732. \*****************/
  1733. /*
  1734. * Setup the beacon frame for transmit.
  1735. */
  1736. static int
  1737. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1738. {
  1739. struct sk_buff *skb = bf->skb;
  1740. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1741. struct ath5k_hw *ah = sc->ah;
  1742. struct ath5k_desc *ds;
  1743. int ret, antenna = 0;
  1744. u32 flags;
  1745. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1746. PCI_DMA_TODEVICE);
  1747. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1748. "skbaddr %llx\n", skb, skb->data, skb->len,
  1749. (unsigned long long)bf->skbaddr);
  1750. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1751. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1752. return -EIO;
  1753. }
  1754. ds = bf->desc;
  1755. flags = AR5K_TXDESC_NOACK;
  1756. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1757. ds->ds_link = bf->daddr; /* self-linked */
  1758. flags |= AR5K_TXDESC_VEOL;
  1759. /*
  1760. * Let hardware handle antenna switching if txantenna is not set
  1761. */
  1762. } else {
  1763. ds->ds_link = 0;
  1764. /*
  1765. * Switch antenna every 4 beacons if txantenna is not set
  1766. * XXX assumes two antennas
  1767. */
  1768. if (antenna == 0)
  1769. antenna = sc->bsent & 4 ? 2 : 1;
  1770. }
  1771. /* FIXME: If we are in g mode and rate is a CCK rate
  1772. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1773. * from tx power (value is in dB units already) */
  1774. ds->ds_data = bf->skbaddr;
  1775. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1776. ieee80211_get_hdrlen_from_skb(skb),
  1777. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1778. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1779. 1, AR5K_TXKEYIX_INVALID,
  1780. antenna, flags, 0, 0);
  1781. if (ret)
  1782. goto err_unmap;
  1783. return 0;
  1784. err_unmap:
  1785. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1786. return ret;
  1787. }
  1788. /*
  1789. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1790. * frame contents are done as needed and the slot time is
  1791. * also adjusted based on current state.
  1792. *
  1793. * This is called from software irq context (beacontq or restq
  1794. * tasklets) or user context from ath5k_beacon_config.
  1795. */
  1796. static void
  1797. ath5k_beacon_send(struct ath5k_softc *sc)
  1798. {
  1799. struct ath5k_buf *bf = sc->bbuf;
  1800. struct ath5k_hw *ah = sc->ah;
  1801. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1802. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1803. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1804. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1805. return;
  1806. }
  1807. /*
  1808. * Check if the previous beacon has gone out. If
  1809. * not don't don't try to post another, skip this
  1810. * period and wait for the next. Missed beacons
  1811. * indicate a problem and should not occur. If we
  1812. * miss too many consecutive beacons reset the device.
  1813. */
  1814. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1815. sc->bmisscount++;
  1816. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1817. "missed %u consecutive beacons\n", sc->bmisscount);
  1818. if (sc->bmisscount > 3) { /* NB: 3 is a guess */
  1819. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1820. "stuck beacon time (%u missed)\n",
  1821. sc->bmisscount);
  1822. tasklet_schedule(&sc->restq);
  1823. }
  1824. return;
  1825. }
  1826. if (unlikely(sc->bmisscount != 0)) {
  1827. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1828. "resume beacon xmit after %u misses\n",
  1829. sc->bmisscount);
  1830. sc->bmisscount = 0;
  1831. }
  1832. /*
  1833. * Stop any current dma and put the new frame on the queue.
  1834. * This should never fail since we check above that no frames
  1835. * are still pending on the queue.
  1836. */
  1837. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1838. ATH5K_WARN(sc, "beacon queue %u didn't stop?\n", sc->bhalq);
  1839. /* NB: hw still stops DMA, so proceed */
  1840. }
  1841. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1842. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1843. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1844. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1845. sc->bsent++;
  1846. }
  1847. /**
  1848. * ath5k_beacon_update_timers - update beacon timers
  1849. *
  1850. * @sc: struct ath5k_softc pointer we are operating on
  1851. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1852. * beacon timer update based on the current HW TSF.
  1853. *
  1854. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1855. * of a received beacon or the current local hardware TSF and write it to the
  1856. * beacon timer registers.
  1857. *
  1858. * This is called in a variety of situations, e.g. when a beacon is received,
  1859. * when a TSF update has been detected, but also when an new IBSS is created or
  1860. * when we otherwise know we have to update the timers, but we keep it in this
  1861. * function to have it all together in one place.
  1862. */
  1863. static void
  1864. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1865. {
  1866. struct ath5k_hw *ah = sc->ah;
  1867. u32 nexttbtt, intval, hw_tu, bc_tu;
  1868. u64 hw_tsf;
  1869. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1870. if (WARN_ON(!intval))
  1871. return;
  1872. /* beacon TSF converted to TU */
  1873. bc_tu = TSF_TO_TU(bc_tsf);
  1874. /* current TSF converted to TU */
  1875. hw_tsf = ath5k_hw_get_tsf64(ah);
  1876. hw_tu = TSF_TO_TU(hw_tsf);
  1877. #define FUDGE 3
  1878. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1879. if (bc_tsf == -1) {
  1880. /*
  1881. * no beacons received, called internally.
  1882. * just need to refresh timers based on HW TSF.
  1883. */
  1884. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1885. } else if (bc_tsf == 0) {
  1886. /*
  1887. * no beacon received, probably called by ath5k_reset_tsf().
  1888. * reset TSF to start with 0.
  1889. */
  1890. nexttbtt = intval;
  1891. intval |= AR5K_BEACON_RESET_TSF;
  1892. } else if (bc_tsf > hw_tsf) {
  1893. /*
  1894. * beacon received, SW merge happend but HW TSF not yet updated.
  1895. * not possible to reconfigure timers yet, but next time we
  1896. * receive a beacon with the same BSSID, the hardware will
  1897. * automatically update the TSF and then we need to reconfigure
  1898. * the timers.
  1899. */
  1900. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1901. "need to wait for HW TSF sync\n");
  1902. return;
  1903. } else {
  1904. /*
  1905. * most important case for beacon synchronization between STA.
  1906. *
  1907. * beacon received and HW TSF has been already updated by HW.
  1908. * update next TBTT based on the TSF of the beacon, but make
  1909. * sure it is ahead of our local TSF timer.
  1910. */
  1911. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1912. }
  1913. #undef FUDGE
  1914. sc->nexttbtt = nexttbtt;
  1915. intval |= AR5K_BEACON_ENA;
  1916. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1917. /*
  1918. * debugging output last in order to preserve the time critical aspect
  1919. * of this function
  1920. */
  1921. if (bc_tsf == -1)
  1922. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1923. "reconfigured timers based on HW TSF\n");
  1924. else if (bc_tsf == 0)
  1925. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1926. "reset HW TSF and timers\n");
  1927. else
  1928. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1929. "updated timers based on beacon TSF\n");
  1930. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1931. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1932. (unsigned long long) bc_tsf,
  1933. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1934. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1935. intval & AR5K_BEACON_PERIOD,
  1936. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1937. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1938. }
  1939. /**
  1940. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1941. *
  1942. * @sc: struct ath5k_softc pointer we are operating on
  1943. *
  1944. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1945. * interrupts to detect TSF updates only.
  1946. */
  1947. static void
  1948. ath5k_beacon_config(struct ath5k_softc *sc)
  1949. {
  1950. struct ath5k_hw *ah = sc->ah;
  1951. unsigned long flags;
  1952. ath5k_hw_set_imr(ah, 0);
  1953. sc->bmisscount = 0;
  1954. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1955. if (sc->opmode == NL80211_IFTYPE_ADHOC ||
  1956. sc->opmode == NL80211_IFTYPE_MESH_POINT ||
  1957. sc->opmode == NL80211_IFTYPE_AP) {
  1958. /*
  1959. * In IBSS mode we use a self-linked tx descriptor and let the
  1960. * hardware send the beacons automatically. We have to load it
  1961. * only once here.
  1962. * We use the SWBA interrupt only to keep track of the beacon
  1963. * timers in order to detect automatic TSF updates.
  1964. */
  1965. ath5k_beaconq_config(sc);
  1966. sc->imask |= AR5K_INT_SWBA;
  1967. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1968. if (ath5k_hw_hasveol(ah)) {
  1969. spin_lock_irqsave(&sc->block, flags);
  1970. ath5k_beacon_send(sc);
  1971. spin_unlock_irqrestore(&sc->block, flags);
  1972. }
  1973. } else
  1974. ath5k_beacon_update_timers(sc, -1);
  1975. }
  1976. ath5k_hw_set_imr(ah, sc->imask);
  1977. }
  1978. /********************\
  1979. * Interrupt handling *
  1980. \********************/
  1981. static int
  1982. ath5k_init(struct ath5k_softc *sc)
  1983. {
  1984. struct ath5k_hw *ah = sc->ah;
  1985. int ret, i;
  1986. mutex_lock(&sc->lock);
  1987. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  1988. /*
  1989. * Stop anything previously setup. This is safe
  1990. * no matter this is the first time through or not.
  1991. */
  1992. ath5k_stop_locked(sc);
  1993. /*
  1994. * The basic interface to setting the hardware in a good
  1995. * state is ``reset''. On return the hardware is known to
  1996. * be powered up and with interrupts disabled. This must
  1997. * be followed by initialization of the appropriate bits
  1998. * and then setup of the interrupt mask.
  1999. */
  2000. sc->curchan = sc->hw->conf.channel;
  2001. sc->curband = &sc->sbands[sc->curchan->band];
  2002. sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
  2003. AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
  2004. AR5K_INT_FATAL | AR5K_INT_GLOBAL;
  2005. ret = ath5k_reset(sc, NULL);
  2006. if (ret)
  2007. goto done;
  2008. /*
  2009. * Reset the key cache since some parts do not reset the
  2010. * contents on initial power up or resume from suspend.
  2011. */
  2012. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  2013. ath5k_hw_reset_key(ah, i);
  2014. /* Set ack to be sent at low bit-rates */
  2015. ath5k_hw_set_ack_bitrate_high(ah, false);
  2016. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2017. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2018. ret = 0;
  2019. done:
  2020. mmiowb();
  2021. mutex_unlock(&sc->lock);
  2022. return ret;
  2023. }
  2024. static int
  2025. ath5k_stop_locked(struct ath5k_softc *sc)
  2026. {
  2027. struct ath5k_hw *ah = sc->ah;
  2028. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  2029. test_bit(ATH_STAT_INVALID, sc->status));
  2030. /*
  2031. * Shutdown the hardware and driver:
  2032. * stop output from above
  2033. * disable interrupts
  2034. * turn off timers
  2035. * turn off the radio
  2036. * clear transmit machinery
  2037. * clear receive machinery
  2038. * drain and release tx queues
  2039. * reclaim beacon resources
  2040. * power down hardware
  2041. *
  2042. * Note that some of this work is not possible if the
  2043. * hardware is gone (invalid).
  2044. */
  2045. ieee80211_stop_queues(sc->hw);
  2046. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2047. ath5k_led_off(sc);
  2048. ath5k_hw_set_imr(ah, 0);
  2049. synchronize_irq(sc->pdev->irq);
  2050. }
  2051. ath5k_txq_cleanup(sc);
  2052. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2053. ath5k_rx_stop(sc);
  2054. ath5k_hw_phy_disable(ah);
  2055. } else
  2056. sc->rxlink = NULL;
  2057. return 0;
  2058. }
  2059. /*
  2060. * Stop the device, grabbing the top-level lock to protect
  2061. * against concurrent entry through ath5k_init (which can happen
  2062. * if another thread does a system call and the thread doing the
  2063. * stop is preempted).
  2064. */
  2065. static int
  2066. ath5k_stop_hw(struct ath5k_softc *sc)
  2067. {
  2068. int ret;
  2069. mutex_lock(&sc->lock);
  2070. ret = ath5k_stop_locked(sc);
  2071. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  2072. /*
  2073. * Set the chip in full sleep mode. Note that we are
  2074. * careful to do this only when bringing the interface
  2075. * completely to a stop. When the chip is in this state
  2076. * it must be carefully woken up or references to
  2077. * registers in the PCI clock domain may freeze the bus
  2078. * (and system). This varies by chip and is mostly an
  2079. * issue with newer parts that go to sleep more quickly.
  2080. */
  2081. if (sc->ah->ah_mac_srev >= 0x78) {
  2082. /*
  2083. * XXX
  2084. * don't put newer MAC revisions > 7.8 to sleep because
  2085. * of the above mentioned problems
  2086. */
  2087. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
  2088. "not putting device to sleep\n");
  2089. } else {
  2090. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2091. "putting device to full sleep\n");
  2092. ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
  2093. }
  2094. }
  2095. ath5k_txbuf_free(sc, sc->bbuf);
  2096. mmiowb();
  2097. mutex_unlock(&sc->lock);
  2098. del_timer_sync(&sc->calib_tim);
  2099. tasklet_kill(&sc->rxtq);
  2100. tasklet_kill(&sc->txtq);
  2101. tasklet_kill(&sc->restq);
  2102. tasklet_kill(&sc->beacontq);
  2103. return ret;
  2104. }
  2105. static irqreturn_t
  2106. ath5k_intr(int irq, void *dev_id)
  2107. {
  2108. struct ath5k_softc *sc = dev_id;
  2109. struct ath5k_hw *ah = sc->ah;
  2110. enum ath5k_int status;
  2111. unsigned int counter = 1000;
  2112. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  2113. !ath5k_hw_is_intr_pending(ah)))
  2114. return IRQ_NONE;
  2115. do {
  2116. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  2117. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  2118. status, sc->imask);
  2119. if (unlikely(status & AR5K_INT_FATAL)) {
  2120. /*
  2121. * Fatal errors are unrecoverable.
  2122. * Typically these are caused by DMA errors.
  2123. */
  2124. tasklet_schedule(&sc->restq);
  2125. } else if (unlikely(status & AR5K_INT_RXORN)) {
  2126. tasklet_schedule(&sc->restq);
  2127. } else {
  2128. if (status & AR5K_INT_SWBA) {
  2129. tasklet_schedule(&sc->beacontq);
  2130. }
  2131. if (status & AR5K_INT_RXEOL) {
  2132. /*
  2133. * NB: the hardware should re-read the link when
  2134. * RXE bit is written, but it doesn't work at
  2135. * least on older hardware revs.
  2136. */
  2137. sc->rxlink = NULL;
  2138. }
  2139. if (status & AR5K_INT_TXURN) {
  2140. /* bump tx trigger level */
  2141. ath5k_hw_update_tx_triglevel(ah, true);
  2142. }
  2143. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  2144. tasklet_schedule(&sc->rxtq);
  2145. if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
  2146. | AR5K_INT_TXERR | AR5K_INT_TXEOL))
  2147. tasklet_schedule(&sc->txtq);
  2148. if (status & AR5K_INT_BMISS) {
  2149. /* TODO */
  2150. }
  2151. if (status & AR5K_INT_MIB) {
  2152. /*
  2153. * These stats are also used for ANI i think
  2154. * so how about updating them more often ?
  2155. */
  2156. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2157. }
  2158. }
  2159. } while (ath5k_hw_is_intr_pending(ah) && counter-- > 0);
  2160. if (unlikely(!counter))
  2161. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2162. return IRQ_HANDLED;
  2163. }
  2164. static void
  2165. ath5k_tasklet_reset(unsigned long data)
  2166. {
  2167. struct ath5k_softc *sc = (void *)data;
  2168. ath5k_reset_wake(sc);
  2169. }
  2170. /*
  2171. * Periodically recalibrate the PHY to account
  2172. * for temperature/environment changes.
  2173. */
  2174. static void
  2175. ath5k_calibrate(unsigned long data)
  2176. {
  2177. struct ath5k_softc *sc = (void *)data;
  2178. struct ath5k_hw *ah = sc->ah;
  2179. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2180. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2181. sc->curchan->hw_value);
  2182. if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2183. /*
  2184. * Rfgain is out of bounds, reset the chip
  2185. * to load new gain values.
  2186. */
  2187. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2188. ath5k_reset_wake(sc);
  2189. }
  2190. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2191. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2192. ieee80211_frequency_to_channel(
  2193. sc->curchan->center_freq));
  2194. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2195. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2196. }
  2197. /********************\
  2198. * Mac80211 functions *
  2199. \********************/
  2200. static int
  2201. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2202. {
  2203. struct ath5k_softc *sc = hw->priv;
  2204. struct ath5k_buf *bf;
  2205. unsigned long flags;
  2206. int hdrlen;
  2207. int padsize;
  2208. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2209. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2210. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2211. /*
  2212. * the hardware expects the header padded to 4 byte boundaries
  2213. * if this is not the case we add the padding after the header
  2214. */
  2215. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  2216. padsize = ath5k_pad_size(hdrlen);
  2217. if (padsize) {
  2218. if (skb_headroom(skb) < padsize) {
  2219. ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
  2220. " headroom to pad %d\n", hdrlen, padsize);
  2221. goto drop_packet;
  2222. }
  2223. skb_push(skb, padsize);
  2224. memmove(skb->data, skb->data+padsize, hdrlen);
  2225. }
  2226. spin_lock_irqsave(&sc->txbuflock, flags);
  2227. if (list_empty(&sc->txbuf)) {
  2228. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2229. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2230. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  2231. goto drop_packet;
  2232. }
  2233. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2234. list_del(&bf->list);
  2235. sc->txbuf_len--;
  2236. if (list_empty(&sc->txbuf))
  2237. ieee80211_stop_queues(hw);
  2238. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2239. bf->skb = skb;
  2240. if (ath5k_txbuf_setup(sc, bf)) {
  2241. bf->skb = NULL;
  2242. spin_lock_irqsave(&sc->txbuflock, flags);
  2243. list_add_tail(&bf->list, &sc->txbuf);
  2244. sc->txbuf_len++;
  2245. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2246. goto drop_packet;
  2247. }
  2248. return NETDEV_TX_OK;
  2249. drop_packet:
  2250. dev_kfree_skb_any(skb);
  2251. return NETDEV_TX_OK;
  2252. }
  2253. /*
  2254. * Reset the hardware. If chan is not NULL, then also pause rx/tx
  2255. * and change to the given channel.
  2256. */
  2257. static int
  2258. ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  2259. {
  2260. struct ath5k_hw *ah = sc->ah;
  2261. int ret;
  2262. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2263. if (chan) {
  2264. ath5k_hw_set_imr(ah, 0);
  2265. ath5k_txq_cleanup(sc);
  2266. ath5k_rx_stop(sc);
  2267. sc->curchan = chan;
  2268. sc->curband = &sc->sbands[chan->band];
  2269. }
  2270. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
  2271. if (ret) {
  2272. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2273. goto err;
  2274. }
  2275. ret = ath5k_rx_start(sc);
  2276. if (ret) {
  2277. ATH5K_ERR(sc, "can't start recv logic\n");
  2278. goto err;
  2279. }
  2280. /*
  2281. * Change channels and update the h/w rate map if we're switching;
  2282. * e.g. 11a to 11b/g.
  2283. *
  2284. * We may be doing a reset in response to an ioctl that changes the
  2285. * channel so update any state that might change as a result.
  2286. *
  2287. * XXX needed?
  2288. */
  2289. /* ath5k_chan_change(sc, c); */
  2290. ath5k_beacon_config(sc);
  2291. /* intrs are enabled by ath5k_beacon_config */
  2292. return 0;
  2293. err:
  2294. return ret;
  2295. }
  2296. static int
  2297. ath5k_reset_wake(struct ath5k_softc *sc)
  2298. {
  2299. int ret;
  2300. ret = ath5k_reset(sc, sc->curchan);
  2301. if (!ret)
  2302. ieee80211_wake_queues(sc->hw);
  2303. return ret;
  2304. }
  2305. static int ath5k_start(struct ieee80211_hw *hw)
  2306. {
  2307. return ath5k_init(hw->priv);
  2308. }
  2309. static void ath5k_stop(struct ieee80211_hw *hw)
  2310. {
  2311. ath5k_stop_hw(hw->priv);
  2312. }
  2313. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2314. struct ieee80211_if_init_conf *conf)
  2315. {
  2316. struct ath5k_softc *sc = hw->priv;
  2317. int ret;
  2318. mutex_lock(&sc->lock);
  2319. if (sc->vif) {
  2320. ret = 0;
  2321. goto end;
  2322. }
  2323. sc->vif = conf->vif;
  2324. switch (conf->type) {
  2325. case NL80211_IFTYPE_AP:
  2326. case NL80211_IFTYPE_STATION:
  2327. case NL80211_IFTYPE_ADHOC:
  2328. case NL80211_IFTYPE_MESH_POINT:
  2329. case NL80211_IFTYPE_MONITOR:
  2330. sc->opmode = conf->type;
  2331. break;
  2332. default:
  2333. ret = -EOPNOTSUPP;
  2334. goto end;
  2335. }
  2336. /* Set to a reasonable value. Note that this will
  2337. * be set to mac80211's value at ath5k_config(). */
  2338. sc->bintval = 1000;
  2339. ath5k_hw_set_lladdr(sc->ah, conf->mac_addr);
  2340. ret = 0;
  2341. end:
  2342. mutex_unlock(&sc->lock);
  2343. return ret;
  2344. }
  2345. static void
  2346. ath5k_remove_interface(struct ieee80211_hw *hw,
  2347. struct ieee80211_if_init_conf *conf)
  2348. {
  2349. struct ath5k_softc *sc = hw->priv;
  2350. u8 mac[ETH_ALEN] = {};
  2351. mutex_lock(&sc->lock);
  2352. if (sc->vif != conf->vif)
  2353. goto end;
  2354. ath5k_hw_set_lladdr(sc->ah, mac);
  2355. sc->vif = NULL;
  2356. end:
  2357. mutex_unlock(&sc->lock);
  2358. }
  2359. /*
  2360. * TODO: Phy disable/diversity etc
  2361. */
  2362. static int
  2363. ath5k_config(struct ieee80211_hw *hw, u32 changed)
  2364. {
  2365. struct ath5k_softc *sc = hw->priv;
  2366. struct ieee80211_conf *conf = &hw->conf;
  2367. int ret;
  2368. mutex_lock(&sc->lock);
  2369. sc->bintval = conf->beacon_int;
  2370. sc->power_level = conf->power_level;
  2371. ret = ath5k_chan_set(sc, conf->channel);
  2372. mutex_unlock(&sc->lock);
  2373. return ret;
  2374. }
  2375. static int
  2376. ath5k_config_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  2377. struct ieee80211_if_conf *conf)
  2378. {
  2379. struct ath5k_softc *sc = hw->priv;
  2380. struct ath5k_hw *ah = sc->ah;
  2381. int ret = 0;
  2382. mutex_lock(&sc->lock);
  2383. if (sc->vif != vif) {
  2384. ret = -EIO;
  2385. goto unlock;
  2386. }
  2387. if (conf->changed & IEEE80211_IFCC_BSSID && conf->bssid) {
  2388. /* Cache for later use during resets */
  2389. memcpy(ah->ah_bssid, conf->bssid, ETH_ALEN);
  2390. /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
  2391. * a clean way of letting us retrieve this yet. */
  2392. ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
  2393. mmiowb();
  2394. }
  2395. if (conf->changed & IEEE80211_IFCC_BEACON &&
  2396. (vif->type == NL80211_IFTYPE_ADHOC ||
  2397. vif->type == NL80211_IFTYPE_MESH_POINT ||
  2398. vif->type == NL80211_IFTYPE_AP)) {
  2399. struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
  2400. if (!beacon) {
  2401. ret = -ENOMEM;
  2402. goto unlock;
  2403. }
  2404. ath5k_beacon_update(sc, beacon);
  2405. }
  2406. unlock:
  2407. mutex_unlock(&sc->lock);
  2408. return ret;
  2409. }
  2410. #define SUPPORTED_FIF_FLAGS \
  2411. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2412. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2413. FIF_BCN_PRBRESP_PROMISC
  2414. /*
  2415. * o always accept unicast, broadcast, and multicast traffic
  2416. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2417. * says it should be
  2418. * o maintain current state of phy ofdm or phy cck error reception.
  2419. * If the hardware detects any of these type of errors then
  2420. * ath5k_hw_get_rx_filter() will pass to us the respective
  2421. * hardware filters to be able to receive these type of frames.
  2422. * o probe request frames are accepted only when operating in
  2423. * hostap, adhoc, or monitor modes
  2424. * o enable promiscuous mode according to the interface state
  2425. * o accept beacons:
  2426. * - when operating in adhoc mode so the 802.11 layer creates
  2427. * node table entries for peers,
  2428. * - when operating in station mode for collecting rssi data when
  2429. * the station is otherwise quiet, or
  2430. * - when scanning
  2431. */
  2432. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2433. unsigned int changed_flags,
  2434. unsigned int *new_flags,
  2435. int mc_count, struct dev_mc_list *mclist)
  2436. {
  2437. struct ath5k_softc *sc = hw->priv;
  2438. struct ath5k_hw *ah = sc->ah;
  2439. u32 mfilt[2], val, rfilt;
  2440. u8 pos;
  2441. int i;
  2442. mfilt[0] = 0;
  2443. mfilt[1] = 0;
  2444. /* Only deal with supported flags */
  2445. changed_flags &= SUPPORTED_FIF_FLAGS;
  2446. *new_flags &= SUPPORTED_FIF_FLAGS;
  2447. /* If HW detects any phy or radar errors, leave those filters on.
  2448. * Also, always enable Unicast, Broadcasts and Multicast
  2449. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2450. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2451. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2452. AR5K_RX_FILTER_MCAST);
  2453. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2454. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2455. rfilt |= AR5K_RX_FILTER_PROM;
  2456. __set_bit(ATH_STAT_PROMISC, sc->status);
  2457. } else {
  2458. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2459. }
  2460. }
  2461. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2462. if (*new_flags & FIF_ALLMULTI) {
  2463. mfilt[0] = ~0;
  2464. mfilt[1] = ~0;
  2465. } else {
  2466. for (i = 0; i < mc_count; i++) {
  2467. if (!mclist)
  2468. break;
  2469. /* calculate XOR of eight 6-bit values */
  2470. val = get_unaligned_le32(mclist->dmi_addr + 0);
  2471. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2472. val = get_unaligned_le32(mclist->dmi_addr + 3);
  2473. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2474. pos &= 0x3f;
  2475. mfilt[pos / 32] |= (1 << (pos % 32));
  2476. /* XXX: we might be able to just do this instead,
  2477. * but not sure, needs testing, if we do use this we'd
  2478. * neet to inform below to not reset the mcast */
  2479. /* ath5k_hw_set_mcast_filterindex(ah,
  2480. * mclist->dmi_addr[5]); */
  2481. mclist = mclist->next;
  2482. }
  2483. }
  2484. /* This is the best we can do */
  2485. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2486. rfilt |= AR5K_RX_FILTER_PHYERR;
  2487. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2488. * and probes for any BSSID, this needs testing */
  2489. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2490. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2491. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2492. * set we should only pass on control frames for this
  2493. * station. This needs testing. I believe right now this
  2494. * enables *all* control frames, which is OK.. but
  2495. * but we should see if we can improve on granularity */
  2496. if (*new_flags & FIF_CONTROL)
  2497. rfilt |= AR5K_RX_FILTER_CONTROL;
  2498. /* Additional settings per mode -- this is per ath5k */
  2499. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2500. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2501. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2502. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2503. if (sc->opmode != NL80211_IFTYPE_STATION)
  2504. rfilt |= AR5K_RX_FILTER_PROBEREQ;
  2505. if (sc->opmode != NL80211_IFTYPE_AP &&
  2506. sc->opmode != NL80211_IFTYPE_MESH_POINT &&
  2507. test_bit(ATH_STAT_PROMISC, sc->status))
  2508. rfilt |= AR5K_RX_FILTER_PROM;
  2509. if ((sc->opmode == NL80211_IFTYPE_STATION && sc->assoc) ||
  2510. sc->opmode == NL80211_IFTYPE_ADHOC ||
  2511. sc->opmode == NL80211_IFTYPE_AP)
  2512. rfilt |= AR5K_RX_FILTER_BEACON;
  2513. if (sc->opmode == NL80211_IFTYPE_MESH_POINT)
  2514. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2515. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2516. /* Set filters */
  2517. ath5k_hw_set_rx_filter(ah, rfilt);
  2518. /* Set multicast bits */
  2519. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2520. /* Set the cached hw filter flags, this will alter actually
  2521. * be set in HW */
  2522. sc->filter_flags = rfilt;
  2523. }
  2524. static int
  2525. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2526. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  2527. struct ieee80211_key_conf *key)
  2528. {
  2529. struct ath5k_softc *sc = hw->priv;
  2530. int ret = 0;
  2531. if (modparam_nohwcrypt)
  2532. return -EOPNOTSUPP;
  2533. switch (key->alg) {
  2534. case ALG_WEP:
  2535. case ALG_TKIP:
  2536. break;
  2537. case ALG_CCMP:
  2538. return -EOPNOTSUPP;
  2539. default:
  2540. WARN_ON(1);
  2541. return -EINVAL;
  2542. }
  2543. mutex_lock(&sc->lock);
  2544. switch (cmd) {
  2545. case SET_KEY:
  2546. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
  2547. sta ? sta->addr : NULL);
  2548. if (ret) {
  2549. ATH5K_ERR(sc, "can't set the key\n");
  2550. goto unlock;
  2551. }
  2552. __set_bit(key->keyidx, sc->keymap);
  2553. key->hw_key_idx = key->keyidx;
  2554. key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
  2555. IEEE80211_KEY_FLAG_GENERATE_MMIC);
  2556. break;
  2557. case DISABLE_KEY:
  2558. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2559. __clear_bit(key->keyidx, sc->keymap);
  2560. break;
  2561. default:
  2562. ret = -EINVAL;
  2563. goto unlock;
  2564. }
  2565. unlock:
  2566. mmiowb();
  2567. mutex_unlock(&sc->lock);
  2568. return ret;
  2569. }
  2570. static int
  2571. ath5k_get_stats(struct ieee80211_hw *hw,
  2572. struct ieee80211_low_level_stats *stats)
  2573. {
  2574. struct ath5k_softc *sc = hw->priv;
  2575. struct ath5k_hw *ah = sc->ah;
  2576. /* Force update */
  2577. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2578. memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
  2579. return 0;
  2580. }
  2581. static int
  2582. ath5k_get_tx_stats(struct ieee80211_hw *hw,
  2583. struct ieee80211_tx_queue_stats *stats)
  2584. {
  2585. struct ath5k_softc *sc = hw->priv;
  2586. memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
  2587. return 0;
  2588. }
  2589. static u64
  2590. ath5k_get_tsf(struct ieee80211_hw *hw)
  2591. {
  2592. struct ath5k_softc *sc = hw->priv;
  2593. return ath5k_hw_get_tsf64(sc->ah);
  2594. }
  2595. static void
  2596. ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  2597. {
  2598. struct ath5k_softc *sc = hw->priv;
  2599. ath5k_hw_set_tsf64(sc->ah, tsf);
  2600. }
  2601. static void
  2602. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2603. {
  2604. struct ath5k_softc *sc = hw->priv;
  2605. /*
  2606. * in IBSS mode we need to update the beacon timers too.
  2607. * this will also reset the TSF if we call it with 0
  2608. */
  2609. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2610. ath5k_beacon_update_timers(sc, 0);
  2611. else
  2612. ath5k_hw_reset_tsf(sc->ah);
  2613. }
  2614. static int
  2615. ath5k_beacon_update(struct ath5k_softc *sc, struct sk_buff *skb)
  2616. {
  2617. unsigned long flags;
  2618. int ret;
  2619. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2620. spin_lock_irqsave(&sc->block, flags);
  2621. ath5k_txbuf_free(sc, sc->bbuf);
  2622. sc->bbuf->skb = skb;
  2623. ret = ath5k_beacon_setup(sc, sc->bbuf);
  2624. if (ret)
  2625. sc->bbuf->skb = NULL;
  2626. spin_unlock_irqrestore(&sc->block, flags);
  2627. if (!ret) {
  2628. ath5k_beacon_config(sc);
  2629. mmiowb();
  2630. }
  2631. return ret;
  2632. }
  2633. static void
  2634. set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2635. {
  2636. struct ath5k_softc *sc = hw->priv;
  2637. struct ath5k_hw *ah = sc->ah;
  2638. u32 rfilt;
  2639. rfilt = ath5k_hw_get_rx_filter(ah);
  2640. if (enable)
  2641. rfilt |= AR5K_RX_FILTER_BEACON;
  2642. else
  2643. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2644. ath5k_hw_set_rx_filter(ah, rfilt);
  2645. sc->filter_flags = rfilt;
  2646. }
  2647. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  2648. struct ieee80211_vif *vif,
  2649. struct ieee80211_bss_conf *bss_conf,
  2650. u32 changes)
  2651. {
  2652. struct ath5k_softc *sc = hw->priv;
  2653. if (changes & BSS_CHANGED_ASSOC) {
  2654. mutex_lock(&sc->lock);
  2655. sc->assoc = bss_conf->assoc;
  2656. if (sc->opmode == NL80211_IFTYPE_STATION)
  2657. set_beacon_filter(hw, sc->assoc);
  2658. mutex_unlock(&sc->lock);
  2659. }
  2660. }