attach.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348
  1. /*
  2. * Copyright (c) 2004-2008 Reyk Floeter <reyk@openbsd.org>
  3. * Copyright (c) 2006-2008 Nick Kossifidis <mickflemm@gmail.com>
  4. *
  5. * Permission to use, copy, modify, and distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. *
  17. */
  18. /*************************************\
  19. * Attach/Detach Functions and helpers *
  20. \*************************************/
  21. #include <linux/pci.h>
  22. #include "ath5k.h"
  23. #include "reg.h"
  24. #include "debug.h"
  25. #include "base.h"
  26. /**
  27. * ath5k_hw_post - Power On Self Test helper function
  28. *
  29. * @ah: The &struct ath5k_hw
  30. */
  31. static int ath5k_hw_post(struct ath5k_hw *ah)
  32. {
  33. static const u32 static_pattern[4] = {
  34. 0x55555555, 0xaaaaaaaa,
  35. 0x66666666, 0x99999999
  36. };
  37. static const u16 regs[2] = { AR5K_STA_ID0, AR5K_PHY(8) };
  38. int i, c;
  39. u16 cur_reg;
  40. u32 var_pattern;
  41. u32 init_val;
  42. u32 cur_val;
  43. for (c = 0; c < 2; c++) {
  44. cur_reg = regs[c];
  45. /* Save previous value */
  46. init_val = ath5k_hw_reg_read(ah, cur_reg);
  47. for (i = 0; i < 256; i++) {
  48. var_pattern = i << 16 | i;
  49. ath5k_hw_reg_write(ah, var_pattern, cur_reg);
  50. cur_val = ath5k_hw_reg_read(ah, cur_reg);
  51. if (cur_val != var_pattern) {
  52. ATH5K_ERR(ah->ah_sc, "POST Failed !!!\n");
  53. return -EAGAIN;
  54. }
  55. /* Found on ndiswrapper dumps */
  56. var_pattern = 0x0039080f;
  57. ath5k_hw_reg_write(ah, var_pattern, cur_reg);
  58. }
  59. for (i = 0; i < 4; i++) {
  60. var_pattern = static_pattern[i];
  61. ath5k_hw_reg_write(ah, var_pattern, cur_reg);
  62. cur_val = ath5k_hw_reg_read(ah, cur_reg);
  63. if (cur_val != var_pattern) {
  64. ATH5K_ERR(ah->ah_sc, "POST Failed !!!\n");
  65. return -EAGAIN;
  66. }
  67. /* Found on ndiswrapper dumps */
  68. var_pattern = 0x003b080f;
  69. ath5k_hw_reg_write(ah, var_pattern, cur_reg);
  70. }
  71. /* Restore previous value */
  72. ath5k_hw_reg_write(ah, init_val, cur_reg);
  73. }
  74. return 0;
  75. }
  76. /**
  77. * ath5k_hw_attach - Check if hw is supported and init the needed structs
  78. *
  79. * @sc: The &struct ath5k_softc we got from the driver's attach function
  80. * @mac_version: The mac version id (check out ath5k.h) based on pci id
  81. *
  82. * Check if the device is supported, perform a POST and initialize the needed
  83. * structs. Returns -ENOMEM if we don't have memory for the needed structs,
  84. * -ENODEV if the device is not supported or prints an error msg if something
  85. * else went wrong.
  86. */
  87. struct ath5k_hw *ath5k_hw_attach(struct ath5k_softc *sc, u8 mac_version)
  88. {
  89. struct ath5k_hw *ah;
  90. struct pci_dev *pdev = sc->pdev;
  91. int ret;
  92. u32 srev;
  93. /*If we passed the test malloc a ath5k_hw struct*/
  94. ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
  95. if (ah == NULL) {
  96. ret = -ENOMEM;
  97. ATH5K_ERR(sc, "out of memory\n");
  98. goto err;
  99. }
  100. ah->ah_sc = sc;
  101. ah->ah_iobase = sc->iobase;
  102. /*
  103. * HW information
  104. */
  105. ah->ah_op_mode = NL80211_IFTYPE_STATION;
  106. ah->ah_radar.r_enabled = AR5K_TUNE_RADAR_ALERT;
  107. ah->ah_turbo = false;
  108. ah->ah_txpower.txp_tpc = AR5K_TUNE_TPC_TXPOWER;
  109. ah->ah_imr = 0;
  110. ah->ah_atim_window = 0;
  111. ah->ah_aifs = AR5K_TUNE_AIFS;
  112. ah->ah_cw_min = AR5K_TUNE_CWMIN;
  113. ah->ah_limit_tx_retries = AR5K_INIT_TX_RETRY;
  114. ah->ah_software_retry = false;
  115. ah->ah_ant_diversity = AR5K_TUNE_ANT_DIVERSITY;
  116. /*
  117. * Set the mac version based on the pci id
  118. */
  119. ah->ah_version = mac_version;
  120. /*Fill the ath5k_hw struct with the needed functions*/
  121. ret = ath5k_hw_init_desc_functions(ah);
  122. if (ret)
  123. goto err_free;
  124. /* Bring device out of sleep and reset it's units */
  125. ret = ath5k_hw_nic_wakeup(ah, CHANNEL_B, true);
  126. if (ret)
  127. goto err_free;
  128. /* Get MAC, PHY and RADIO revisions */
  129. srev = ath5k_hw_reg_read(ah, AR5K_SREV);
  130. ah->ah_mac_srev = srev;
  131. ah->ah_mac_version = AR5K_REG_MS(srev, AR5K_SREV_VER);
  132. ah->ah_mac_revision = AR5K_REG_MS(srev, AR5K_SREV_REV);
  133. ah->ah_phy_revision = ath5k_hw_reg_read(ah, AR5K_PHY_CHIP_ID) &
  134. 0xffffffff;
  135. ah->ah_radio_5ghz_revision = ath5k_hw_radio_revision(ah,
  136. CHANNEL_5GHZ);
  137. ah->ah_phy = AR5K_PHY(0);
  138. /* Try to identify radio chip based on it's srev */
  139. switch (ah->ah_radio_5ghz_revision & 0xf0) {
  140. case AR5K_SREV_RAD_5111:
  141. ah->ah_radio = AR5K_RF5111;
  142. ah->ah_single_chip = false;
  143. ah->ah_radio_2ghz_revision = ath5k_hw_radio_revision(ah,
  144. CHANNEL_2GHZ);
  145. break;
  146. case AR5K_SREV_RAD_5112:
  147. case AR5K_SREV_RAD_2112:
  148. ah->ah_radio = AR5K_RF5112;
  149. ah->ah_single_chip = false;
  150. ah->ah_radio_2ghz_revision = ath5k_hw_radio_revision(ah,
  151. CHANNEL_2GHZ);
  152. break;
  153. case AR5K_SREV_RAD_2413:
  154. ah->ah_radio = AR5K_RF2413;
  155. ah->ah_single_chip = true;
  156. break;
  157. case AR5K_SREV_RAD_5413:
  158. ah->ah_radio = AR5K_RF5413;
  159. ah->ah_single_chip = true;
  160. break;
  161. case AR5K_SREV_RAD_2316:
  162. ah->ah_radio = AR5K_RF2316;
  163. ah->ah_single_chip = true;
  164. break;
  165. case AR5K_SREV_RAD_2317:
  166. ah->ah_radio = AR5K_RF2317;
  167. ah->ah_single_chip = true;
  168. break;
  169. case AR5K_SREV_RAD_5424:
  170. if (ah->ah_mac_version == AR5K_SREV_AR2425 ||
  171. ah->ah_mac_version == AR5K_SREV_AR2417){
  172. ah->ah_radio = AR5K_RF2425;
  173. ah->ah_single_chip = true;
  174. } else {
  175. ah->ah_radio = AR5K_RF5413;
  176. ah->ah_single_chip = true;
  177. }
  178. break;
  179. default:
  180. /* Identify radio based on mac/phy srev */
  181. if (ah->ah_version == AR5K_AR5210) {
  182. ah->ah_radio = AR5K_RF5110;
  183. ah->ah_single_chip = false;
  184. } else if (ah->ah_version == AR5K_AR5211) {
  185. ah->ah_radio = AR5K_RF5111;
  186. ah->ah_single_chip = false;
  187. ah->ah_radio_2ghz_revision = ath5k_hw_radio_revision(ah,
  188. CHANNEL_2GHZ);
  189. } else if (ah->ah_mac_version == (AR5K_SREV_AR2425 >> 4) ||
  190. ah->ah_mac_version == (AR5K_SREV_AR2417 >> 4) ||
  191. ah->ah_phy_revision == AR5K_SREV_PHY_2425) {
  192. ah->ah_radio = AR5K_RF2425;
  193. ah->ah_single_chip = true;
  194. ah->ah_radio_5ghz_revision = AR5K_SREV_RAD_2425;
  195. } else if (srev == AR5K_SREV_AR5213A &&
  196. ah->ah_phy_revision == AR5K_SREV_PHY_5212B) {
  197. ah->ah_radio = AR5K_RF5112;
  198. ah->ah_single_chip = false;
  199. ah->ah_radio_5ghz_revision = AR5K_SREV_RAD_5112B;
  200. } else if (ah->ah_mac_version == (AR5K_SREV_AR2415 >> 4)) {
  201. ah->ah_radio = AR5K_RF2316;
  202. ah->ah_single_chip = true;
  203. ah->ah_radio_5ghz_revision = AR5K_SREV_RAD_2316;
  204. } else if (ah->ah_mac_version == (AR5K_SREV_AR5414 >> 4) ||
  205. ah->ah_phy_revision == AR5K_SREV_PHY_5413) {
  206. ah->ah_radio = AR5K_RF5413;
  207. ah->ah_single_chip = true;
  208. ah->ah_radio_5ghz_revision = AR5K_SREV_RAD_5413;
  209. } else if (ah->ah_mac_version == (AR5K_SREV_AR2414 >> 4) ||
  210. ah->ah_phy_revision == AR5K_SREV_PHY_2413) {
  211. ah->ah_radio = AR5K_RF2413;
  212. ah->ah_single_chip = true;
  213. ah->ah_radio_5ghz_revision = AR5K_SREV_RAD_2413;
  214. } else {
  215. ATH5K_ERR(sc, "Couldn't identify radio revision.\n");
  216. ret = -ENODEV;
  217. goto err_free;
  218. }
  219. }
  220. /* Return on unsuported chips (unsupported eeprom etc) */
  221. if ((srev >= AR5K_SREV_AR5416) &&
  222. (srev < AR5K_SREV_AR2425)) {
  223. ATH5K_ERR(sc, "Device not yet supported.\n");
  224. ret = -ENODEV;
  225. goto err_free;
  226. }
  227. /*
  228. * Write PCI-E power save settings
  229. */
  230. if ((ah->ah_version == AR5K_AR5212) && (pdev->is_pcie)) {
  231. ath5k_hw_reg_write(ah, 0x9248fc00, AR5K_PCIE_SERDES);
  232. ath5k_hw_reg_write(ah, 0x24924924, AR5K_PCIE_SERDES);
  233. /* Shut off RX when elecidle is asserted */
  234. ath5k_hw_reg_write(ah, 0x28000039, AR5K_PCIE_SERDES);
  235. ath5k_hw_reg_write(ah, 0x53160824, AR5K_PCIE_SERDES);
  236. /* TODO: EEPROM work */
  237. ath5k_hw_reg_write(ah, 0xe5980579, AR5K_PCIE_SERDES);
  238. /* Shut off PLL and CLKREQ active in L1 */
  239. ath5k_hw_reg_write(ah, 0x001defff, AR5K_PCIE_SERDES);
  240. /* Preserce other settings */
  241. ath5k_hw_reg_write(ah, 0x1aaabe40, AR5K_PCIE_SERDES);
  242. ath5k_hw_reg_write(ah, 0xbe105554, AR5K_PCIE_SERDES);
  243. ath5k_hw_reg_write(ah, 0x000e3007, AR5K_PCIE_SERDES);
  244. /* Reset SERDES to load new settings */
  245. ath5k_hw_reg_write(ah, 0x00000000, AR5K_PCIE_SERDES_RESET);
  246. mdelay(1);
  247. }
  248. /*
  249. * POST
  250. */
  251. ret = ath5k_hw_post(ah);
  252. if (ret)
  253. goto err_free;
  254. /* Enable pci core retry fix on Hainan (5213A) and later chips */
  255. if (srev >= AR5K_SREV_AR5213A)
  256. ath5k_hw_reg_write(ah, AR5K_PCICFG_RETRY_FIX, AR5K_PCICFG);
  257. /*
  258. * Get card capabilities, calibration values etc
  259. * TODO: EEPROM work
  260. */
  261. ret = ath5k_eeprom_init(ah);
  262. if (ret) {
  263. ATH5K_ERR(sc, "unable to init EEPROM\n");
  264. goto err_free;
  265. }
  266. /* Get misc capabilities */
  267. ret = ath5k_hw_set_capabilities(ah);
  268. if (ret) {
  269. ATH5K_ERR(sc, "unable to get device capabilities: 0x%04x\n",
  270. sc->pdev->device);
  271. goto err_free;
  272. }
  273. if (srev >= AR5K_SREV_AR2414) {
  274. ah->ah_combined_mic = true;
  275. AR5K_REG_ENABLE_BITS(ah, AR5K_MISC_MODE,
  276. AR5K_MISC_MODE_COMBINED_MIC);
  277. }
  278. /* MAC address is cleared until add_interface */
  279. ath5k_hw_set_lladdr(ah, (u8[ETH_ALEN]){});
  280. /* Set BSSID to bcast address: ff:ff:ff:ff:ff:ff for now */
  281. memset(ah->ah_bssid, 0xff, ETH_ALEN);
  282. ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
  283. ath5k_hw_set_opmode(ah);
  284. ath5k_hw_rfgain_opt_init(ah);
  285. return ah;
  286. err_free:
  287. kfree(ah);
  288. err:
  289. return ERR_PTR(ret);
  290. }
  291. /**
  292. * ath5k_hw_detach - Free the ath5k_hw struct
  293. *
  294. * @ah: The &struct ath5k_hw
  295. */
  296. void ath5k_hw_detach(struct ath5k_hw *ah)
  297. {
  298. ATH5K_TRACE(ah->ah_sc);
  299. __set_bit(ATH_STAT_INVALID, ah->ah_sc->status);
  300. if (ah->ah_rf_banks != NULL)
  301. kfree(ah->ah_rf_banks);
  302. ath5k_eeprom_detach(ah);
  303. /* assume interrupts are down */
  304. kfree(ah);
  305. }