ucc_geth.c 114 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823
  1. /*
  2. * Copyright (C) 2006-2007 Freescale Semicondutor, Inc. All rights reserved.
  3. *
  4. * Author: Shlomi Gridish <gridish@freescale.com>
  5. * Li Yang <leoli@freescale.com>
  6. *
  7. * Description:
  8. * QE UCC Gigabit Ethernet Driver
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/errno.h>
  18. #include <linux/slab.h>
  19. #include <linux/stddef.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/etherdevice.h>
  23. #include <linux/skbuff.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/mm.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/mii.h>
  28. #include <linux/phy.h>
  29. #include <linux/workqueue.h>
  30. #include <linux/of_platform.h>
  31. #include <asm/uaccess.h>
  32. #include <asm/irq.h>
  33. #include <asm/io.h>
  34. #include <asm/immap_qe.h>
  35. #include <asm/qe.h>
  36. #include <asm/ucc.h>
  37. #include <asm/ucc_fast.h>
  38. #include "ucc_geth.h"
  39. #include "fsl_pq_mdio.h"
  40. #undef DEBUG
  41. #define ugeth_printk(level, format, arg...) \
  42. printk(level format "\n", ## arg)
  43. #define ugeth_dbg(format, arg...) \
  44. ugeth_printk(KERN_DEBUG , format , ## arg)
  45. #define ugeth_err(format, arg...) \
  46. ugeth_printk(KERN_ERR , format , ## arg)
  47. #define ugeth_info(format, arg...) \
  48. ugeth_printk(KERN_INFO , format , ## arg)
  49. #define ugeth_warn(format, arg...) \
  50. ugeth_printk(KERN_WARNING , format , ## arg)
  51. #ifdef UGETH_VERBOSE_DEBUG
  52. #define ugeth_vdbg ugeth_dbg
  53. #else
  54. #define ugeth_vdbg(fmt, args...) do { } while (0)
  55. #endif /* UGETH_VERBOSE_DEBUG */
  56. #define UGETH_MSG_DEFAULT (NETIF_MSG_IFUP << 1 ) - 1
  57. static DEFINE_SPINLOCK(ugeth_lock);
  58. static struct {
  59. u32 msg_enable;
  60. } debug = { -1 };
  61. module_param_named(debug, debug.msg_enable, int, 0);
  62. MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 0xffff=all)");
  63. static struct ucc_geth_info ugeth_primary_info = {
  64. .uf_info = {
  65. .bd_mem_part = MEM_PART_SYSTEM,
  66. .rtsm = UCC_FAST_SEND_IDLES_BETWEEN_FRAMES,
  67. .max_rx_buf_length = 1536,
  68. /* adjusted at startup if max-speed 1000 */
  69. .urfs = UCC_GETH_URFS_INIT,
  70. .urfet = UCC_GETH_URFET_INIT,
  71. .urfset = UCC_GETH_URFSET_INIT,
  72. .utfs = UCC_GETH_UTFS_INIT,
  73. .utfet = UCC_GETH_UTFET_INIT,
  74. .utftt = UCC_GETH_UTFTT_INIT,
  75. .ufpt = 256,
  76. .mode = UCC_FAST_PROTOCOL_MODE_ETHERNET,
  77. .ttx_trx = UCC_FAST_GUMR_TRANSPARENT_TTX_TRX_NORMAL,
  78. .tenc = UCC_FAST_TX_ENCODING_NRZ,
  79. .renc = UCC_FAST_RX_ENCODING_NRZ,
  80. .tcrc = UCC_FAST_16_BIT_CRC,
  81. .synl = UCC_FAST_SYNC_LEN_NOT_USED,
  82. },
  83. .numQueuesTx = 1,
  84. .numQueuesRx = 1,
  85. .extendedFilteringChainPointer = ((uint32_t) NULL),
  86. .typeorlen = 3072 /*1536 */ ,
  87. .nonBackToBackIfgPart1 = 0x40,
  88. .nonBackToBackIfgPart2 = 0x60,
  89. .miminumInterFrameGapEnforcement = 0x50,
  90. .backToBackInterFrameGap = 0x60,
  91. .mblinterval = 128,
  92. .nortsrbytetime = 5,
  93. .fracsiz = 1,
  94. .strictpriorityq = 0xff,
  95. .altBebTruncation = 0xa,
  96. .excessDefer = 1,
  97. .maxRetransmission = 0xf,
  98. .collisionWindow = 0x37,
  99. .receiveFlowControl = 1,
  100. .transmitFlowControl = 1,
  101. .maxGroupAddrInHash = 4,
  102. .maxIndAddrInHash = 4,
  103. .prel = 7,
  104. .maxFrameLength = 1518,
  105. .minFrameLength = 64,
  106. .maxD1Length = 1520,
  107. .maxD2Length = 1520,
  108. .vlantype = 0x8100,
  109. .ecamptr = ((uint32_t) NULL),
  110. .eventRegMask = UCCE_OTHER,
  111. .pausePeriod = 0xf000,
  112. .interruptcoalescingmaxvalue = {1, 1, 1, 1, 1, 1, 1, 1},
  113. .bdRingLenTx = {
  114. TX_BD_RING_LEN,
  115. TX_BD_RING_LEN,
  116. TX_BD_RING_LEN,
  117. TX_BD_RING_LEN,
  118. TX_BD_RING_LEN,
  119. TX_BD_RING_LEN,
  120. TX_BD_RING_LEN,
  121. TX_BD_RING_LEN},
  122. .bdRingLenRx = {
  123. RX_BD_RING_LEN,
  124. RX_BD_RING_LEN,
  125. RX_BD_RING_LEN,
  126. RX_BD_RING_LEN,
  127. RX_BD_RING_LEN,
  128. RX_BD_RING_LEN,
  129. RX_BD_RING_LEN,
  130. RX_BD_RING_LEN},
  131. .numStationAddresses = UCC_GETH_NUM_OF_STATION_ADDRESSES_1,
  132. .largestexternallookupkeysize =
  133. QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_NONE,
  134. .statisticsMode = UCC_GETH_STATISTICS_GATHERING_MODE_HARDWARE |
  135. UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_TX |
  136. UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_RX,
  137. .vlanOperationTagged = UCC_GETH_VLAN_OPERATION_TAGGED_NOP,
  138. .vlanOperationNonTagged = UCC_GETH_VLAN_OPERATION_NON_TAGGED_NOP,
  139. .rxQoSMode = UCC_GETH_QOS_MODE_DEFAULT,
  140. .aufc = UPSMR_AUTOMATIC_FLOW_CONTROL_MODE_NONE,
  141. .padAndCrc = MACCFG2_PAD_AND_CRC_MODE_PAD_AND_CRC,
  142. .numThreadsTx = UCC_GETH_NUM_OF_THREADS_1,
  143. .numThreadsRx = UCC_GETH_NUM_OF_THREADS_1,
  144. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  145. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  146. };
  147. static struct ucc_geth_info ugeth_info[8];
  148. #ifdef DEBUG
  149. static void mem_disp(u8 *addr, int size)
  150. {
  151. u8 *i;
  152. int size16Aling = (size >> 4) << 4;
  153. int size4Aling = (size >> 2) << 2;
  154. int notAlign = 0;
  155. if (size % 16)
  156. notAlign = 1;
  157. for (i = addr; (u32) i < (u32) addr + size16Aling; i += 16)
  158. printk("0x%08x: %08x %08x %08x %08x\r\n",
  159. (u32) i,
  160. *((u32 *) (i)),
  161. *((u32 *) (i + 4)),
  162. *((u32 *) (i + 8)), *((u32 *) (i + 12)));
  163. if (notAlign == 1)
  164. printk("0x%08x: ", (u32) i);
  165. for (; (u32) i < (u32) addr + size4Aling; i += 4)
  166. printk("%08x ", *((u32 *) (i)));
  167. for (; (u32) i < (u32) addr + size; i++)
  168. printk("%02x", *((u8 *) (i)));
  169. if (notAlign == 1)
  170. printk("\r\n");
  171. }
  172. #endif /* DEBUG */
  173. static struct list_head *dequeue(struct list_head *lh)
  174. {
  175. unsigned long flags;
  176. spin_lock_irqsave(&ugeth_lock, flags);
  177. if (!list_empty(lh)) {
  178. struct list_head *node = lh->next;
  179. list_del(node);
  180. spin_unlock_irqrestore(&ugeth_lock, flags);
  181. return node;
  182. } else {
  183. spin_unlock_irqrestore(&ugeth_lock, flags);
  184. return NULL;
  185. }
  186. }
  187. static struct sk_buff *get_new_skb(struct ucc_geth_private *ugeth,
  188. u8 __iomem *bd)
  189. {
  190. struct sk_buff *skb = NULL;
  191. skb = dev_alloc_skb(ugeth->ug_info->uf_info.max_rx_buf_length +
  192. UCC_GETH_RX_DATA_BUF_ALIGNMENT);
  193. if (skb == NULL)
  194. return NULL;
  195. /* We need the data buffer to be aligned properly. We will reserve
  196. * as many bytes as needed to align the data properly
  197. */
  198. skb_reserve(skb,
  199. UCC_GETH_RX_DATA_BUF_ALIGNMENT -
  200. (((unsigned)skb->data) & (UCC_GETH_RX_DATA_BUF_ALIGNMENT -
  201. 1)));
  202. skb->dev = ugeth->ndev;
  203. out_be32(&((struct qe_bd __iomem *)bd)->buf,
  204. dma_map_single(ugeth->dev,
  205. skb->data,
  206. ugeth->ug_info->uf_info.max_rx_buf_length +
  207. UCC_GETH_RX_DATA_BUF_ALIGNMENT,
  208. DMA_FROM_DEVICE));
  209. out_be32((u32 __iomem *)bd,
  210. (R_E | R_I | (in_be32((u32 __iomem*)bd) & R_W)));
  211. return skb;
  212. }
  213. static int rx_bd_buffer_set(struct ucc_geth_private *ugeth, u8 rxQ)
  214. {
  215. u8 __iomem *bd;
  216. u32 bd_status;
  217. struct sk_buff *skb;
  218. int i;
  219. bd = ugeth->p_rx_bd_ring[rxQ];
  220. i = 0;
  221. do {
  222. bd_status = in_be32((u32 __iomem *)bd);
  223. skb = get_new_skb(ugeth, bd);
  224. if (!skb) /* If can not allocate data buffer,
  225. abort. Cleanup will be elsewhere */
  226. return -ENOMEM;
  227. ugeth->rx_skbuff[rxQ][i] = skb;
  228. /* advance the BD pointer */
  229. bd += sizeof(struct qe_bd);
  230. i++;
  231. } while (!(bd_status & R_W));
  232. return 0;
  233. }
  234. static int fill_init_enet_entries(struct ucc_geth_private *ugeth,
  235. u32 *p_start,
  236. u8 num_entries,
  237. u32 thread_size,
  238. u32 thread_alignment,
  239. enum qe_risc_allocation risc,
  240. int skip_page_for_first_entry)
  241. {
  242. u32 init_enet_offset;
  243. u8 i;
  244. int snum;
  245. for (i = 0; i < num_entries; i++) {
  246. if ((snum = qe_get_snum()) < 0) {
  247. if (netif_msg_ifup(ugeth))
  248. ugeth_err("fill_init_enet_entries: Can not get SNUM.");
  249. return snum;
  250. }
  251. if ((i == 0) && skip_page_for_first_entry)
  252. /* First entry of Rx does not have page */
  253. init_enet_offset = 0;
  254. else {
  255. init_enet_offset =
  256. qe_muram_alloc(thread_size, thread_alignment);
  257. if (IS_ERR_VALUE(init_enet_offset)) {
  258. if (netif_msg_ifup(ugeth))
  259. ugeth_err("fill_init_enet_entries: Can not allocate DPRAM memory.");
  260. qe_put_snum((u8) snum);
  261. return -ENOMEM;
  262. }
  263. }
  264. *(p_start++) =
  265. ((u8) snum << ENET_INIT_PARAM_SNUM_SHIFT) | init_enet_offset
  266. | risc;
  267. }
  268. return 0;
  269. }
  270. static int return_init_enet_entries(struct ucc_geth_private *ugeth,
  271. u32 *p_start,
  272. u8 num_entries,
  273. enum qe_risc_allocation risc,
  274. int skip_page_for_first_entry)
  275. {
  276. u32 init_enet_offset;
  277. u8 i;
  278. int snum;
  279. for (i = 0; i < num_entries; i++) {
  280. u32 val = *p_start;
  281. /* Check that this entry was actually valid --
  282. needed in case failed in allocations */
  283. if ((val & ENET_INIT_PARAM_RISC_MASK) == risc) {
  284. snum =
  285. (u32) (val & ENET_INIT_PARAM_SNUM_MASK) >>
  286. ENET_INIT_PARAM_SNUM_SHIFT;
  287. qe_put_snum((u8) snum);
  288. if (!((i == 0) && skip_page_for_first_entry)) {
  289. /* First entry of Rx does not have page */
  290. init_enet_offset =
  291. (val & ENET_INIT_PARAM_PTR_MASK);
  292. qe_muram_free(init_enet_offset);
  293. }
  294. *p_start++ = 0;
  295. }
  296. }
  297. return 0;
  298. }
  299. #ifdef DEBUG
  300. static int dump_init_enet_entries(struct ucc_geth_private *ugeth,
  301. u32 __iomem *p_start,
  302. u8 num_entries,
  303. u32 thread_size,
  304. enum qe_risc_allocation risc,
  305. int skip_page_for_first_entry)
  306. {
  307. u32 init_enet_offset;
  308. u8 i;
  309. int snum;
  310. for (i = 0; i < num_entries; i++) {
  311. u32 val = in_be32(p_start);
  312. /* Check that this entry was actually valid --
  313. needed in case failed in allocations */
  314. if ((val & ENET_INIT_PARAM_RISC_MASK) == risc) {
  315. snum =
  316. (u32) (val & ENET_INIT_PARAM_SNUM_MASK) >>
  317. ENET_INIT_PARAM_SNUM_SHIFT;
  318. qe_put_snum((u8) snum);
  319. if (!((i == 0) && skip_page_for_first_entry)) {
  320. /* First entry of Rx does not have page */
  321. init_enet_offset =
  322. (in_be32(p_start) &
  323. ENET_INIT_PARAM_PTR_MASK);
  324. ugeth_info("Init enet entry %d:", i);
  325. ugeth_info("Base address: 0x%08x",
  326. (u32)
  327. qe_muram_addr(init_enet_offset));
  328. mem_disp(qe_muram_addr(init_enet_offset),
  329. thread_size);
  330. }
  331. p_start++;
  332. }
  333. }
  334. return 0;
  335. }
  336. #endif
  337. static void put_enet_addr_container(struct enet_addr_container *enet_addr_cont)
  338. {
  339. kfree(enet_addr_cont);
  340. }
  341. static void set_mac_addr(__be16 __iomem *reg, u8 *mac)
  342. {
  343. out_be16(&reg[0], ((u16)mac[5] << 8) | mac[4]);
  344. out_be16(&reg[1], ((u16)mac[3] << 8) | mac[2]);
  345. out_be16(&reg[2], ((u16)mac[1] << 8) | mac[0]);
  346. }
  347. static int hw_clear_addr_in_paddr(struct ucc_geth_private *ugeth, u8 paddr_num)
  348. {
  349. struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
  350. if (!(paddr_num < NUM_OF_PADDRS)) {
  351. ugeth_warn("%s: Illagel paddr_num.", __func__);
  352. return -EINVAL;
  353. }
  354. p_82xx_addr_filt =
  355. (struct ucc_geth_82xx_address_filtering_pram __iomem *) ugeth->p_rx_glbl_pram->
  356. addressfiltering;
  357. /* Writing address ff.ff.ff.ff.ff.ff disables address
  358. recognition for this register */
  359. out_be16(&p_82xx_addr_filt->paddr[paddr_num].h, 0xffff);
  360. out_be16(&p_82xx_addr_filt->paddr[paddr_num].m, 0xffff);
  361. out_be16(&p_82xx_addr_filt->paddr[paddr_num].l, 0xffff);
  362. return 0;
  363. }
  364. static void hw_add_addr_in_hash(struct ucc_geth_private *ugeth,
  365. u8 *p_enet_addr)
  366. {
  367. struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
  368. u32 cecr_subblock;
  369. p_82xx_addr_filt =
  370. (struct ucc_geth_82xx_address_filtering_pram __iomem *) ugeth->p_rx_glbl_pram->
  371. addressfiltering;
  372. cecr_subblock =
  373. ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
  374. /* Ethernet frames are defined in Little Endian mode,
  375. therefor to insert */
  376. /* the address to the hash (Big Endian mode), we reverse the bytes.*/
  377. set_mac_addr(&p_82xx_addr_filt->taddr.h, p_enet_addr);
  378. qe_issue_cmd(QE_SET_GROUP_ADDRESS, cecr_subblock,
  379. QE_CR_PROTOCOL_ETHERNET, 0);
  380. }
  381. #ifdef CONFIG_UGETH_MAGIC_PACKET
  382. static void magic_packet_detection_enable(struct ucc_geth_private *ugeth)
  383. {
  384. struct ucc_fast_private *uccf;
  385. struct ucc_geth __iomem *ug_regs;
  386. uccf = ugeth->uccf;
  387. ug_regs = ugeth->ug_regs;
  388. /* Enable interrupts for magic packet detection */
  389. setbits32(uccf->p_uccm, UCC_GETH_UCCE_MPD);
  390. /* Enable magic packet detection */
  391. setbits32(&ug_regs->maccfg2, MACCFG2_MPE);
  392. }
  393. static void magic_packet_detection_disable(struct ucc_geth_private *ugeth)
  394. {
  395. struct ucc_fast_private *uccf;
  396. struct ucc_geth __iomem *ug_regs;
  397. uccf = ugeth->uccf;
  398. ug_regs = ugeth->ug_regs;
  399. /* Disable interrupts for magic packet detection */
  400. clrbits32(uccf->p_uccm, UCC_GETH_UCCE_MPD);
  401. /* Disable magic packet detection */
  402. clrbits32(&ug_regs->maccfg2, MACCFG2_MPE);
  403. }
  404. #endif /* MAGIC_PACKET */
  405. static inline int compare_addr(u8 **addr1, u8 **addr2)
  406. {
  407. return memcmp(addr1, addr2, ENET_NUM_OCTETS_PER_ADDRESS);
  408. }
  409. #ifdef DEBUG
  410. static void get_statistics(struct ucc_geth_private *ugeth,
  411. struct ucc_geth_tx_firmware_statistics *
  412. tx_firmware_statistics,
  413. struct ucc_geth_rx_firmware_statistics *
  414. rx_firmware_statistics,
  415. struct ucc_geth_hardware_statistics *hardware_statistics)
  416. {
  417. struct ucc_fast __iomem *uf_regs;
  418. struct ucc_geth __iomem *ug_regs;
  419. struct ucc_geth_tx_firmware_statistics_pram *p_tx_fw_statistics_pram;
  420. struct ucc_geth_rx_firmware_statistics_pram *p_rx_fw_statistics_pram;
  421. ug_regs = ugeth->ug_regs;
  422. uf_regs = (struct ucc_fast __iomem *) ug_regs;
  423. p_tx_fw_statistics_pram = ugeth->p_tx_fw_statistics_pram;
  424. p_rx_fw_statistics_pram = ugeth->p_rx_fw_statistics_pram;
  425. /* Tx firmware only if user handed pointer and driver actually
  426. gathers Tx firmware statistics */
  427. if (tx_firmware_statistics && p_tx_fw_statistics_pram) {
  428. tx_firmware_statistics->sicoltx =
  429. in_be32(&p_tx_fw_statistics_pram->sicoltx);
  430. tx_firmware_statistics->mulcoltx =
  431. in_be32(&p_tx_fw_statistics_pram->mulcoltx);
  432. tx_firmware_statistics->latecoltxfr =
  433. in_be32(&p_tx_fw_statistics_pram->latecoltxfr);
  434. tx_firmware_statistics->frabortduecol =
  435. in_be32(&p_tx_fw_statistics_pram->frabortduecol);
  436. tx_firmware_statistics->frlostinmactxer =
  437. in_be32(&p_tx_fw_statistics_pram->frlostinmactxer);
  438. tx_firmware_statistics->carriersenseertx =
  439. in_be32(&p_tx_fw_statistics_pram->carriersenseertx);
  440. tx_firmware_statistics->frtxok =
  441. in_be32(&p_tx_fw_statistics_pram->frtxok);
  442. tx_firmware_statistics->txfrexcessivedefer =
  443. in_be32(&p_tx_fw_statistics_pram->txfrexcessivedefer);
  444. tx_firmware_statistics->txpkts256 =
  445. in_be32(&p_tx_fw_statistics_pram->txpkts256);
  446. tx_firmware_statistics->txpkts512 =
  447. in_be32(&p_tx_fw_statistics_pram->txpkts512);
  448. tx_firmware_statistics->txpkts1024 =
  449. in_be32(&p_tx_fw_statistics_pram->txpkts1024);
  450. tx_firmware_statistics->txpktsjumbo =
  451. in_be32(&p_tx_fw_statistics_pram->txpktsjumbo);
  452. }
  453. /* Rx firmware only if user handed pointer and driver actually
  454. * gathers Rx firmware statistics */
  455. if (rx_firmware_statistics && p_rx_fw_statistics_pram) {
  456. int i;
  457. rx_firmware_statistics->frrxfcser =
  458. in_be32(&p_rx_fw_statistics_pram->frrxfcser);
  459. rx_firmware_statistics->fraligner =
  460. in_be32(&p_rx_fw_statistics_pram->fraligner);
  461. rx_firmware_statistics->inrangelenrxer =
  462. in_be32(&p_rx_fw_statistics_pram->inrangelenrxer);
  463. rx_firmware_statistics->outrangelenrxer =
  464. in_be32(&p_rx_fw_statistics_pram->outrangelenrxer);
  465. rx_firmware_statistics->frtoolong =
  466. in_be32(&p_rx_fw_statistics_pram->frtoolong);
  467. rx_firmware_statistics->runt =
  468. in_be32(&p_rx_fw_statistics_pram->runt);
  469. rx_firmware_statistics->verylongevent =
  470. in_be32(&p_rx_fw_statistics_pram->verylongevent);
  471. rx_firmware_statistics->symbolerror =
  472. in_be32(&p_rx_fw_statistics_pram->symbolerror);
  473. rx_firmware_statistics->dropbsy =
  474. in_be32(&p_rx_fw_statistics_pram->dropbsy);
  475. for (i = 0; i < 0x8; i++)
  476. rx_firmware_statistics->res0[i] =
  477. p_rx_fw_statistics_pram->res0[i];
  478. rx_firmware_statistics->mismatchdrop =
  479. in_be32(&p_rx_fw_statistics_pram->mismatchdrop);
  480. rx_firmware_statistics->underpkts =
  481. in_be32(&p_rx_fw_statistics_pram->underpkts);
  482. rx_firmware_statistics->pkts256 =
  483. in_be32(&p_rx_fw_statistics_pram->pkts256);
  484. rx_firmware_statistics->pkts512 =
  485. in_be32(&p_rx_fw_statistics_pram->pkts512);
  486. rx_firmware_statistics->pkts1024 =
  487. in_be32(&p_rx_fw_statistics_pram->pkts1024);
  488. rx_firmware_statistics->pktsjumbo =
  489. in_be32(&p_rx_fw_statistics_pram->pktsjumbo);
  490. rx_firmware_statistics->frlossinmacer =
  491. in_be32(&p_rx_fw_statistics_pram->frlossinmacer);
  492. rx_firmware_statistics->pausefr =
  493. in_be32(&p_rx_fw_statistics_pram->pausefr);
  494. for (i = 0; i < 0x4; i++)
  495. rx_firmware_statistics->res1[i] =
  496. p_rx_fw_statistics_pram->res1[i];
  497. rx_firmware_statistics->removevlan =
  498. in_be32(&p_rx_fw_statistics_pram->removevlan);
  499. rx_firmware_statistics->replacevlan =
  500. in_be32(&p_rx_fw_statistics_pram->replacevlan);
  501. rx_firmware_statistics->insertvlan =
  502. in_be32(&p_rx_fw_statistics_pram->insertvlan);
  503. }
  504. /* Hardware only if user handed pointer and driver actually
  505. gathers hardware statistics */
  506. if (hardware_statistics &&
  507. (in_be32(&uf_regs->upsmr) & UCC_GETH_UPSMR_HSE)) {
  508. hardware_statistics->tx64 = in_be32(&ug_regs->tx64);
  509. hardware_statistics->tx127 = in_be32(&ug_regs->tx127);
  510. hardware_statistics->tx255 = in_be32(&ug_regs->tx255);
  511. hardware_statistics->rx64 = in_be32(&ug_regs->rx64);
  512. hardware_statistics->rx127 = in_be32(&ug_regs->rx127);
  513. hardware_statistics->rx255 = in_be32(&ug_regs->rx255);
  514. hardware_statistics->txok = in_be32(&ug_regs->txok);
  515. hardware_statistics->txcf = in_be16(&ug_regs->txcf);
  516. hardware_statistics->tmca = in_be32(&ug_regs->tmca);
  517. hardware_statistics->tbca = in_be32(&ug_regs->tbca);
  518. hardware_statistics->rxfok = in_be32(&ug_regs->rxfok);
  519. hardware_statistics->rxbok = in_be32(&ug_regs->rxbok);
  520. hardware_statistics->rbyt = in_be32(&ug_regs->rbyt);
  521. hardware_statistics->rmca = in_be32(&ug_regs->rmca);
  522. hardware_statistics->rbca = in_be32(&ug_regs->rbca);
  523. }
  524. }
  525. static void dump_bds(struct ucc_geth_private *ugeth)
  526. {
  527. int i;
  528. int length;
  529. for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
  530. if (ugeth->p_tx_bd_ring[i]) {
  531. length =
  532. (ugeth->ug_info->bdRingLenTx[i] *
  533. sizeof(struct qe_bd));
  534. ugeth_info("TX BDs[%d]", i);
  535. mem_disp(ugeth->p_tx_bd_ring[i], length);
  536. }
  537. }
  538. for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
  539. if (ugeth->p_rx_bd_ring[i]) {
  540. length =
  541. (ugeth->ug_info->bdRingLenRx[i] *
  542. sizeof(struct qe_bd));
  543. ugeth_info("RX BDs[%d]", i);
  544. mem_disp(ugeth->p_rx_bd_ring[i], length);
  545. }
  546. }
  547. }
  548. static void dump_regs(struct ucc_geth_private *ugeth)
  549. {
  550. int i;
  551. ugeth_info("UCC%d Geth registers:", ugeth->ug_info->uf_info.ucc_num);
  552. ugeth_info("Base address: 0x%08x", (u32) ugeth->ug_regs);
  553. ugeth_info("maccfg1 : addr - 0x%08x, val - 0x%08x",
  554. (u32) & ugeth->ug_regs->maccfg1,
  555. in_be32(&ugeth->ug_regs->maccfg1));
  556. ugeth_info("maccfg2 : addr - 0x%08x, val - 0x%08x",
  557. (u32) & ugeth->ug_regs->maccfg2,
  558. in_be32(&ugeth->ug_regs->maccfg2));
  559. ugeth_info("ipgifg : addr - 0x%08x, val - 0x%08x",
  560. (u32) & ugeth->ug_regs->ipgifg,
  561. in_be32(&ugeth->ug_regs->ipgifg));
  562. ugeth_info("hafdup : addr - 0x%08x, val - 0x%08x",
  563. (u32) & ugeth->ug_regs->hafdup,
  564. in_be32(&ugeth->ug_regs->hafdup));
  565. ugeth_info("ifctl : addr - 0x%08x, val - 0x%08x",
  566. (u32) & ugeth->ug_regs->ifctl,
  567. in_be32(&ugeth->ug_regs->ifctl));
  568. ugeth_info("ifstat : addr - 0x%08x, val - 0x%08x",
  569. (u32) & ugeth->ug_regs->ifstat,
  570. in_be32(&ugeth->ug_regs->ifstat));
  571. ugeth_info("macstnaddr1: addr - 0x%08x, val - 0x%08x",
  572. (u32) & ugeth->ug_regs->macstnaddr1,
  573. in_be32(&ugeth->ug_regs->macstnaddr1));
  574. ugeth_info("macstnaddr2: addr - 0x%08x, val - 0x%08x",
  575. (u32) & ugeth->ug_regs->macstnaddr2,
  576. in_be32(&ugeth->ug_regs->macstnaddr2));
  577. ugeth_info("uempr : addr - 0x%08x, val - 0x%08x",
  578. (u32) & ugeth->ug_regs->uempr,
  579. in_be32(&ugeth->ug_regs->uempr));
  580. ugeth_info("utbipar : addr - 0x%08x, val - 0x%08x",
  581. (u32) & ugeth->ug_regs->utbipar,
  582. in_be32(&ugeth->ug_regs->utbipar));
  583. ugeth_info("uescr : addr - 0x%08x, val - 0x%04x",
  584. (u32) & ugeth->ug_regs->uescr,
  585. in_be16(&ugeth->ug_regs->uescr));
  586. ugeth_info("tx64 : addr - 0x%08x, val - 0x%08x",
  587. (u32) & ugeth->ug_regs->tx64,
  588. in_be32(&ugeth->ug_regs->tx64));
  589. ugeth_info("tx127 : addr - 0x%08x, val - 0x%08x",
  590. (u32) & ugeth->ug_regs->tx127,
  591. in_be32(&ugeth->ug_regs->tx127));
  592. ugeth_info("tx255 : addr - 0x%08x, val - 0x%08x",
  593. (u32) & ugeth->ug_regs->tx255,
  594. in_be32(&ugeth->ug_regs->tx255));
  595. ugeth_info("rx64 : addr - 0x%08x, val - 0x%08x",
  596. (u32) & ugeth->ug_regs->rx64,
  597. in_be32(&ugeth->ug_regs->rx64));
  598. ugeth_info("rx127 : addr - 0x%08x, val - 0x%08x",
  599. (u32) & ugeth->ug_regs->rx127,
  600. in_be32(&ugeth->ug_regs->rx127));
  601. ugeth_info("rx255 : addr - 0x%08x, val - 0x%08x",
  602. (u32) & ugeth->ug_regs->rx255,
  603. in_be32(&ugeth->ug_regs->rx255));
  604. ugeth_info("txok : addr - 0x%08x, val - 0x%08x",
  605. (u32) & ugeth->ug_regs->txok,
  606. in_be32(&ugeth->ug_regs->txok));
  607. ugeth_info("txcf : addr - 0x%08x, val - 0x%04x",
  608. (u32) & ugeth->ug_regs->txcf,
  609. in_be16(&ugeth->ug_regs->txcf));
  610. ugeth_info("tmca : addr - 0x%08x, val - 0x%08x",
  611. (u32) & ugeth->ug_regs->tmca,
  612. in_be32(&ugeth->ug_regs->tmca));
  613. ugeth_info("tbca : addr - 0x%08x, val - 0x%08x",
  614. (u32) & ugeth->ug_regs->tbca,
  615. in_be32(&ugeth->ug_regs->tbca));
  616. ugeth_info("rxfok : addr - 0x%08x, val - 0x%08x",
  617. (u32) & ugeth->ug_regs->rxfok,
  618. in_be32(&ugeth->ug_regs->rxfok));
  619. ugeth_info("rxbok : addr - 0x%08x, val - 0x%08x",
  620. (u32) & ugeth->ug_regs->rxbok,
  621. in_be32(&ugeth->ug_regs->rxbok));
  622. ugeth_info("rbyt : addr - 0x%08x, val - 0x%08x",
  623. (u32) & ugeth->ug_regs->rbyt,
  624. in_be32(&ugeth->ug_regs->rbyt));
  625. ugeth_info("rmca : addr - 0x%08x, val - 0x%08x",
  626. (u32) & ugeth->ug_regs->rmca,
  627. in_be32(&ugeth->ug_regs->rmca));
  628. ugeth_info("rbca : addr - 0x%08x, val - 0x%08x",
  629. (u32) & ugeth->ug_regs->rbca,
  630. in_be32(&ugeth->ug_regs->rbca));
  631. ugeth_info("scar : addr - 0x%08x, val - 0x%08x",
  632. (u32) & ugeth->ug_regs->scar,
  633. in_be32(&ugeth->ug_regs->scar));
  634. ugeth_info("scam : addr - 0x%08x, val - 0x%08x",
  635. (u32) & ugeth->ug_regs->scam,
  636. in_be32(&ugeth->ug_regs->scam));
  637. if (ugeth->p_thread_data_tx) {
  638. int numThreadsTxNumerical;
  639. switch (ugeth->ug_info->numThreadsTx) {
  640. case UCC_GETH_NUM_OF_THREADS_1:
  641. numThreadsTxNumerical = 1;
  642. break;
  643. case UCC_GETH_NUM_OF_THREADS_2:
  644. numThreadsTxNumerical = 2;
  645. break;
  646. case UCC_GETH_NUM_OF_THREADS_4:
  647. numThreadsTxNumerical = 4;
  648. break;
  649. case UCC_GETH_NUM_OF_THREADS_6:
  650. numThreadsTxNumerical = 6;
  651. break;
  652. case UCC_GETH_NUM_OF_THREADS_8:
  653. numThreadsTxNumerical = 8;
  654. break;
  655. default:
  656. numThreadsTxNumerical = 0;
  657. break;
  658. }
  659. ugeth_info("Thread data TXs:");
  660. ugeth_info("Base address: 0x%08x",
  661. (u32) ugeth->p_thread_data_tx);
  662. for (i = 0; i < numThreadsTxNumerical; i++) {
  663. ugeth_info("Thread data TX[%d]:", i);
  664. ugeth_info("Base address: 0x%08x",
  665. (u32) & ugeth->p_thread_data_tx[i]);
  666. mem_disp((u8 *) & ugeth->p_thread_data_tx[i],
  667. sizeof(struct ucc_geth_thread_data_tx));
  668. }
  669. }
  670. if (ugeth->p_thread_data_rx) {
  671. int numThreadsRxNumerical;
  672. switch (ugeth->ug_info->numThreadsRx) {
  673. case UCC_GETH_NUM_OF_THREADS_1:
  674. numThreadsRxNumerical = 1;
  675. break;
  676. case UCC_GETH_NUM_OF_THREADS_2:
  677. numThreadsRxNumerical = 2;
  678. break;
  679. case UCC_GETH_NUM_OF_THREADS_4:
  680. numThreadsRxNumerical = 4;
  681. break;
  682. case UCC_GETH_NUM_OF_THREADS_6:
  683. numThreadsRxNumerical = 6;
  684. break;
  685. case UCC_GETH_NUM_OF_THREADS_8:
  686. numThreadsRxNumerical = 8;
  687. break;
  688. default:
  689. numThreadsRxNumerical = 0;
  690. break;
  691. }
  692. ugeth_info("Thread data RX:");
  693. ugeth_info("Base address: 0x%08x",
  694. (u32) ugeth->p_thread_data_rx);
  695. for (i = 0; i < numThreadsRxNumerical; i++) {
  696. ugeth_info("Thread data RX[%d]:", i);
  697. ugeth_info("Base address: 0x%08x",
  698. (u32) & ugeth->p_thread_data_rx[i]);
  699. mem_disp((u8 *) & ugeth->p_thread_data_rx[i],
  700. sizeof(struct ucc_geth_thread_data_rx));
  701. }
  702. }
  703. if (ugeth->p_exf_glbl_param) {
  704. ugeth_info("EXF global param:");
  705. ugeth_info("Base address: 0x%08x",
  706. (u32) ugeth->p_exf_glbl_param);
  707. mem_disp((u8 *) ugeth->p_exf_glbl_param,
  708. sizeof(*ugeth->p_exf_glbl_param));
  709. }
  710. if (ugeth->p_tx_glbl_pram) {
  711. ugeth_info("TX global param:");
  712. ugeth_info("Base address: 0x%08x", (u32) ugeth->p_tx_glbl_pram);
  713. ugeth_info("temoder : addr - 0x%08x, val - 0x%04x",
  714. (u32) & ugeth->p_tx_glbl_pram->temoder,
  715. in_be16(&ugeth->p_tx_glbl_pram->temoder));
  716. ugeth_info("sqptr : addr - 0x%08x, val - 0x%08x",
  717. (u32) & ugeth->p_tx_glbl_pram->sqptr,
  718. in_be32(&ugeth->p_tx_glbl_pram->sqptr));
  719. ugeth_info("schedulerbasepointer: addr - 0x%08x, val - 0x%08x",
  720. (u32) & ugeth->p_tx_glbl_pram->schedulerbasepointer,
  721. in_be32(&ugeth->p_tx_glbl_pram->
  722. schedulerbasepointer));
  723. ugeth_info("txrmonbaseptr: addr - 0x%08x, val - 0x%08x",
  724. (u32) & ugeth->p_tx_glbl_pram->txrmonbaseptr,
  725. in_be32(&ugeth->p_tx_glbl_pram->txrmonbaseptr));
  726. ugeth_info("tstate : addr - 0x%08x, val - 0x%08x",
  727. (u32) & ugeth->p_tx_glbl_pram->tstate,
  728. in_be32(&ugeth->p_tx_glbl_pram->tstate));
  729. ugeth_info("iphoffset[0] : addr - 0x%08x, val - 0x%02x",
  730. (u32) & ugeth->p_tx_glbl_pram->iphoffset[0],
  731. ugeth->p_tx_glbl_pram->iphoffset[0]);
  732. ugeth_info("iphoffset[1] : addr - 0x%08x, val - 0x%02x",
  733. (u32) & ugeth->p_tx_glbl_pram->iphoffset[1],
  734. ugeth->p_tx_glbl_pram->iphoffset[1]);
  735. ugeth_info("iphoffset[2] : addr - 0x%08x, val - 0x%02x",
  736. (u32) & ugeth->p_tx_glbl_pram->iphoffset[2],
  737. ugeth->p_tx_glbl_pram->iphoffset[2]);
  738. ugeth_info("iphoffset[3] : addr - 0x%08x, val - 0x%02x",
  739. (u32) & ugeth->p_tx_glbl_pram->iphoffset[3],
  740. ugeth->p_tx_glbl_pram->iphoffset[3]);
  741. ugeth_info("iphoffset[4] : addr - 0x%08x, val - 0x%02x",
  742. (u32) & ugeth->p_tx_glbl_pram->iphoffset[4],
  743. ugeth->p_tx_glbl_pram->iphoffset[4]);
  744. ugeth_info("iphoffset[5] : addr - 0x%08x, val - 0x%02x",
  745. (u32) & ugeth->p_tx_glbl_pram->iphoffset[5],
  746. ugeth->p_tx_glbl_pram->iphoffset[5]);
  747. ugeth_info("iphoffset[6] : addr - 0x%08x, val - 0x%02x",
  748. (u32) & ugeth->p_tx_glbl_pram->iphoffset[6],
  749. ugeth->p_tx_glbl_pram->iphoffset[6]);
  750. ugeth_info("iphoffset[7] : addr - 0x%08x, val - 0x%02x",
  751. (u32) & ugeth->p_tx_glbl_pram->iphoffset[7],
  752. ugeth->p_tx_glbl_pram->iphoffset[7]);
  753. ugeth_info("vtagtable[0] : addr - 0x%08x, val - 0x%08x",
  754. (u32) & ugeth->p_tx_glbl_pram->vtagtable[0],
  755. in_be32(&ugeth->p_tx_glbl_pram->vtagtable[0]));
  756. ugeth_info("vtagtable[1] : addr - 0x%08x, val - 0x%08x",
  757. (u32) & ugeth->p_tx_glbl_pram->vtagtable[1],
  758. in_be32(&ugeth->p_tx_glbl_pram->vtagtable[1]));
  759. ugeth_info("vtagtable[2] : addr - 0x%08x, val - 0x%08x",
  760. (u32) & ugeth->p_tx_glbl_pram->vtagtable[2],
  761. in_be32(&ugeth->p_tx_glbl_pram->vtagtable[2]));
  762. ugeth_info("vtagtable[3] : addr - 0x%08x, val - 0x%08x",
  763. (u32) & ugeth->p_tx_glbl_pram->vtagtable[3],
  764. in_be32(&ugeth->p_tx_glbl_pram->vtagtable[3]));
  765. ugeth_info("vtagtable[4] : addr - 0x%08x, val - 0x%08x",
  766. (u32) & ugeth->p_tx_glbl_pram->vtagtable[4],
  767. in_be32(&ugeth->p_tx_glbl_pram->vtagtable[4]));
  768. ugeth_info("vtagtable[5] : addr - 0x%08x, val - 0x%08x",
  769. (u32) & ugeth->p_tx_glbl_pram->vtagtable[5],
  770. in_be32(&ugeth->p_tx_glbl_pram->vtagtable[5]));
  771. ugeth_info("vtagtable[6] : addr - 0x%08x, val - 0x%08x",
  772. (u32) & ugeth->p_tx_glbl_pram->vtagtable[6],
  773. in_be32(&ugeth->p_tx_glbl_pram->vtagtable[6]));
  774. ugeth_info("vtagtable[7] : addr - 0x%08x, val - 0x%08x",
  775. (u32) & ugeth->p_tx_glbl_pram->vtagtable[7],
  776. in_be32(&ugeth->p_tx_glbl_pram->vtagtable[7]));
  777. ugeth_info("tqptr : addr - 0x%08x, val - 0x%08x",
  778. (u32) & ugeth->p_tx_glbl_pram->tqptr,
  779. in_be32(&ugeth->p_tx_glbl_pram->tqptr));
  780. }
  781. if (ugeth->p_rx_glbl_pram) {
  782. ugeth_info("RX global param:");
  783. ugeth_info("Base address: 0x%08x", (u32) ugeth->p_rx_glbl_pram);
  784. ugeth_info("remoder : addr - 0x%08x, val - 0x%08x",
  785. (u32) & ugeth->p_rx_glbl_pram->remoder,
  786. in_be32(&ugeth->p_rx_glbl_pram->remoder));
  787. ugeth_info("rqptr : addr - 0x%08x, val - 0x%08x",
  788. (u32) & ugeth->p_rx_glbl_pram->rqptr,
  789. in_be32(&ugeth->p_rx_glbl_pram->rqptr));
  790. ugeth_info("typeorlen : addr - 0x%08x, val - 0x%04x",
  791. (u32) & ugeth->p_rx_glbl_pram->typeorlen,
  792. in_be16(&ugeth->p_rx_glbl_pram->typeorlen));
  793. ugeth_info("rxgstpack : addr - 0x%08x, val - 0x%02x",
  794. (u32) & ugeth->p_rx_glbl_pram->rxgstpack,
  795. ugeth->p_rx_glbl_pram->rxgstpack);
  796. ugeth_info("rxrmonbaseptr : addr - 0x%08x, val - 0x%08x",
  797. (u32) & ugeth->p_rx_glbl_pram->rxrmonbaseptr,
  798. in_be32(&ugeth->p_rx_glbl_pram->rxrmonbaseptr));
  799. ugeth_info("intcoalescingptr: addr - 0x%08x, val - 0x%08x",
  800. (u32) & ugeth->p_rx_glbl_pram->intcoalescingptr,
  801. in_be32(&ugeth->p_rx_glbl_pram->intcoalescingptr));
  802. ugeth_info("rstate : addr - 0x%08x, val - 0x%02x",
  803. (u32) & ugeth->p_rx_glbl_pram->rstate,
  804. ugeth->p_rx_glbl_pram->rstate);
  805. ugeth_info("mrblr : addr - 0x%08x, val - 0x%04x",
  806. (u32) & ugeth->p_rx_glbl_pram->mrblr,
  807. in_be16(&ugeth->p_rx_glbl_pram->mrblr));
  808. ugeth_info("rbdqptr : addr - 0x%08x, val - 0x%08x",
  809. (u32) & ugeth->p_rx_glbl_pram->rbdqptr,
  810. in_be32(&ugeth->p_rx_glbl_pram->rbdqptr));
  811. ugeth_info("mflr : addr - 0x%08x, val - 0x%04x",
  812. (u32) & ugeth->p_rx_glbl_pram->mflr,
  813. in_be16(&ugeth->p_rx_glbl_pram->mflr));
  814. ugeth_info("minflr : addr - 0x%08x, val - 0x%04x",
  815. (u32) & ugeth->p_rx_glbl_pram->minflr,
  816. in_be16(&ugeth->p_rx_glbl_pram->minflr));
  817. ugeth_info("maxd1 : addr - 0x%08x, val - 0x%04x",
  818. (u32) & ugeth->p_rx_glbl_pram->maxd1,
  819. in_be16(&ugeth->p_rx_glbl_pram->maxd1));
  820. ugeth_info("maxd2 : addr - 0x%08x, val - 0x%04x",
  821. (u32) & ugeth->p_rx_glbl_pram->maxd2,
  822. in_be16(&ugeth->p_rx_glbl_pram->maxd2));
  823. ugeth_info("ecamptr : addr - 0x%08x, val - 0x%08x",
  824. (u32) & ugeth->p_rx_glbl_pram->ecamptr,
  825. in_be32(&ugeth->p_rx_glbl_pram->ecamptr));
  826. ugeth_info("l2qt : addr - 0x%08x, val - 0x%08x",
  827. (u32) & ugeth->p_rx_glbl_pram->l2qt,
  828. in_be32(&ugeth->p_rx_glbl_pram->l2qt));
  829. ugeth_info("l3qt[0] : addr - 0x%08x, val - 0x%08x",
  830. (u32) & ugeth->p_rx_glbl_pram->l3qt[0],
  831. in_be32(&ugeth->p_rx_glbl_pram->l3qt[0]));
  832. ugeth_info("l3qt[1] : addr - 0x%08x, val - 0x%08x",
  833. (u32) & ugeth->p_rx_glbl_pram->l3qt[1],
  834. in_be32(&ugeth->p_rx_glbl_pram->l3qt[1]));
  835. ugeth_info("l3qt[2] : addr - 0x%08x, val - 0x%08x",
  836. (u32) & ugeth->p_rx_glbl_pram->l3qt[2],
  837. in_be32(&ugeth->p_rx_glbl_pram->l3qt[2]));
  838. ugeth_info("l3qt[3] : addr - 0x%08x, val - 0x%08x",
  839. (u32) & ugeth->p_rx_glbl_pram->l3qt[3],
  840. in_be32(&ugeth->p_rx_glbl_pram->l3qt[3]));
  841. ugeth_info("l3qt[4] : addr - 0x%08x, val - 0x%08x",
  842. (u32) & ugeth->p_rx_glbl_pram->l3qt[4],
  843. in_be32(&ugeth->p_rx_glbl_pram->l3qt[4]));
  844. ugeth_info("l3qt[5] : addr - 0x%08x, val - 0x%08x",
  845. (u32) & ugeth->p_rx_glbl_pram->l3qt[5],
  846. in_be32(&ugeth->p_rx_glbl_pram->l3qt[5]));
  847. ugeth_info("l3qt[6] : addr - 0x%08x, val - 0x%08x",
  848. (u32) & ugeth->p_rx_glbl_pram->l3qt[6],
  849. in_be32(&ugeth->p_rx_glbl_pram->l3qt[6]));
  850. ugeth_info("l3qt[7] : addr - 0x%08x, val - 0x%08x",
  851. (u32) & ugeth->p_rx_glbl_pram->l3qt[7],
  852. in_be32(&ugeth->p_rx_glbl_pram->l3qt[7]));
  853. ugeth_info("vlantype : addr - 0x%08x, val - 0x%04x",
  854. (u32) & ugeth->p_rx_glbl_pram->vlantype,
  855. in_be16(&ugeth->p_rx_glbl_pram->vlantype));
  856. ugeth_info("vlantci : addr - 0x%08x, val - 0x%04x",
  857. (u32) & ugeth->p_rx_glbl_pram->vlantci,
  858. in_be16(&ugeth->p_rx_glbl_pram->vlantci));
  859. for (i = 0; i < 64; i++)
  860. ugeth_info
  861. ("addressfiltering[%d]: addr - 0x%08x, val - 0x%02x",
  862. i,
  863. (u32) & ugeth->p_rx_glbl_pram->addressfiltering[i],
  864. ugeth->p_rx_glbl_pram->addressfiltering[i]);
  865. ugeth_info("exfGlobalParam : addr - 0x%08x, val - 0x%08x",
  866. (u32) & ugeth->p_rx_glbl_pram->exfGlobalParam,
  867. in_be32(&ugeth->p_rx_glbl_pram->exfGlobalParam));
  868. }
  869. if (ugeth->p_send_q_mem_reg) {
  870. ugeth_info("Send Q memory registers:");
  871. ugeth_info("Base address: 0x%08x",
  872. (u32) ugeth->p_send_q_mem_reg);
  873. for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
  874. ugeth_info("SQQD[%d]:", i);
  875. ugeth_info("Base address: 0x%08x",
  876. (u32) & ugeth->p_send_q_mem_reg->sqqd[i]);
  877. mem_disp((u8 *) & ugeth->p_send_q_mem_reg->sqqd[i],
  878. sizeof(struct ucc_geth_send_queue_qd));
  879. }
  880. }
  881. if (ugeth->p_scheduler) {
  882. ugeth_info("Scheduler:");
  883. ugeth_info("Base address: 0x%08x", (u32) ugeth->p_scheduler);
  884. mem_disp((u8 *) ugeth->p_scheduler,
  885. sizeof(*ugeth->p_scheduler));
  886. }
  887. if (ugeth->p_tx_fw_statistics_pram) {
  888. ugeth_info("TX FW statistics pram:");
  889. ugeth_info("Base address: 0x%08x",
  890. (u32) ugeth->p_tx_fw_statistics_pram);
  891. mem_disp((u8 *) ugeth->p_tx_fw_statistics_pram,
  892. sizeof(*ugeth->p_tx_fw_statistics_pram));
  893. }
  894. if (ugeth->p_rx_fw_statistics_pram) {
  895. ugeth_info("RX FW statistics pram:");
  896. ugeth_info("Base address: 0x%08x",
  897. (u32) ugeth->p_rx_fw_statistics_pram);
  898. mem_disp((u8 *) ugeth->p_rx_fw_statistics_pram,
  899. sizeof(*ugeth->p_rx_fw_statistics_pram));
  900. }
  901. if (ugeth->p_rx_irq_coalescing_tbl) {
  902. ugeth_info("RX IRQ coalescing tables:");
  903. ugeth_info("Base address: 0x%08x",
  904. (u32) ugeth->p_rx_irq_coalescing_tbl);
  905. for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
  906. ugeth_info("RX IRQ coalescing table entry[%d]:", i);
  907. ugeth_info("Base address: 0x%08x",
  908. (u32) & ugeth->p_rx_irq_coalescing_tbl->
  909. coalescingentry[i]);
  910. ugeth_info
  911. ("interruptcoalescingmaxvalue: addr - 0x%08x, val - 0x%08x",
  912. (u32) & ugeth->p_rx_irq_coalescing_tbl->
  913. coalescingentry[i].interruptcoalescingmaxvalue,
  914. in_be32(&ugeth->p_rx_irq_coalescing_tbl->
  915. coalescingentry[i].
  916. interruptcoalescingmaxvalue));
  917. ugeth_info
  918. ("interruptcoalescingcounter : addr - 0x%08x, val - 0x%08x",
  919. (u32) & ugeth->p_rx_irq_coalescing_tbl->
  920. coalescingentry[i].interruptcoalescingcounter,
  921. in_be32(&ugeth->p_rx_irq_coalescing_tbl->
  922. coalescingentry[i].
  923. interruptcoalescingcounter));
  924. }
  925. }
  926. if (ugeth->p_rx_bd_qs_tbl) {
  927. ugeth_info("RX BD QS tables:");
  928. ugeth_info("Base address: 0x%08x", (u32) ugeth->p_rx_bd_qs_tbl);
  929. for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
  930. ugeth_info("RX BD QS table[%d]:", i);
  931. ugeth_info("Base address: 0x%08x",
  932. (u32) & ugeth->p_rx_bd_qs_tbl[i]);
  933. ugeth_info
  934. ("bdbaseptr : addr - 0x%08x, val - 0x%08x",
  935. (u32) & ugeth->p_rx_bd_qs_tbl[i].bdbaseptr,
  936. in_be32(&ugeth->p_rx_bd_qs_tbl[i].bdbaseptr));
  937. ugeth_info
  938. ("bdptr : addr - 0x%08x, val - 0x%08x",
  939. (u32) & ugeth->p_rx_bd_qs_tbl[i].bdptr,
  940. in_be32(&ugeth->p_rx_bd_qs_tbl[i].bdptr));
  941. ugeth_info
  942. ("externalbdbaseptr: addr - 0x%08x, val - 0x%08x",
  943. (u32) & ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
  944. in_be32(&ugeth->p_rx_bd_qs_tbl[i].
  945. externalbdbaseptr));
  946. ugeth_info
  947. ("externalbdptr : addr - 0x%08x, val - 0x%08x",
  948. (u32) & ugeth->p_rx_bd_qs_tbl[i].externalbdptr,
  949. in_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdptr));
  950. ugeth_info("ucode RX Prefetched BDs:");
  951. ugeth_info("Base address: 0x%08x",
  952. (u32)
  953. qe_muram_addr(in_be32
  954. (&ugeth->p_rx_bd_qs_tbl[i].
  955. bdbaseptr)));
  956. mem_disp((u8 *)
  957. qe_muram_addr(in_be32
  958. (&ugeth->p_rx_bd_qs_tbl[i].
  959. bdbaseptr)),
  960. sizeof(struct ucc_geth_rx_prefetched_bds));
  961. }
  962. }
  963. if (ugeth->p_init_enet_param_shadow) {
  964. int size;
  965. ugeth_info("Init enet param shadow:");
  966. ugeth_info("Base address: 0x%08x",
  967. (u32) ugeth->p_init_enet_param_shadow);
  968. mem_disp((u8 *) ugeth->p_init_enet_param_shadow,
  969. sizeof(*ugeth->p_init_enet_param_shadow));
  970. size = sizeof(struct ucc_geth_thread_rx_pram);
  971. if (ugeth->ug_info->rxExtendedFiltering) {
  972. size +=
  973. THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING;
  974. if (ugeth->ug_info->largestexternallookupkeysize ==
  975. QE_FLTR_TABLE_LOOKUP_KEY_SIZE_8_BYTES)
  976. size +=
  977. THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_8;
  978. if (ugeth->ug_info->largestexternallookupkeysize ==
  979. QE_FLTR_TABLE_LOOKUP_KEY_SIZE_16_BYTES)
  980. size +=
  981. THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_16;
  982. }
  983. dump_init_enet_entries(ugeth,
  984. &(ugeth->p_init_enet_param_shadow->
  985. txthread[0]),
  986. ENET_INIT_PARAM_MAX_ENTRIES_TX,
  987. sizeof(struct ucc_geth_thread_tx_pram),
  988. ugeth->ug_info->riscTx, 0);
  989. dump_init_enet_entries(ugeth,
  990. &(ugeth->p_init_enet_param_shadow->
  991. rxthread[0]),
  992. ENET_INIT_PARAM_MAX_ENTRIES_RX, size,
  993. ugeth->ug_info->riscRx, 1);
  994. }
  995. }
  996. #endif /* DEBUG */
  997. static void init_default_reg_vals(u32 __iomem *upsmr_register,
  998. u32 __iomem *maccfg1_register,
  999. u32 __iomem *maccfg2_register)
  1000. {
  1001. out_be32(upsmr_register, UCC_GETH_UPSMR_INIT);
  1002. out_be32(maccfg1_register, UCC_GETH_MACCFG1_INIT);
  1003. out_be32(maccfg2_register, UCC_GETH_MACCFG2_INIT);
  1004. }
  1005. static int init_half_duplex_params(int alt_beb,
  1006. int back_pressure_no_backoff,
  1007. int no_backoff,
  1008. int excess_defer,
  1009. u8 alt_beb_truncation,
  1010. u8 max_retransmissions,
  1011. u8 collision_window,
  1012. u32 __iomem *hafdup_register)
  1013. {
  1014. u32 value = 0;
  1015. if ((alt_beb_truncation > HALFDUP_ALT_BEB_TRUNCATION_MAX) ||
  1016. (max_retransmissions > HALFDUP_MAX_RETRANSMISSION_MAX) ||
  1017. (collision_window > HALFDUP_COLLISION_WINDOW_MAX))
  1018. return -EINVAL;
  1019. value = (u32) (alt_beb_truncation << HALFDUP_ALT_BEB_TRUNCATION_SHIFT);
  1020. if (alt_beb)
  1021. value |= HALFDUP_ALT_BEB;
  1022. if (back_pressure_no_backoff)
  1023. value |= HALFDUP_BACK_PRESSURE_NO_BACKOFF;
  1024. if (no_backoff)
  1025. value |= HALFDUP_NO_BACKOFF;
  1026. if (excess_defer)
  1027. value |= HALFDUP_EXCESSIVE_DEFER;
  1028. value |= (max_retransmissions << HALFDUP_MAX_RETRANSMISSION_SHIFT);
  1029. value |= collision_window;
  1030. out_be32(hafdup_register, value);
  1031. return 0;
  1032. }
  1033. static int init_inter_frame_gap_params(u8 non_btb_cs_ipg,
  1034. u8 non_btb_ipg,
  1035. u8 min_ifg,
  1036. u8 btb_ipg,
  1037. u32 __iomem *ipgifg_register)
  1038. {
  1039. u32 value = 0;
  1040. /* Non-Back-to-back IPG part 1 should be <= Non-Back-to-back
  1041. IPG part 2 */
  1042. if (non_btb_cs_ipg > non_btb_ipg)
  1043. return -EINVAL;
  1044. if ((non_btb_cs_ipg > IPGIFG_NON_BACK_TO_BACK_IFG_PART1_MAX) ||
  1045. (non_btb_ipg > IPGIFG_NON_BACK_TO_BACK_IFG_PART2_MAX) ||
  1046. /*(min_ifg > IPGIFG_MINIMUM_IFG_ENFORCEMENT_MAX) || */
  1047. (btb_ipg > IPGIFG_BACK_TO_BACK_IFG_MAX))
  1048. return -EINVAL;
  1049. value |=
  1050. ((non_btb_cs_ipg << IPGIFG_NON_BACK_TO_BACK_IFG_PART1_SHIFT) &
  1051. IPGIFG_NBTB_CS_IPG_MASK);
  1052. value |=
  1053. ((non_btb_ipg << IPGIFG_NON_BACK_TO_BACK_IFG_PART2_SHIFT) &
  1054. IPGIFG_NBTB_IPG_MASK);
  1055. value |=
  1056. ((min_ifg << IPGIFG_MINIMUM_IFG_ENFORCEMENT_SHIFT) &
  1057. IPGIFG_MIN_IFG_MASK);
  1058. value |= (btb_ipg & IPGIFG_BTB_IPG_MASK);
  1059. out_be32(ipgifg_register, value);
  1060. return 0;
  1061. }
  1062. int init_flow_control_params(u32 automatic_flow_control_mode,
  1063. int rx_flow_control_enable,
  1064. int tx_flow_control_enable,
  1065. u16 pause_period,
  1066. u16 extension_field,
  1067. u32 __iomem *upsmr_register,
  1068. u32 __iomem *uempr_register,
  1069. u32 __iomem *maccfg1_register)
  1070. {
  1071. u32 value = 0;
  1072. /* Set UEMPR register */
  1073. value = (u32) pause_period << UEMPR_PAUSE_TIME_VALUE_SHIFT;
  1074. value |= (u32) extension_field << UEMPR_EXTENDED_PAUSE_TIME_VALUE_SHIFT;
  1075. out_be32(uempr_register, value);
  1076. /* Set UPSMR register */
  1077. setbits32(upsmr_register, automatic_flow_control_mode);
  1078. value = in_be32(maccfg1_register);
  1079. if (rx_flow_control_enable)
  1080. value |= MACCFG1_FLOW_RX;
  1081. if (tx_flow_control_enable)
  1082. value |= MACCFG1_FLOW_TX;
  1083. out_be32(maccfg1_register, value);
  1084. return 0;
  1085. }
  1086. static int init_hw_statistics_gathering_mode(int enable_hardware_statistics,
  1087. int auto_zero_hardware_statistics,
  1088. u32 __iomem *upsmr_register,
  1089. u16 __iomem *uescr_register)
  1090. {
  1091. u16 uescr_value = 0;
  1092. /* Enable hardware statistics gathering if requested */
  1093. if (enable_hardware_statistics)
  1094. setbits32(upsmr_register, UCC_GETH_UPSMR_HSE);
  1095. /* Clear hardware statistics counters */
  1096. uescr_value = in_be16(uescr_register);
  1097. uescr_value |= UESCR_CLRCNT;
  1098. /* Automatically zero hardware statistics counters on read,
  1099. if requested */
  1100. if (auto_zero_hardware_statistics)
  1101. uescr_value |= UESCR_AUTOZ;
  1102. out_be16(uescr_register, uescr_value);
  1103. return 0;
  1104. }
  1105. static int init_firmware_statistics_gathering_mode(int
  1106. enable_tx_firmware_statistics,
  1107. int enable_rx_firmware_statistics,
  1108. u32 __iomem *tx_rmon_base_ptr,
  1109. u32 tx_firmware_statistics_structure_address,
  1110. u32 __iomem *rx_rmon_base_ptr,
  1111. u32 rx_firmware_statistics_structure_address,
  1112. u16 __iomem *temoder_register,
  1113. u32 __iomem *remoder_register)
  1114. {
  1115. /* Note: this function does not check if */
  1116. /* the parameters it receives are NULL */
  1117. if (enable_tx_firmware_statistics) {
  1118. out_be32(tx_rmon_base_ptr,
  1119. tx_firmware_statistics_structure_address);
  1120. setbits16(temoder_register, TEMODER_TX_RMON_STATISTICS_ENABLE);
  1121. }
  1122. if (enable_rx_firmware_statistics) {
  1123. out_be32(rx_rmon_base_ptr,
  1124. rx_firmware_statistics_structure_address);
  1125. setbits32(remoder_register, REMODER_RX_RMON_STATISTICS_ENABLE);
  1126. }
  1127. return 0;
  1128. }
  1129. static int init_mac_station_addr_regs(u8 address_byte_0,
  1130. u8 address_byte_1,
  1131. u8 address_byte_2,
  1132. u8 address_byte_3,
  1133. u8 address_byte_4,
  1134. u8 address_byte_5,
  1135. u32 __iomem *macstnaddr1_register,
  1136. u32 __iomem *macstnaddr2_register)
  1137. {
  1138. u32 value = 0;
  1139. /* Example: for a station address of 0x12345678ABCD, */
  1140. /* 0x12 is byte 0, 0x34 is byte 1 and so on and 0xCD is byte 5 */
  1141. /* MACSTNADDR1 Register: */
  1142. /* 0 7 8 15 */
  1143. /* station address byte 5 station address byte 4 */
  1144. /* 16 23 24 31 */
  1145. /* station address byte 3 station address byte 2 */
  1146. value |= (u32) ((address_byte_2 << 0) & 0x000000FF);
  1147. value |= (u32) ((address_byte_3 << 8) & 0x0000FF00);
  1148. value |= (u32) ((address_byte_4 << 16) & 0x00FF0000);
  1149. value |= (u32) ((address_byte_5 << 24) & 0xFF000000);
  1150. out_be32(macstnaddr1_register, value);
  1151. /* MACSTNADDR2 Register: */
  1152. /* 0 7 8 15 */
  1153. /* station address byte 1 station address byte 0 */
  1154. /* 16 23 24 31 */
  1155. /* reserved reserved */
  1156. value = 0;
  1157. value |= (u32) ((address_byte_0 << 16) & 0x00FF0000);
  1158. value |= (u32) ((address_byte_1 << 24) & 0xFF000000);
  1159. out_be32(macstnaddr2_register, value);
  1160. return 0;
  1161. }
  1162. static int init_check_frame_length_mode(int length_check,
  1163. u32 __iomem *maccfg2_register)
  1164. {
  1165. u32 value = 0;
  1166. value = in_be32(maccfg2_register);
  1167. if (length_check)
  1168. value |= MACCFG2_LC;
  1169. else
  1170. value &= ~MACCFG2_LC;
  1171. out_be32(maccfg2_register, value);
  1172. return 0;
  1173. }
  1174. static int init_preamble_length(u8 preamble_length,
  1175. u32 __iomem *maccfg2_register)
  1176. {
  1177. if ((preamble_length < 3) || (preamble_length > 7))
  1178. return -EINVAL;
  1179. clrsetbits_be32(maccfg2_register, MACCFG2_PREL_MASK,
  1180. preamble_length << MACCFG2_PREL_SHIFT);
  1181. return 0;
  1182. }
  1183. static int init_rx_parameters(int reject_broadcast,
  1184. int receive_short_frames,
  1185. int promiscuous, u32 __iomem *upsmr_register)
  1186. {
  1187. u32 value = 0;
  1188. value = in_be32(upsmr_register);
  1189. if (reject_broadcast)
  1190. value |= UCC_GETH_UPSMR_BRO;
  1191. else
  1192. value &= ~UCC_GETH_UPSMR_BRO;
  1193. if (receive_short_frames)
  1194. value |= UCC_GETH_UPSMR_RSH;
  1195. else
  1196. value &= ~UCC_GETH_UPSMR_RSH;
  1197. if (promiscuous)
  1198. value |= UCC_GETH_UPSMR_PRO;
  1199. else
  1200. value &= ~UCC_GETH_UPSMR_PRO;
  1201. out_be32(upsmr_register, value);
  1202. return 0;
  1203. }
  1204. static int init_max_rx_buff_len(u16 max_rx_buf_len,
  1205. u16 __iomem *mrblr_register)
  1206. {
  1207. /* max_rx_buf_len value must be a multiple of 128 */
  1208. if ((max_rx_buf_len == 0)
  1209. || (max_rx_buf_len % UCC_GETH_MRBLR_ALIGNMENT))
  1210. return -EINVAL;
  1211. out_be16(mrblr_register, max_rx_buf_len);
  1212. return 0;
  1213. }
  1214. static int init_min_frame_len(u16 min_frame_length,
  1215. u16 __iomem *minflr_register,
  1216. u16 __iomem *mrblr_register)
  1217. {
  1218. u16 mrblr_value = 0;
  1219. mrblr_value = in_be16(mrblr_register);
  1220. if (min_frame_length >= (mrblr_value - 4))
  1221. return -EINVAL;
  1222. out_be16(minflr_register, min_frame_length);
  1223. return 0;
  1224. }
  1225. static int adjust_enet_interface(struct ucc_geth_private *ugeth)
  1226. {
  1227. struct ucc_geth_info *ug_info;
  1228. struct ucc_geth __iomem *ug_regs;
  1229. struct ucc_fast __iomem *uf_regs;
  1230. int ret_val;
  1231. u32 upsmr, maccfg2, tbiBaseAddress;
  1232. u16 value;
  1233. ugeth_vdbg("%s: IN", __func__);
  1234. ug_info = ugeth->ug_info;
  1235. ug_regs = ugeth->ug_regs;
  1236. uf_regs = ugeth->uccf->uf_regs;
  1237. /* Set MACCFG2 */
  1238. maccfg2 = in_be32(&ug_regs->maccfg2);
  1239. maccfg2 &= ~MACCFG2_INTERFACE_MODE_MASK;
  1240. if ((ugeth->max_speed == SPEED_10) ||
  1241. (ugeth->max_speed == SPEED_100))
  1242. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  1243. else if (ugeth->max_speed == SPEED_1000)
  1244. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  1245. maccfg2 |= ug_info->padAndCrc;
  1246. out_be32(&ug_regs->maccfg2, maccfg2);
  1247. /* Set UPSMR */
  1248. upsmr = in_be32(&uf_regs->upsmr);
  1249. upsmr &= ~(UCC_GETH_UPSMR_RPM | UCC_GETH_UPSMR_R10M |
  1250. UCC_GETH_UPSMR_TBIM | UCC_GETH_UPSMR_RMM);
  1251. if ((ugeth->phy_interface == PHY_INTERFACE_MODE_RMII) ||
  1252. (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII) ||
  1253. (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_ID) ||
  1254. (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
  1255. (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID) ||
  1256. (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
  1257. if (ugeth->phy_interface != PHY_INTERFACE_MODE_RMII)
  1258. upsmr |= UCC_GETH_UPSMR_RPM;
  1259. switch (ugeth->max_speed) {
  1260. case SPEED_10:
  1261. upsmr |= UCC_GETH_UPSMR_R10M;
  1262. /* FALLTHROUGH */
  1263. case SPEED_100:
  1264. if (ugeth->phy_interface != PHY_INTERFACE_MODE_RTBI)
  1265. upsmr |= UCC_GETH_UPSMR_RMM;
  1266. }
  1267. }
  1268. if ((ugeth->phy_interface == PHY_INTERFACE_MODE_TBI) ||
  1269. (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
  1270. upsmr |= UCC_GETH_UPSMR_TBIM;
  1271. }
  1272. out_be32(&uf_regs->upsmr, upsmr);
  1273. /* Disable autonegotiation in tbi mode, because by default it
  1274. comes up in autonegotiation mode. */
  1275. /* Note that this depends on proper setting in utbipar register. */
  1276. if ((ugeth->phy_interface == PHY_INTERFACE_MODE_TBI) ||
  1277. (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
  1278. tbiBaseAddress = in_be32(&ug_regs->utbipar);
  1279. tbiBaseAddress &= UTBIPAR_PHY_ADDRESS_MASK;
  1280. tbiBaseAddress >>= UTBIPAR_PHY_ADDRESS_SHIFT;
  1281. value = ugeth->phydev->bus->read(ugeth->phydev->bus,
  1282. (u8) tbiBaseAddress, ENET_TBI_MII_CR);
  1283. value &= ~0x1000; /* Turn off autonegotiation */
  1284. ugeth->phydev->bus->write(ugeth->phydev->bus,
  1285. (u8) tbiBaseAddress, ENET_TBI_MII_CR, value);
  1286. }
  1287. init_check_frame_length_mode(ug_info->lengthCheckRx, &ug_regs->maccfg2);
  1288. ret_val = init_preamble_length(ug_info->prel, &ug_regs->maccfg2);
  1289. if (ret_val != 0) {
  1290. if (netif_msg_probe(ugeth))
  1291. ugeth_err("%s: Preamble length must be between 3 and 7 inclusive.",
  1292. __func__);
  1293. return ret_val;
  1294. }
  1295. return 0;
  1296. }
  1297. /* Called every time the controller might need to be made
  1298. * aware of new link state. The PHY code conveys this
  1299. * information through variables in the ugeth structure, and this
  1300. * function converts those variables into the appropriate
  1301. * register values, and can bring down the device if needed.
  1302. */
  1303. static void adjust_link(struct net_device *dev)
  1304. {
  1305. struct ucc_geth_private *ugeth = netdev_priv(dev);
  1306. struct ucc_geth __iomem *ug_regs;
  1307. struct ucc_fast __iomem *uf_regs;
  1308. struct phy_device *phydev = ugeth->phydev;
  1309. unsigned long flags;
  1310. int new_state = 0;
  1311. ug_regs = ugeth->ug_regs;
  1312. uf_regs = ugeth->uccf->uf_regs;
  1313. spin_lock_irqsave(&ugeth->lock, flags);
  1314. if (phydev->link) {
  1315. u32 tempval = in_be32(&ug_regs->maccfg2);
  1316. u32 upsmr = in_be32(&uf_regs->upsmr);
  1317. /* Now we make sure that we can be in full duplex mode.
  1318. * If not, we operate in half-duplex mode. */
  1319. if (phydev->duplex != ugeth->oldduplex) {
  1320. new_state = 1;
  1321. if (!(phydev->duplex))
  1322. tempval &= ~(MACCFG2_FDX);
  1323. else
  1324. tempval |= MACCFG2_FDX;
  1325. ugeth->oldduplex = phydev->duplex;
  1326. }
  1327. if (phydev->speed != ugeth->oldspeed) {
  1328. new_state = 1;
  1329. switch (phydev->speed) {
  1330. case SPEED_1000:
  1331. tempval = ((tempval &
  1332. ~(MACCFG2_INTERFACE_MODE_MASK)) |
  1333. MACCFG2_INTERFACE_MODE_BYTE);
  1334. break;
  1335. case SPEED_100:
  1336. case SPEED_10:
  1337. tempval = ((tempval &
  1338. ~(MACCFG2_INTERFACE_MODE_MASK)) |
  1339. MACCFG2_INTERFACE_MODE_NIBBLE);
  1340. /* if reduced mode, re-set UPSMR.R10M */
  1341. if ((ugeth->phy_interface == PHY_INTERFACE_MODE_RMII) ||
  1342. (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII) ||
  1343. (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_ID) ||
  1344. (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
  1345. (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID) ||
  1346. (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
  1347. if (phydev->speed == SPEED_10)
  1348. upsmr |= UCC_GETH_UPSMR_R10M;
  1349. else
  1350. upsmr &= ~UCC_GETH_UPSMR_R10M;
  1351. }
  1352. break;
  1353. default:
  1354. if (netif_msg_link(ugeth))
  1355. ugeth_warn(
  1356. "%s: Ack! Speed (%d) is not 10/100/1000!",
  1357. dev->name, phydev->speed);
  1358. break;
  1359. }
  1360. ugeth->oldspeed = phydev->speed;
  1361. }
  1362. out_be32(&ug_regs->maccfg2, tempval);
  1363. out_be32(&uf_regs->upsmr, upsmr);
  1364. if (!ugeth->oldlink) {
  1365. new_state = 1;
  1366. ugeth->oldlink = 1;
  1367. }
  1368. } else if (ugeth->oldlink) {
  1369. new_state = 1;
  1370. ugeth->oldlink = 0;
  1371. ugeth->oldspeed = 0;
  1372. ugeth->oldduplex = -1;
  1373. }
  1374. if (new_state && netif_msg_link(ugeth))
  1375. phy_print_status(phydev);
  1376. spin_unlock_irqrestore(&ugeth->lock, flags);
  1377. }
  1378. /* Configure the PHY for dev.
  1379. * returns 0 if success. -1 if failure
  1380. */
  1381. static int init_phy(struct net_device *dev)
  1382. {
  1383. struct ucc_geth_private *priv = netdev_priv(dev);
  1384. struct ucc_geth_info *ug_info = priv->ug_info;
  1385. struct phy_device *phydev;
  1386. priv->oldlink = 0;
  1387. priv->oldspeed = 0;
  1388. priv->oldduplex = -1;
  1389. phydev = phy_connect(dev, ug_info->phy_bus_id, &adjust_link, 0,
  1390. priv->phy_interface);
  1391. if (IS_ERR(phydev)) {
  1392. printk("%s: Could not attach to PHY\n", dev->name);
  1393. return PTR_ERR(phydev);
  1394. }
  1395. phydev->supported &= (ADVERTISED_10baseT_Half |
  1396. ADVERTISED_10baseT_Full |
  1397. ADVERTISED_100baseT_Half |
  1398. ADVERTISED_100baseT_Full);
  1399. if (priv->max_speed == SPEED_1000)
  1400. phydev->supported |= ADVERTISED_1000baseT_Full;
  1401. phydev->advertising = phydev->supported;
  1402. priv->phydev = phydev;
  1403. return 0;
  1404. }
  1405. static int ugeth_graceful_stop_tx(struct ucc_geth_private *ugeth)
  1406. {
  1407. struct ucc_fast_private *uccf;
  1408. u32 cecr_subblock;
  1409. u32 temp;
  1410. int i = 10;
  1411. uccf = ugeth->uccf;
  1412. /* Mask GRACEFUL STOP TX interrupt bit and clear it */
  1413. clrbits32(uccf->p_uccm, UCC_GETH_UCCE_GRA);
  1414. out_be32(uccf->p_ucce, UCC_GETH_UCCE_GRA); /* clear by writing 1 */
  1415. /* Issue host command */
  1416. cecr_subblock =
  1417. ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
  1418. qe_issue_cmd(QE_GRACEFUL_STOP_TX, cecr_subblock,
  1419. QE_CR_PROTOCOL_ETHERNET, 0);
  1420. /* Wait for command to complete */
  1421. do {
  1422. msleep(10);
  1423. temp = in_be32(uccf->p_ucce);
  1424. } while (!(temp & UCC_GETH_UCCE_GRA) && --i);
  1425. uccf->stopped_tx = 1;
  1426. return 0;
  1427. }
  1428. static int ugeth_graceful_stop_rx(struct ucc_geth_private * ugeth)
  1429. {
  1430. struct ucc_fast_private *uccf;
  1431. u32 cecr_subblock;
  1432. u8 temp;
  1433. int i = 10;
  1434. uccf = ugeth->uccf;
  1435. /* Clear acknowledge bit */
  1436. temp = in_8(&ugeth->p_rx_glbl_pram->rxgstpack);
  1437. temp &= ~GRACEFUL_STOP_ACKNOWLEDGE_RX;
  1438. out_8(&ugeth->p_rx_glbl_pram->rxgstpack, temp);
  1439. /* Keep issuing command and checking acknowledge bit until
  1440. it is asserted, according to spec */
  1441. do {
  1442. /* Issue host command */
  1443. cecr_subblock =
  1444. ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.
  1445. ucc_num);
  1446. qe_issue_cmd(QE_GRACEFUL_STOP_RX, cecr_subblock,
  1447. QE_CR_PROTOCOL_ETHERNET, 0);
  1448. msleep(10);
  1449. temp = in_8(&ugeth->p_rx_glbl_pram->rxgstpack);
  1450. } while (!(temp & GRACEFUL_STOP_ACKNOWLEDGE_RX) && --i);
  1451. uccf->stopped_rx = 1;
  1452. return 0;
  1453. }
  1454. static int ugeth_restart_tx(struct ucc_geth_private *ugeth)
  1455. {
  1456. struct ucc_fast_private *uccf;
  1457. u32 cecr_subblock;
  1458. uccf = ugeth->uccf;
  1459. cecr_subblock =
  1460. ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
  1461. qe_issue_cmd(QE_RESTART_TX, cecr_subblock, QE_CR_PROTOCOL_ETHERNET, 0);
  1462. uccf->stopped_tx = 0;
  1463. return 0;
  1464. }
  1465. static int ugeth_restart_rx(struct ucc_geth_private *ugeth)
  1466. {
  1467. struct ucc_fast_private *uccf;
  1468. u32 cecr_subblock;
  1469. uccf = ugeth->uccf;
  1470. cecr_subblock =
  1471. ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
  1472. qe_issue_cmd(QE_RESTART_RX, cecr_subblock, QE_CR_PROTOCOL_ETHERNET,
  1473. 0);
  1474. uccf->stopped_rx = 0;
  1475. return 0;
  1476. }
  1477. static int ugeth_enable(struct ucc_geth_private *ugeth, enum comm_dir mode)
  1478. {
  1479. struct ucc_fast_private *uccf;
  1480. int enabled_tx, enabled_rx;
  1481. uccf = ugeth->uccf;
  1482. /* check if the UCC number is in range. */
  1483. if (ugeth->ug_info->uf_info.ucc_num >= UCC_MAX_NUM) {
  1484. if (netif_msg_probe(ugeth))
  1485. ugeth_err("%s: ucc_num out of range.", __func__);
  1486. return -EINVAL;
  1487. }
  1488. enabled_tx = uccf->enabled_tx;
  1489. enabled_rx = uccf->enabled_rx;
  1490. /* Get Tx and Rx going again, in case this channel was actively
  1491. disabled. */
  1492. if ((mode & COMM_DIR_TX) && (!enabled_tx) && uccf->stopped_tx)
  1493. ugeth_restart_tx(ugeth);
  1494. if ((mode & COMM_DIR_RX) && (!enabled_rx) && uccf->stopped_rx)
  1495. ugeth_restart_rx(ugeth);
  1496. ucc_fast_enable(uccf, mode); /* OK to do even if not disabled */
  1497. return 0;
  1498. }
  1499. static int ugeth_disable(struct ucc_geth_private * ugeth, enum comm_dir mode)
  1500. {
  1501. struct ucc_fast_private *uccf;
  1502. uccf = ugeth->uccf;
  1503. /* check if the UCC number is in range. */
  1504. if (ugeth->ug_info->uf_info.ucc_num >= UCC_MAX_NUM) {
  1505. if (netif_msg_probe(ugeth))
  1506. ugeth_err("%s: ucc_num out of range.", __func__);
  1507. return -EINVAL;
  1508. }
  1509. /* Stop any transmissions */
  1510. if ((mode & COMM_DIR_TX) && uccf->enabled_tx && !uccf->stopped_tx)
  1511. ugeth_graceful_stop_tx(ugeth);
  1512. /* Stop any receptions */
  1513. if ((mode & COMM_DIR_RX) && uccf->enabled_rx && !uccf->stopped_rx)
  1514. ugeth_graceful_stop_rx(ugeth);
  1515. ucc_fast_disable(ugeth->uccf, mode); /* OK to do even if not enabled */
  1516. return 0;
  1517. }
  1518. static void ugeth_dump_regs(struct ucc_geth_private *ugeth)
  1519. {
  1520. #ifdef DEBUG
  1521. ucc_fast_dump_regs(ugeth->uccf);
  1522. dump_regs(ugeth);
  1523. dump_bds(ugeth);
  1524. #endif
  1525. }
  1526. static int ugeth_82xx_filtering_clear_all_addr_in_hash(struct ucc_geth_private *
  1527. ugeth,
  1528. enum enet_addr_type
  1529. enet_addr_type)
  1530. {
  1531. struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
  1532. struct ucc_fast_private *uccf;
  1533. enum comm_dir comm_dir;
  1534. struct list_head *p_lh;
  1535. u16 i, num;
  1536. u32 __iomem *addr_h;
  1537. u32 __iomem *addr_l;
  1538. u8 *p_counter;
  1539. uccf = ugeth->uccf;
  1540. p_82xx_addr_filt =
  1541. (struct ucc_geth_82xx_address_filtering_pram __iomem *)
  1542. ugeth->p_rx_glbl_pram->addressfiltering;
  1543. if (enet_addr_type == ENET_ADDR_TYPE_GROUP) {
  1544. addr_h = &(p_82xx_addr_filt->gaddr_h);
  1545. addr_l = &(p_82xx_addr_filt->gaddr_l);
  1546. p_lh = &ugeth->group_hash_q;
  1547. p_counter = &(ugeth->numGroupAddrInHash);
  1548. } else if (enet_addr_type == ENET_ADDR_TYPE_INDIVIDUAL) {
  1549. addr_h = &(p_82xx_addr_filt->iaddr_h);
  1550. addr_l = &(p_82xx_addr_filt->iaddr_l);
  1551. p_lh = &ugeth->ind_hash_q;
  1552. p_counter = &(ugeth->numIndAddrInHash);
  1553. } else
  1554. return -EINVAL;
  1555. comm_dir = 0;
  1556. if (uccf->enabled_tx)
  1557. comm_dir |= COMM_DIR_TX;
  1558. if (uccf->enabled_rx)
  1559. comm_dir |= COMM_DIR_RX;
  1560. if (comm_dir)
  1561. ugeth_disable(ugeth, comm_dir);
  1562. /* Clear the hash table. */
  1563. out_be32(addr_h, 0x00000000);
  1564. out_be32(addr_l, 0x00000000);
  1565. if (!p_lh)
  1566. return 0;
  1567. num = *p_counter;
  1568. /* Delete all remaining CQ elements */
  1569. for (i = 0; i < num; i++)
  1570. put_enet_addr_container(ENET_ADDR_CONT_ENTRY(dequeue(p_lh)));
  1571. *p_counter = 0;
  1572. if (comm_dir)
  1573. ugeth_enable(ugeth, comm_dir);
  1574. return 0;
  1575. }
  1576. static int ugeth_82xx_filtering_clear_addr_in_paddr(struct ucc_geth_private *ugeth,
  1577. u8 paddr_num)
  1578. {
  1579. ugeth->indAddrRegUsed[paddr_num] = 0; /* mark this paddr as not used */
  1580. return hw_clear_addr_in_paddr(ugeth, paddr_num);/* clear in hardware */
  1581. }
  1582. static void ucc_geth_memclean(struct ucc_geth_private *ugeth)
  1583. {
  1584. u16 i, j;
  1585. u8 __iomem *bd;
  1586. if (!ugeth)
  1587. return;
  1588. if (ugeth->uccf) {
  1589. ucc_fast_free(ugeth->uccf);
  1590. ugeth->uccf = NULL;
  1591. }
  1592. if (ugeth->p_thread_data_tx) {
  1593. qe_muram_free(ugeth->thread_dat_tx_offset);
  1594. ugeth->p_thread_data_tx = NULL;
  1595. }
  1596. if (ugeth->p_thread_data_rx) {
  1597. qe_muram_free(ugeth->thread_dat_rx_offset);
  1598. ugeth->p_thread_data_rx = NULL;
  1599. }
  1600. if (ugeth->p_exf_glbl_param) {
  1601. qe_muram_free(ugeth->exf_glbl_param_offset);
  1602. ugeth->p_exf_glbl_param = NULL;
  1603. }
  1604. if (ugeth->p_rx_glbl_pram) {
  1605. qe_muram_free(ugeth->rx_glbl_pram_offset);
  1606. ugeth->p_rx_glbl_pram = NULL;
  1607. }
  1608. if (ugeth->p_tx_glbl_pram) {
  1609. qe_muram_free(ugeth->tx_glbl_pram_offset);
  1610. ugeth->p_tx_glbl_pram = NULL;
  1611. }
  1612. if (ugeth->p_send_q_mem_reg) {
  1613. qe_muram_free(ugeth->send_q_mem_reg_offset);
  1614. ugeth->p_send_q_mem_reg = NULL;
  1615. }
  1616. if (ugeth->p_scheduler) {
  1617. qe_muram_free(ugeth->scheduler_offset);
  1618. ugeth->p_scheduler = NULL;
  1619. }
  1620. if (ugeth->p_tx_fw_statistics_pram) {
  1621. qe_muram_free(ugeth->tx_fw_statistics_pram_offset);
  1622. ugeth->p_tx_fw_statistics_pram = NULL;
  1623. }
  1624. if (ugeth->p_rx_fw_statistics_pram) {
  1625. qe_muram_free(ugeth->rx_fw_statistics_pram_offset);
  1626. ugeth->p_rx_fw_statistics_pram = NULL;
  1627. }
  1628. if (ugeth->p_rx_irq_coalescing_tbl) {
  1629. qe_muram_free(ugeth->rx_irq_coalescing_tbl_offset);
  1630. ugeth->p_rx_irq_coalescing_tbl = NULL;
  1631. }
  1632. if (ugeth->p_rx_bd_qs_tbl) {
  1633. qe_muram_free(ugeth->rx_bd_qs_tbl_offset);
  1634. ugeth->p_rx_bd_qs_tbl = NULL;
  1635. }
  1636. if (ugeth->p_init_enet_param_shadow) {
  1637. return_init_enet_entries(ugeth,
  1638. &(ugeth->p_init_enet_param_shadow->
  1639. rxthread[0]),
  1640. ENET_INIT_PARAM_MAX_ENTRIES_RX,
  1641. ugeth->ug_info->riscRx, 1);
  1642. return_init_enet_entries(ugeth,
  1643. &(ugeth->p_init_enet_param_shadow->
  1644. txthread[0]),
  1645. ENET_INIT_PARAM_MAX_ENTRIES_TX,
  1646. ugeth->ug_info->riscTx, 0);
  1647. kfree(ugeth->p_init_enet_param_shadow);
  1648. ugeth->p_init_enet_param_shadow = NULL;
  1649. }
  1650. for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
  1651. bd = ugeth->p_tx_bd_ring[i];
  1652. if (!bd)
  1653. continue;
  1654. for (j = 0; j < ugeth->ug_info->bdRingLenTx[i]; j++) {
  1655. if (ugeth->tx_skbuff[i][j]) {
  1656. dma_unmap_single(ugeth->dev,
  1657. in_be32(&((struct qe_bd __iomem *)bd)->buf),
  1658. (in_be32((u32 __iomem *)bd) &
  1659. BD_LENGTH_MASK),
  1660. DMA_TO_DEVICE);
  1661. dev_kfree_skb_any(ugeth->tx_skbuff[i][j]);
  1662. ugeth->tx_skbuff[i][j] = NULL;
  1663. }
  1664. }
  1665. kfree(ugeth->tx_skbuff[i]);
  1666. if (ugeth->p_tx_bd_ring[i]) {
  1667. if (ugeth->ug_info->uf_info.bd_mem_part ==
  1668. MEM_PART_SYSTEM)
  1669. kfree((void *)ugeth->tx_bd_ring_offset[i]);
  1670. else if (ugeth->ug_info->uf_info.bd_mem_part ==
  1671. MEM_PART_MURAM)
  1672. qe_muram_free(ugeth->tx_bd_ring_offset[i]);
  1673. ugeth->p_tx_bd_ring[i] = NULL;
  1674. }
  1675. }
  1676. for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
  1677. if (ugeth->p_rx_bd_ring[i]) {
  1678. /* Return existing data buffers in ring */
  1679. bd = ugeth->p_rx_bd_ring[i];
  1680. for (j = 0; j < ugeth->ug_info->bdRingLenRx[i]; j++) {
  1681. if (ugeth->rx_skbuff[i][j]) {
  1682. dma_unmap_single(ugeth->dev,
  1683. in_be32(&((struct qe_bd __iomem *)bd)->buf),
  1684. ugeth->ug_info->
  1685. uf_info.max_rx_buf_length +
  1686. UCC_GETH_RX_DATA_BUF_ALIGNMENT,
  1687. DMA_FROM_DEVICE);
  1688. dev_kfree_skb_any(
  1689. ugeth->rx_skbuff[i][j]);
  1690. ugeth->rx_skbuff[i][j] = NULL;
  1691. }
  1692. bd += sizeof(struct qe_bd);
  1693. }
  1694. kfree(ugeth->rx_skbuff[i]);
  1695. if (ugeth->ug_info->uf_info.bd_mem_part ==
  1696. MEM_PART_SYSTEM)
  1697. kfree((void *)ugeth->rx_bd_ring_offset[i]);
  1698. else if (ugeth->ug_info->uf_info.bd_mem_part ==
  1699. MEM_PART_MURAM)
  1700. qe_muram_free(ugeth->rx_bd_ring_offset[i]);
  1701. ugeth->p_rx_bd_ring[i] = NULL;
  1702. }
  1703. }
  1704. while (!list_empty(&ugeth->group_hash_q))
  1705. put_enet_addr_container(ENET_ADDR_CONT_ENTRY
  1706. (dequeue(&ugeth->group_hash_q)));
  1707. while (!list_empty(&ugeth->ind_hash_q))
  1708. put_enet_addr_container(ENET_ADDR_CONT_ENTRY
  1709. (dequeue(&ugeth->ind_hash_q)));
  1710. if (ugeth->ug_regs) {
  1711. iounmap(ugeth->ug_regs);
  1712. ugeth->ug_regs = NULL;
  1713. }
  1714. }
  1715. static void ucc_geth_set_multi(struct net_device *dev)
  1716. {
  1717. struct ucc_geth_private *ugeth;
  1718. struct dev_mc_list *dmi;
  1719. struct ucc_fast __iomem *uf_regs;
  1720. struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
  1721. int i;
  1722. ugeth = netdev_priv(dev);
  1723. uf_regs = ugeth->uccf->uf_regs;
  1724. if (dev->flags & IFF_PROMISC) {
  1725. setbits32(&uf_regs->upsmr, UCC_GETH_UPSMR_PRO);
  1726. } else {
  1727. clrbits32(&uf_regs->upsmr, UCC_GETH_UPSMR_PRO);
  1728. p_82xx_addr_filt =
  1729. (struct ucc_geth_82xx_address_filtering_pram __iomem *) ugeth->
  1730. p_rx_glbl_pram->addressfiltering;
  1731. if (dev->flags & IFF_ALLMULTI) {
  1732. /* Catch all multicast addresses, so set the
  1733. * filter to all 1's.
  1734. */
  1735. out_be32(&p_82xx_addr_filt->gaddr_h, 0xffffffff);
  1736. out_be32(&p_82xx_addr_filt->gaddr_l, 0xffffffff);
  1737. } else {
  1738. /* Clear filter and add the addresses in the list.
  1739. */
  1740. out_be32(&p_82xx_addr_filt->gaddr_h, 0x0);
  1741. out_be32(&p_82xx_addr_filt->gaddr_l, 0x0);
  1742. dmi = dev->mc_list;
  1743. for (i = 0; i < dev->mc_count; i++, dmi = dmi->next) {
  1744. /* Only support group multicast for now.
  1745. */
  1746. if (!(dmi->dmi_addr[0] & 1))
  1747. continue;
  1748. /* Ask CPM to run CRC and set bit in
  1749. * filter mask.
  1750. */
  1751. hw_add_addr_in_hash(ugeth, dmi->dmi_addr);
  1752. }
  1753. }
  1754. }
  1755. }
  1756. static void ucc_geth_stop(struct ucc_geth_private *ugeth)
  1757. {
  1758. struct ucc_geth __iomem *ug_regs = ugeth->ug_regs;
  1759. struct phy_device *phydev = ugeth->phydev;
  1760. ugeth_vdbg("%s: IN", __func__);
  1761. /* Disable the controller */
  1762. ugeth_disable(ugeth, COMM_DIR_RX_AND_TX);
  1763. /* Tell the kernel the link is down */
  1764. phy_stop(phydev);
  1765. /* Mask all interrupts */
  1766. out_be32(ugeth->uccf->p_uccm, 0x00000000);
  1767. /* Clear all interrupts */
  1768. out_be32(ugeth->uccf->p_ucce, 0xffffffff);
  1769. /* Disable Rx and Tx */
  1770. clrbits32(&ug_regs->maccfg1, MACCFG1_ENABLE_RX | MACCFG1_ENABLE_TX);
  1771. phy_disconnect(ugeth->phydev);
  1772. ugeth->phydev = NULL;
  1773. ucc_geth_memclean(ugeth);
  1774. }
  1775. static int ucc_struct_init(struct ucc_geth_private *ugeth)
  1776. {
  1777. struct ucc_geth_info *ug_info;
  1778. struct ucc_fast_info *uf_info;
  1779. int i;
  1780. ug_info = ugeth->ug_info;
  1781. uf_info = &ug_info->uf_info;
  1782. if (!((uf_info->bd_mem_part == MEM_PART_SYSTEM) ||
  1783. (uf_info->bd_mem_part == MEM_PART_MURAM))) {
  1784. if (netif_msg_probe(ugeth))
  1785. ugeth_err("%s: Bad memory partition value.",
  1786. __func__);
  1787. return -EINVAL;
  1788. }
  1789. /* Rx BD lengths */
  1790. for (i = 0; i < ug_info->numQueuesRx; i++) {
  1791. if ((ug_info->bdRingLenRx[i] < UCC_GETH_RX_BD_RING_SIZE_MIN) ||
  1792. (ug_info->bdRingLenRx[i] %
  1793. UCC_GETH_RX_BD_RING_SIZE_ALIGNMENT)) {
  1794. if (netif_msg_probe(ugeth))
  1795. ugeth_err
  1796. ("%s: Rx BD ring length must be multiple of 4, no smaller than 8.",
  1797. __func__);
  1798. return -EINVAL;
  1799. }
  1800. }
  1801. /* Tx BD lengths */
  1802. for (i = 0; i < ug_info->numQueuesTx; i++) {
  1803. if (ug_info->bdRingLenTx[i] < UCC_GETH_TX_BD_RING_SIZE_MIN) {
  1804. if (netif_msg_probe(ugeth))
  1805. ugeth_err
  1806. ("%s: Tx BD ring length must be no smaller than 2.",
  1807. __func__);
  1808. return -EINVAL;
  1809. }
  1810. }
  1811. /* mrblr */
  1812. if ((uf_info->max_rx_buf_length == 0) ||
  1813. (uf_info->max_rx_buf_length % UCC_GETH_MRBLR_ALIGNMENT)) {
  1814. if (netif_msg_probe(ugeth))
  1815. ugeth_err
  1816. ("%s: max_rx_buf_length must be non-zero multiple of 128.",
  1817. __func__);
  1818. return -EINVAL;
  1819. }
  1820. /* num Tx queues */
  1821. if (ug_info->numQueuesTx > NUM_TX_QUEUES) {
  1822. if (netif_msg_probe(ugeth))
  1823. ugeth_err("%s: number of tx queues too large.", __func__);
  1824. return -EINVAL;
  1825. }
  1826. /* num Rx queues */
  1827. if (ug_info->numQueuesRx > NUM_RX_QUEUES) {
  1828. if (netif_msg_probe(ugeth))
  1829. ugeth_err("%s: number of rx queues too large.", __func__);
  1830. return -EINVAL;
  1831. }
  1832. /* l2qt */
  1833. for (i = 0; i < UCC_GETH_VLAN_PRIORITY_MAX; i++) {
  1834. if (ug_info->l2qt[i] >= ug_info->numQueuesRx) {
  1835. if (netif_msg_probe(ugeth))
  1836. ugeth_err
  1837. ("%s: VLAN priority table entry must not be"
  1838. " larger than number of Rx queues.",
  1839. __func__);
  1840. return -EINVAL;
  1841. }
  1842. }
  1843. /* l3qt */
  1844. for (i = 0; i < UCC_GETH_IP_PRIORITY_MAX; i++) {
  1845. if (ug_info->l3qt[i] >= ug_info->numQueuesRx) {
  1846. if (netif_msg_probe(ugeth))
  1847. ugeth_err
  1848. ("%s: IP priority table entry must not be"
  1849. " larger than number of Rx queues.",
  1850. __func__);
  1851. return -EINVAL;
  1852. }
  1853. }
  1854. if (ug_info->cam && !ug_info->ecamptr) {
  1855. if (netif_msg_probe(ugeth))
  1856. ugeth_err("%s: If cam mode is chosen, must supply cam ptr.",
  1857. __func__);
  1858. return -EINVAL;
  1859. }
  1860. if ((ug_info->numStationAddresses !=
  1861. UCC_GETH_NUM_OF_STATION_ADDRESSES_1)
  1862. && ug_info->rxExtendedFiltering) {
  1863. if (netif_msg_probe(ugeth))
  1864. ugeth_err("%s: Number of station addresses greater than 1 "
  1865. "not allowed in extended parsing mode.",
  1866. __func__);
  1867. return -EINVAL;
  1868. }
  1869. /* Generate uccm_mask for receive */
  1870. uf_info->uccm_mask = ug_info->eventRegMask & UCCE_OTHER;/* Errors */
  1871. for (i = 0; i < ug_info->numQueuesRx; i++)
  1872. uf_info->uccm_mask |= (UCC_GETH_UCCE_RXF0 << i);
  1873. for (i = 0; i < ug_info->numQueuesTx; i++)
  1874. uf_info->uccm_mask |= (UCC_GETH_UCCE_TXB0 << i);
  1875. /* Initialize the general fast UCC block. */
  1876. if (ucc_fast_init(uf_info, &ugeth->uccf)) {
  1877. if (netif_msg_probe(ugeth))
  1878. ugeth_err("%s: Failed to init uccf.", __func__);
  1879. return -ENOMEM;
  1880. }
  1881. ugeth->ug_regs = ioremap(uf_info->regs, sizeof(*ugeth->ug_regs));
  1882. if (!ugeth->ug_regs) {
  1883. if (netif_msg_probe(ugeth))
  1884. ugeth_err("%s: Failed to ioremap regs.", __func__);
  1885. return -ENOMEM;
  1886. }
  1887. return 0;
  1888. }
  1889. static int ucc_geth_startup(struct ucc_geth_private *ugeth)
  1890. {
  1891. struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
  1892. struct ucc_geth_init_pram __iomem *p_init_enet_pram;
  1893. struct ucc_fast_private *uccf;
  1894. struct ucc_geth_info *ug_info;
  1895. struct ucc_fast_info *uf_info;
  1896. struct ucc_fast __iomem *uf_regs;
  1897. struct ucc_geth __iomem *ug_regs;
  1898. int ret_val = -EINVAL;
  1899. u32 remoder = UCC_GETH_REMODER_INIT;
  1900. u32 init_enet_pram_offset, cecr_subblock, command;
  1901. u32 ifstat, i, j, size, l2qt, l3qt, length;
  1902. u16 temoder = UCC_GETH_TEMODER_INIT;
  1903. u16 test;
  1904. u8 function_code = 0;
  1905. u8 __iomem *bd;
  1906. u8 __iomem *endOfRing;
  1907. u8 numThreadsRxNumerical, numThreadsTxNumerical;
  1908. ugeth_vdbg("%s: IN", __func__);
  1909. uccf = ugeth->uccf;
  1910. ug_info = ugeth->ug_info;
  1911. uf_info = &ug_info->uf_info;
  1912. uf_regs = uccf->uf_regs;
  1913. ug_regs = ugeth->ug_regs;
  1914. switch (ug_info->numThreadsRx) {
  1915. case UCC_GETH_NUM_OF_THREADS_1:
  1916. numThreadsRxNumerical = 1;
  1917. break;
  1918. case UCC_GETH_NUM_OF_THREADS_2:
  1919. numThreadsRxNumerical = 2;
  1920. break;
  1921. case UCC_GETH_NUM_OF_THREADS_4:
  1922. numThreadsRxNumerical = 4;
  1923. break;
  1924. case UCC_GETH_NUM_OF_THREADS_6:
  1925. numThreadsRxNumerical = 6;
  1926. break;
  1927. case UCC_GETH_NUM_OF_THREADS_8:
  1928. numThreadsRxNumerical = 8;
  1929. break;
  1930. default:
  1931. if (netif_msg_ifup(ugeth))
  1932. ugeth_err("%s: Bad number of Rx threads value.",
  1933. __func__);
  1934. return -EINVAL;
  1935. break;
  1936. }
  1937. switch (ug_info->numThreadsTx) {
  1938. case UCC_GETH_NUM_OF_THREADS_1:
  1939. numThreadsTxNumerical = 1;
  1940. break;
  1941. case UCC_GETH_NUM_OF_THREADS_2:
  1942. numThreadsTxNumerical = 2;
  1943. break;
  1944. case UCC_GETH_NUM_OF_THREADS_4:
  1945. numThreadsTxNumerical = 4;
  1946. break;
  1947. case UCC_GETH_NUM_OF_THREADS_6:
  1948. numThreadsTxNumerical = 6;
  1949. break;
  1950. case UCC_GETH_NUM_OF_THREADS_8:
  1951. numThreadsTxNumerical = 8;
  1952. break;
  1953. default:
  1954. if (netif_msg_ifup(ugeth))
  1955. ugeth_err("%s: Bad number of Tx threads value.",
  1956. __func__);
  1957. return -EINVAL;
  1958. break;
  1959. }
  1960. /* Calculate rx_extended_features */
  1961. ugeth->rx_non_dynamic_extended_features = ug_info->ipCheckSumCheck ||
  1962. ug_info->ipAddressAlignment ||
  1963. (ug_info->numStationAddresses !=
  1964. UCC_GETH_NUM_OF_STATION_ADDRESSES_1);
  1965. ugeth->rx_extended_features = ugeth->rx_non_dynamic_extended_features ||
  1966. (ug_info->vlanOperationTagged != UCC_GETH_VLAN_OPERATION_TAGGED_NOP)
  1967. || (ug_info->vlanOperationNonTagged !=
  1968. UCC_GETH_VLAN_OPERATION_NON_TAGGED_NOP);
  1969. init_default_reg_vals(&uf_regs->upsmr,
  1970. &ug_regs->maccfg1, &ug_regs->maccfg2);
  1971. /* Set UPSMR */
  1972. /* For more details see the hardware spec. */
  1973. init_rx_parameters(ug_info->bro,
  1974. ug_info->rsh, ug_info->pro, &uf_regs->upsmr);
  1975. /* We're going to ignore other registers for now, */
  1976. /* except as needed to get up and running */
  1977. /* Set MACCFG1 */
  1978. /* For more details see the hardware spec. */
  1979. init_flow_control_params(ug_info->aufc,
  1980. ug_info->receiveFlowControl,
  1981. ug_info->transmitFlowControl,
  1982. ug_info->pausePeriod,
  1983. ug_info->extensionField,
  1984. &uf_regs->upsmr,
  1985. &ug_regs->uempr, &ug_regs->maccfg1);
  1986. setbits32(&ug_regs->maccfg1, MACCFG1_ENABLE_RX | MACCFG1_ENABLE_TX);
  1987. /* Set IPGIFG */
  1988. /* For more details see the hardware spec. */
  1989. ret_val = init_inter_frame_gap_params(ug_info->nonBackToBackIfgPart1,
  1990. ug_info->nonBackToBackIfgPart2,
  1991. ug_info->
  1992. miminumInterFrameGapEnforcement,
  1993. ug_info->backToBackInterFrameGap,
  1994. &ug_regs->ipgifg);
  1995. if (ret_val != 0) {
  1996. if (netif_msg_ifup(ugeth))
  1997. ugeth_err("%s: IPGIFG initialization parameter too large.",
  1998. __func__);
  1999. return ret_val;
  2000. }
  2001. /* Set HAFDUP */
  2002. /* For more details see the hardware spec. */
  2003. ret_val = init_half_duplex_params(ug_info->altBeb,
  2004. ug_info->backPressureNoBackoff,
  2005. ug_info->noBackoff,
  2006. ug_info->excessDefer,
  2007. ug_info->altBebTruncation,
  2008. ug_info->maxRetransmission,
  2009. ug_info->collisionWindow,
  2010. &ug_regs->hafdup);
  2011. if (ret_val != 0) {
  2012. if (netif_msg_ifup(ugeth))
  2013. ugeth_err("%s: Half Duplex initialization parameter too large.",
  2014. __func__);
  2015. return ret_val;
  2016. }
  2017. /* Set IFSTAT */
  2018. /* For more details see the hardware spec. */
  2019. /* Read only - resets upon read */
  2020. ifstat = in_be32(&ug_regs->ifstat);
  2021. /* Clear UEMPR */
  2022. /* For more details see the hardware spec. */
  2023. out_be32(&ug_regs->uempr, 0);
  2024. /* Set UESCR */
  2025. /* For more details see the hardware spec. */
  2026. init_hw_statistics_gathering_mode((ug_info->statisticsMode &
  2027. UCC_GETH_STATISTICS_GATHERING_MODE_HARDWARE),
  2028. 0, &uf_regs->upsmr, &ug_regs->uescr);
  2029. /* Allocate Tx bds */
  2030. for (j = 0; j < ug_info->numQueuesTx; j++) {
  2031. /* Allocate in multiple of
  2032. UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT,
  2033. according to spec */
  2034. length = ((ug_info->bdRingLenTx[j] * sizeof(struct qe_bd))
  2035. / UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT)
  2036. * UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
  2037. if ((ug_info->bdRingLenTx[j] * sizeof(struct qe_bd)) %
  2038. UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT)
  2039. length += UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
  2040. if (uf_info->bd_mem_part == MEM_PART_SYSTEM) {
  2041. u32 align = 4;
  2042. if (UCC_GETH_TX_BD_RING_ALIGNMENT > 4)
  2043. align = UCC_GETH_TX_BD_RING_ALIGNMENT;
  2044. ugeth->tx_bd_ring_offset[j] =
  2045. (u32) kmalloc((u32) (length + align), GFP_KERNEL);
  2046. if (ugeth->tx_bd_ring_offset[j] != 0)
  2047. ugeth->p_tx_bd_ring[j] =
  2048. (u8 __iomem *)((ugeth->tx_bd_ring_offset[j] +
  2049. align) & ~(align - 1));
  2050. } else if (uf_info->bd_mem_part == MEM_PART_MURAM) {
  2051. ugeth->tx_bd_ring_offset[j] =
  2052. qe_muram_alloc(length,
  2053. UCC_GETH_TX_BD_RING_ALIGNMENT);
  2054. if (!IS_ERR_VALUE(ugeth->tx_bd_ring_offset[j]))
  2055. ugeth->p_tx_bd_ring[j] =
  2056. (u8 __iomem *) qe_muram_addr(ugeth->
  2057. tx_bd_ring_offset[j]);
  2058. }
  2059. if (!ugeth->p_tx_bd_ring[j]) {
  2060. if (netif_msg_ifup(ugeth))
  2061. ugeth_err
  2062. ("%s: Can not allocate memory for Tx bd rings.",
  2063. __func__);
  2064. return -ENOMEM;
  2065. }
  2066. /* Zero unused end of bd ring, according to spec */
  2067. memset_io((void __iomem *)(ugeth->p_tx_bd_ring[j] +
  2068. ug_info->bdRingLenTx[j] * sizeof(struct qe_bd)), 0,
  2069. length - ug_info->bdRingLenTx[j] * sizeof(struct qe_bd));
  2070. }
  2071. /* Allocate Rx bds */
  2072. for (j = 0; j < ug_info->numQueuesRx; j++) {
  2073. length = ug_info->bdRingLenRx[j] * sizeof(struct qe_bd);
  2074. if (uf_info->bd_mem_part == MEM_PART_SYSTEM) {
  2075. u32 align = 4;
  2076. if (UCC_GETH_RX_BD_RING_ALIGNMENT > 4)
  2077. align = UCC_GETH_RX_BD_RING_ALIGNMENT;
  2078. ugeth->rx_bd_ring_offset[j] =
  2079. (u32) kmalloc((u32) (length + align), GFP_KERNEL);
  2080. if (ugeth->rx_bd_ring_offset[j] != 0)
  2081. ugeth->p_rx_bd_ring[j] =
  2082. (u8 __iomem *)((ugeth->rx_bd_ring_offset[j] +
  2083. align) & ~(align - 1));
  2084. } else if (uf_info->bd_mem_part == MEM_PART_MURAM) {
  2085. ugeth->rx_bd_ring_offset[j] =
  2086. qe_muram_alloc(length,
  2087. UCC_GETH_RX_BD_RING_ALIGNMENT);
  2088. if (!IS_ERR_VALUE(ugeth->rx_bd_ring_offset[j]))
  2089. ugeth->p_rx_bd_ring[j] =
  2090. (u8 __iomem *) qe_muram_addr(ugeth->
  2091. rx_bd_ring_offset[j]);
  2092. }
  2093. if (!ugeth->p_rx_bd_ring[j]) {
  2094. if (netif_msg_ifup(ugeth))
  2095. ugeth_err
  2096. ("%s: Can not allocate memory for Rx bd rings.",
  2097. __func__);
  2098. return -ENOMEM;
  2099. }
  2100. }
  2101. /* Init Tx bds */
  2102. for (j = 0; j < ug_info->numQueuesTx; j++) {
  2103. /* Setup the skbuff rings */
  2104. ugeth->tx_skbuff[j] = kmalloc(sizeof(struct sk_buff *) *
  2105. ugeth->ug_info->bdRingLenTx[j],
  2106. GFP_KERNEL);
  2107. if (ugeth->tx_skbuff[j] == NULL) {
  2108. if (netif_msg_ifup(ugeth))
  2109. ugeth_err("%s: Could not allocate tx_skbuff",
  2110. __func__);
  2111. return -ENOMEM;
  2112. }
  2113. for (i = 0; i < ugeth->ug_info->bdRingLenTx[j]; i++)
  2114. ugeth->tx_skbuff[j][i] = NULL;
  2115. ugeth->skb_curtx[j] = ugeth->skb_dirtytx[j] = 0;
  2116. bd = ugeth->confBd[j] = ugeth->txBd[j] = ugeth->p_tx_bd_ring[j];
  2117. for (i = 0; i < ug_info->bdRingLenTx[j]; i++) {
  2118. /* clear bd buffer */
  2119. out_be32(&((struct qe_bd __iomem *)bd)->buf, 0);
  2120. /* set bd status and length */
  2121. out_be32((u32 __iomem *)bd, 0);
  2122. bd += sizeof(struct qe_bd);
  2123. }
  2124. bd -= sizeof(struct qe_bd);
  2125. /* set bd status and length */
  2126. out_be32((u32 __iomem *)bd, T_W); /* for last BD set Wrap bit */
  2127. }
  2128. /* Init Rx bds */
  2129. for (j = 0; j < ug_info->numQueuesRx; j++) {
  2130. /* Setup the skbuff rings */
  2131. ugeth->rx_skbuff[j] = kmalloc(sizeof(struct sk_buff *) *
  2132. ugeth->ug_info->bdRingLenRx[j],
  2133. GFP_KERNEL);
  2134. if (ugeth->rx_skbuff[j] == NULL) {
  2135. if (netif_msg_ifup(ugeth))
  2136. ugeth_err("%s: Could not allocate rx_skbuff",
  2137. __func__);
  2138. return -ENOMEM;
  2139. }
  2140. for (i = 0; i < ugeth->ug_info->bdRingLenRx[j]; i++)
  2141. ugeth->rx_skbuff[j][i] = NULL;
  2142. ugeth->skb_currx[j] = 0;
  2143. bd = ugeth->rxBd[j] = ugeth->p_rx_bd_ring[j];
  2144. for (i = 0; i < ug_info->bdRingLenRx[j]; i++) {
  2145. /* set bd status and length */
  2146. out_be32((u32 __iomem *)bd, R_I);
  2147. /* clear bd buffer */
  2148. out_be32(&((struct qe_bd __iomem *)bd)->buf, 0);
  2149. bd += sizeof(struct qe_bd);
  2150. }
  2151. bd -= sizeof(struct qe_bd);
  2152. /* set bd status and length */
  2153. out_be32((u32 __iomem *)bd, R_W); /* for last BD set Wrap bit */
  2154. }
  2155. /*
  2156. * Global PRAM
  2157. */
  2158. /* Tx global PRAM */
  2159. /* Allocate global tx parameter RAM page */
  2160. ugeth->tx_glbl_pram_offset =
  2161. qe_muram_alloc(sizeof(struct ucc_geth_tx_global_pram),
  2162. UCC_GETH_TX_GLOBAL_PRAM_ALIGNMENT);
  2163. if (IS_ERR_VALUE(ugeth->tx_glbl_pram_offset)) {
  2164. if (netif_msg_ifup(ugeth))
  2165. ugeth_err
  2166. ("%s: Can not allocate DPRAM memory for p_tx_glbl_pram.",
  2167. __func__);
  2168. return -ENOMEM;
  2169. }
  2170. ugeth->p_tx_glbl_pram =
  2171. (struct ucc_geth_tx_global_pram __iomem *) qe_muram_addr(ugeth->
  2172. tx_glbl_pram_offset);
  2173. /* Zero out p_tx_glbl_pram */
  2174. memset_io((void __iomem *)ugeth->p_tx_glbl_pram, 0, sizeof(struct ucc_geth_tx_global_pram));
  2175. /* Fill global PRAM */
  2176. /* TQPTR */
  2177. /* Size varies with number of Tx threads */
  2178. ugeth->thread_dat_tx_offset =
  2179. qe_muram_alloc(numThreadsTxNumerical *
  2180. sizeof(struct ucc_geth_thread_data_tx) +
  2181. 32 * (numThreadsTxNumerical == 1),
  2182. UCC_GETH_THREAD_DATA_ALIGNMENT);
  2183. if (IS_ERR_VALUE(ugeth->thread_dat_tx_offset)) {
  2184. if (netif_msg_ifup(ugeth))
  2185. ugeth_err
  2186. ("%s: Can not allocate DPRAM memory for p_thread_data_tx.",
  2187. __func__);
  2188. return -ENOMEM;
  2189. }
  2190. ugeth->p_thread_data_tx =
  2191. (struct ucc_geth_thread_data_tx __iomem *) qe_muram_addr(ugeth->
  2192. thread_dat_tx_offset);
  2193. out_be32(&ugeth->p_tx_glbl_pram->tqptr, ugeth->thread_dat_tx_offset);
  2194. /* vtagtable */
  2195. for (i = 0; i < UCC_GETH_TX_VTAG_TABLE_ENTRY_MAX; i++)
  2196. out_be32(&ugeth->p_tx_glbl_pram->vtagtable[i],
  2197. ug_info->vtagtable[i]);
  2198. /* iphoffset */
  2199. for (i = 0; i < TX_IP_OFFSET_ENTRY_MAX; i++)
  2200. out_8(&ugeth->p_tx_glbl_pram->iphoffset[i],
  2201. ug_info->iphoffset[i]);
  2202. /* SQPTR */
  2203. /* Size varies with number of Tx queues */
  2204. ugeth->send_q_mem_reg_offset =
  2205. qe_muram_alloc(ug_info->numQueuesTx *
  2206. sizeof(struct ucc_geth_send_queue_qd),
  2207. UCC_GETH_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT);
  2208. if (IS_ERR_VALUE(ugeth->send_q_mem_reg_offset)) {
  2209. if (netif_msg_ifup(ugeth))
  2210. ugeth_err
  2211. ("%s: Can not allocate DPRAM memory for p_send_q_mem_reg.",
  2212. __func__);
  2213. return -ENOMEM;
  2214. }
  2215. ugeth->p_send_q_mem_reg =
  2216. (struct ucc_geth_send_queue_mem_region __iomem *) qe_muram_addr(ugeth->
  2217. send_q_mem_reg_offset);
  2218. out_be32(&ugeth->p_tx_glbl_pram->sqptr, ugeth->send_q_mem_reg_offset);
  2219. /* Setup the table */
  2220. /* Assume BD rings are already established */
  2221. for (i = 0; i < ug_info->numQueuesTx; i++) {
  2222. endOfRing =
  2223. ugeth->p_tx_bd_ring[i] + (ug_info->bdRingLenTx[i] -
  2224. 1) * sizeof(struct qe_bd);
  2225. if (ugeth->ug_info->uf_info.bd_mem_part == MEM_PART_SYSTEM) {
  2226. out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].bd_ring_base,
  2227. (u32) virt_to_phys(ugeth->p_tx_bd_ring[i]));
  2228. out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].
  2229. last_bd_completed_address,
  2230. (u32) virt_to_phys(endOfRing));
  2231. } else if (ugeth->ug_info->uf_info.bd_mem_part ==
  2232. MEM_PART_MURAM) {
  2233. out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].bd_ring_base,
  2234. (u32) immrbar_virt_to_phys(ugeth->
  2235. p_tx_bd_ring[i]));
  2236. out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].
  2237. last_bd_completed_address,
  2238. (u32) immrbar_virt_to_phys(endOfRing));
  2239. }
  2240. }
  2241. /* schedulerbasepointer */
  2242. if (ug_info->numQueuesTx > 1) {
  2243. /* scheduler exists only if more than 1 tx queue */
  2244. ugeth->scheduler_offset =
  2245. qe_muram_alloc(sizeof(struct ucc_geth_scheduler),
  2246. UCC_GETH_SCHEDULER_ALIGNMENT);
  2247. if (IS_ERR_VALUE(ugeth->scheduler_offset)) {
  2248. if (netif_msg_ifup(ugeth))
  2249. ugeth_err
  2250. ("%s: Can not allocate DPRAM memory for p_scheduler.",
  2251. __func__);
  2252. return -ENOMEM;
  2253. }
  2254. ugeth->p_scheduler =
  2255. (struct ucc_geth_scheduler __iomem *) qe_muram_addr(ugeth->
  2256. scheduler_offset);
  2257. out_be32(&ugeth->p_tx_glbl_pram->schedulerbasepointer,
  2258. ugeth->scheduler_offset);
  2259. /* Zero out p_scheduler */
  2260. memset_io((void __iomem *)ugeth->p_scheduler, 0, sizeof(struct ucc_geth_scheduler));
  2261. /* Set values in scheduler */
  2262. out_be32(&ugeth->p_scheduler->mblinterval,
  2263. ug_info->mblinterval);
  2264. out_be16(&ugeth->p_scheduler->nortsrbytetime,
  2265. ug_info->nortsrbytetime);
  2266. out_8(&ugeth->p_scheduler->fracsiz, ug_info->fracsiz);
  2267. out_8(&ugeth->p_scheduler->strictpriorityq,
  2268. ug_info->strictpriorityq);
  2269. out_8(&ugeth->p_scheduler->txasap, ug_info->txasap);
  2270. out_8(&ugeth->p_scheduler->extrabw, ug_info->extrabw);
  2271. for (i = 0; i < NUM_TX_QUEUES; i++)
  2272. out_8(&ugeth->p_scheduler->weightfactor[i],
  2273. ug_info->weightfactor[i]);
  2274. /* Set pointers to cpucount registers in scheduler */
  2275. ugeth->p_cpucount[0] = &(ugeth->p_scheduler->cpucount0);
  2276. ugeth->p_cpucount[1] = &(ugeth->p_scheduler->cpucount1);
  2277. ugeth->p_cpucount[2] = &(ugeth->p_scheduler->cpucount2);
  2278. ugeth->p_cpucount[3] = &(ugeth->p_scheduler->cpucount3);
  2279. ugeth->p_cpucount[4] = &(ugeth->p_scheduler->cpucount4);
  2280. ugeth->p_cpucount[5] = &(ugeth->p_scheduler->cpucount5);
  2281. ugeth->p_cpucount[6] = &(ugeth->p_scheduler->cpucount6);
  2282. ugeth->p_cpucount[7] = &(ugeth->p_scheduler->cpucount7);
  2283. }
  2284. /* schedulerbasepointer */
  2285. /* TxRMON_PTR (statistics) */
  2286. if (ug_info->
  2287. statisticsMode & UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_TX) {
  2288. ugeth->tx_fw_statistics_pram_offset =
  2289. qe_muram_alloc(sizeof
  2290. (struct ucc_geth_tx_firmware_statistics_pram),
  2291. UCC_GETH_TX_STATISTICS_ALIGNMENT);
  2292. if (IS_ERR_VALUE(ugeth->tx_fw_statistics_pram_offset)) {
  2293. if (netif_msg_ifup(ugeth))
  2294. ugeth_err
  2295. ("%s: Can not allocate DPRAM memory for"
  2296. " p_tx_fw_statistics_pram.",
  2297. __func__);
  2298. return -ENOMEM;
  2299. }
  2300. ugeth->p_tx_fw_statistics_pram =
  2301. (struct ucc_geth_tx_firmware_statistics_pram __iomem *)
  2302. qe_muram_addr(ugeth->tx_fw_statistics_pram_offset);
  2303. /* Zero out p_tx_fw_statistics_pram */
  2304. memset_io((void __iomem *)ugeth->p_tx_fw_statistics_pram,
  2305. 0, sizeof(struct ucc_geth_tx_firmware_statistics_pram));
  2306. }
  2307. /* temoder */
  2308. /* Already has speed set */
  2309. if (ug_info->numQueuesTx > 1)
  2310. temoder |= TEMODER_SCHEDULER_ENABLE;
  2311. if (ug_info->ipCheckSumGenerate)
  2312. temoder |= TEMODER_IP_CHECKSUM_GENERATE;
  2313. temoder |= ((ug_info->numQueuesTx - 1) << TEMODER_NUM_OF_QUEUES_SHIFT);
  2314. out_be16(&ugeth->p_tx_glbl_pram->temoder, temoder);
  2315. test = in_be16(&ugeth->p_tx_glbl_pram->temoder);
  2316. /* Function code register value to be used later */
  2317. function_code = UCC_BMR_BO_BE | UCC_BMR_GBL;
  2318. /* Required for QE */
  2319. /* function code register */
  2320. out_be32(&ugeth->p_tx_glbl_pram->tstate, ((u32) function_code) << 24);
  2321. /* Rx global PRAM */
  2322. /* Allocate global rx parameter RAM page */
  2323. ugeth->rx_glbl_pram_offset =
  2324. qe_muram_alloc(sizeof(struct ucc_geth_rx_global_pram),
  2325. UCC_GETH_RX_GLOBAL_PRAM_ALIGNMENT);
  2326. if (IS_ERR_VALUE(ugeth->rx_glbl_pram_offset)) {
  2327. if (netif_msg_ifup(ugeth))
  2328. ugeth_err
  2329. ("%s: Can not allocate DPRAM memory for p_rx_glbl_pram.",
  2330. __func__);
  2331. return -ENOMEM;
  2332. }
  2333. ugeth->p_rx_glbl_pram =
  2334. (struct ucc_geth_rx_global_pram __iomem *) qe_muram_addr(ugeth->
  2335. rx_glbl_pram_offset);
  2336. /* Zero out p_rx_glbl_pram */
  2337. memset_io((void __iomem *)ugeth->p_rx_glbl_pram, 0, sizeof(struct ucc_geth_rx_global_pram));
  2338. /* Fill global PRAM */
  2339. /* RQPTR */
  2340. /* Size varies with number of Rx threads */
  2341. ugeth->thread_dat_rx_offset =
  2342. qe_muram_alloc(numThreadsRxNumerical *
  2343. sizeof(struct ucc_geth_thread_data_rx),
  2344. UCC_GETH_THREAD_DATA_ALIGNMENT);
  2345. if (IS_ERR_VALUE(ugeth->thread_dat_rx_offset)) {
  2346. if (netif_msg_ifup(ugeth))
  2347. ugeth_err
  2348. ("%s: Can not allocate DPRAM memory for p_thread_data_rx.",
  2349. __func__);
  2350. return -ENOMEM;
  2351. }
  2352. ugeth->p_thread_data_rx =
  2353. (struct ucc_geth_thread_data_rx __iomem *) qe_muram_addr(ugeth->
  2354. thread_dat_rx_offset);
  2355. out_be32(&ugeth->p_rx_glbl_pram->rqptr, ugeth->thread_dat_rx_offset);
  2356. /* typeorlen */
  2357. out_be16(&ugeth->p_rx_glbl_pram->typeorlen, ug_info->typeorlen);
  2358. /* rxrmonbaseptr (statistics) */
  2359. if (ug_info->
  2360. statisticsMode & UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_RX) {
  2361. ugeth->rx_fw_statistics_pram_offset =
  2362. qe_muram_alloc(sizeof
  2363. (struct ucc_geth_rx_firmware_statistics_pram),
  2364. UCC_GETH_RX_STATISTICS_ALIGNMENT);
  2365. if (IS_ERR_VALUE(ugeth->rx_fw_statistics_pram_offset)) {
  2366. if (netif_msg_ifup(ugeth))
  2367. ugeth_err
  2368. ("%s: Can not allocate DPRAM memory for"
  2369. " p_rx_fw_statistics_pram.", __func__);
  2370. return -ENOMEM;
  2371. }
  2372. ugeth->p_rx_fw_statistics_pram =
  2373. (struct ucc_geth_rx_firmware_statistics_pram __iomem *)
  2374. qe_muram_addr(ugeth->rx_fw_statistics_pram_offset);
  2375. /* Zero out p_rx_fw_statistics_pram */
  2376. memset_io((void __iomem *)ugeth->p_rx_fw_statistics_pram, 0,
  2377. sizeof(struct ucc_geth_rx_firmware_statistics_pram));
  2378. }
  2379. /* intCoalescingPtr */
  2380. /* Size varies with number of Rx queues */
  2381. ugeth->rx_irq_coalescing_tbl_offset =
  2382. qe_muram_alloc(ug_info->numQueuesRx *
  2383. sizeof(struct ucc_geth_rx_interrupt_coalescing_entry)
  2384. + 4, UCC_GETH_RX_INTERRUPT_COALESCING_ALIGNMENT);
  2385. if (IS_ERR_VALUE(ugeth->rx_irq_coalescing_tbl_offset)) {
  2386. if (netif_msg_ifup(ugeth))
  2387. ugeth_err
  2388. ("%s: Can not allocate DPRAM memory for"
  2389. " p_rx_irq_coalescing_tbl.", __func__);
  2390. return -ENOMEM;
  2391. }
  2392. ugeth->p_rx_irq_coalescing_tbl =
  2393. (struct ucc_geth_rx_interrupt_coalescing_table __iomem *)
  2394. qe_muram_addr(ugeth->rx_irq_coalescing_tbl_offset);
  2395. out_be32(&ugeth->p_rx_glbl_pram->intcoalescingptr,
  2396. ugeth->rx_irq_coalescing_tbl_offset);
  2397. /* Fill interrupt coalescing table */
  2398. for (i = 0; i < ug_info->numQueuesRx; i++) {
  2399. out_be32(&ugeth->p_rx_irq_coalescing_tbl->coalescingentry[i].
  2400. interruptcoalescingmaxvalue,
  2401. ug_info->interruptcoalescingmaxvalue[i]);
  2402. out_be32(&ugeth->p_rx_irq_coalescing_tbl->coalescingentry[i].
  2403. interruptcoalescingcounter,
  2404. ug_info->interruptcoalescingmaxvalue[i]);
  2405. }
  2406. /* MRBLR */
  2407. init_max_rx_buff_len(uf_info->max_rx_buf_length,
  2408. &ugeth->p_rx_glbl_pram->mrblr);
  2409. /* MFLR */
  2410. out_be16(&ugeth->p_rx_glbl_pram->mflr, ug_info->maxFrameLength);
  2411. /* MINFLR */
  2412. init_min_frame_len(ug_info->minFrameLength,
  2413. &ugeth->p_rx_glbl_pram->minflr,
  2414. &ugeth->p_rx_glbl_pram->mrblr);
  2415. /* MAXD1 */
  2416. out_be16(&ugeth->p_rx_glbl_pram->maxd1, ug_info->maxD1Length);
  2417. /* MAXD2 */
  2418. out_be16(&ugeth->p_rx_glbl_pram->maxd2, ug_info->maxD2Length);
  2419. /* l2qt */
  2420. l2qt = 0;
  2421. for (i = 0; i < UCC_GETH_VLAN_PRIORITY_MAX; i++)
  2422. l2qt |= (ug_info->l2qt[i] << (28 - 4 * i));
  2423. out_be32(&ugeth->p_rx_glbl_pram->l2qt, l2qt);
  2424. /* l3qt */
  2425. for (j = 0; j < UCC_GETH_IP_PRIORITY_MAX; j += 8) {
  2426. l3qt = 0;
  2427. for (i = 0; i < 8; i++)
  2428. l3qt |= (ug_info->l3qt[j + i] << (28 - 4 * i));
  2429. out_be32(&ugeth->p_rx_glbl_pram->l3qt[j/8], l3qt);
  2430. }
  2431. /* vlantype */
  2432. out_be16(&ugeth->p_rx_glbl_pram->vlantype, ug_info->vlantype);
  2433. /* vlantci */
  2434. out_be16(&ugeth->p_rx_glbl_pram->vlantci, ug_info->vlantci);
  2435. /* ecamptr */
  2436. out_be32(&ugeth->p_rx_glbl_pram->ecamptr, ug_info->ecamptr);
  2437. /* RBDQPTR */
  2438. /* Size varies with number of Rx queues */
  2439. ugeth->rx_bd_qs_tbl_offset =
  2440. qe_muram_alloc(ug_info->numQueuesRx *
  2441. (sizeof(struct ucc_geth_rx_bd_queues_entry) +
  2442. sizeof(struct ucc_geth_rx_prefetched_bds)),
  2443. UCC_GETH_RX_BD_QUEUES_ALIGNMENT);
  2444. if (IS_ERR_VALUE(ugeth->rx_bd_qs_tbl_offset)) {
  2445. if (netif_msg_ifup(ugeth))
  2446. ugeth_err
  2447. ("%s: Can not allocate DPRAM memory for p_rx_bd_qs_tbl.",
  2448. __func__);
  2449. return -ENOMEM;
  2450. }
  2451. ugeth->p_rx_bd_qs_tbl =
  2452. (struct ucc_geth_rx_bd_queues_entry __iomem *) qe_muram_addr(ugeth->
  2453. rx_bd_qs_tbl_offset);
  2454. out_be32(&ugeth->p_rx_glbl_pram->rbdqptr, ugeth->rx_bd_qs_tbl_offset);
  2455. /* Zero out p_rx_bd_qs_tbl */
  2456. memset_io((void __iomem *)ugeth->p_rx_bd_qs_tbl,
  2457. 0,
  2458. ug_info->numQueuesRx * (sizeof(struct ucc_geth_rx_bd_queues_entry) +
  2459. sizeof(struct ucc_geth_rx_prefetched_bds)));
  2460. /* Setup the table */
  2461. /* Assume BD rings are already established */
  2462. for (i = 0; i < ug_info->numQueuesRx; i++) {
  2463. if (ugeth->ug_info->uf_info.bd_mem_part == MEM_PART_SYSTEM) {
  2464. out_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
  2465. (u32) virt_to_phys(ugeth->p_rx_bd_ring[i]));
  2466. } else if (ugeth->ug_info->uf_info.bd_mem_part ==
  2467. MEM_PART_MURAM) {
  2468. out_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
  2469. (u32) immrbar_virt_to_phys(ugeth->
  2470. p_rx_bd_ring[i]));
  2471. }
  2472. /* rest of fields handled by QE */
  2473. }
  2474. /* remoder */
  2475. /* Already has speed set */
  2476. if (ugeth->rx_extended_features)
  2477. remoder |= REMODER_RX_EXTENDED_FEATURES;
  2478. if (ug_info->rxExtendedFiltering)
  2479. remoder |= REMODER_RX_EXTENDED_FILTERING;
  2480. if (ug_info->dynamicMaxFrameLength)
  2481. remoder |= REMODER_DYNAMIC_MAX_FRAME_LENGTH;
  2482. if (ug_info->dynamicMinFrameLength)
  2483. remoder |= REMODER_DYNAMIC_MIN_FRAME_LENGTH;
  2484. remoder |=
  2485. ug_info->vlanOperationTagged << REMODER_VLAN_OPERATION_TAGGED_SHIFT;
  2486. remoder |=
  2487. ug_info->
  2488. vlanOperationNonTagged << REMODER_VLAN_OPERATION_NON_TAGGED_SHIFT;
  2489. remoder |= ug_info->rxQoSMode << REMODER_RX_QOS_MODE_SHIFT;
  2490. remoder |= ((ug_info->numQueuesRx - 1) << REMODER_NUM_OF_QUEUES_SHIFT);
  2491. if (ug_info->ipCheckSumCheck)
  2492. remoder |= REMODER_IP_CHECKSUM_CHECK;
  2493. if (ug_info->ipAddressAlignment)
  2494. remoder |= REMODER_IP_ADDRESS_ALIGNMENT;
  2495. out_be32(&ugeth->p_rx_glbl_pram->remoder, remoder);
  2496. /* Note that this function must be called */
  2497. /* ONLY AFTER p_tx_fw_statistics_pram */
  2498. /* andp_UccGethRxFirmwareStatisticsPram are allocated ! */
  2499. init_firmware_statistics_gathering_mode((ug_info->
  2500. statisticsMode &
  2501. UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_TX),
  2502. (ug_info->statisticsMode &
  2503. UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_RX),
  2504. &ugeth->p_tx_glbl_pram->txrmonbaseptr,
  2505. ugeth->tx_fw_statistics_pram_offset,
  2506. &ugeth->p_rx_glbl_pram->rxrmonbaseptr,
  2507. ugeth->rx_fw_statistics_pram_offset,
  2508. &ugeth->p_tx_glbl_pram->temoder,
  2509. &ugeth->p_rx_glbl_pram->remoder);
  2510. /* function code register */
  2511. out_8(&ugeth->p_rx_glbl_pram->rstate, function_code);
  2512. /* initialize extended filtering */
  2513. if (ug_info->rxExtendedFiltering) {
  2514. if (!ug_info->extendedFilteringChainPointer) {
  2515. if (netif_msg_ifup(ugeth))
  2516. ugeth_err("%s: Null Extended Filtering Chain Pointer.",
  2517. __func__);
  2518. return -EINVAL;
  2519. }
  2520. /* Allocate memory for extended filtering Mode Global
  2521. Parameters */
  2522. ugeth->exf_glbl_param_offset =
  2523. qe_muram_alloc(sizeof(struct ucc_geth_exf_global_pram),
  2524. UCC_GETH_RX_EXTENDED_FILTERING_GLOBAL_PARAMETERS_ALIGNMENT);
  2525. if (IS_ERR_VALUE(ugeth->exf_glbl_param_offset)) {
  2526. if (netif_msg_ifup(ugeth))
  2527. ugeth_err
  2528. ("%s: Can not allocate DPRAM memory for"
  2529. " p_exf_glbl_param.", __func__);
  2530. return -ENOMEM;
  2531. }
  2532. ugeth->p_exf_glbl_param =
  2533. (struct ucc_geth_exf_global_pram __iomem *) qe_muram_addr(ugeth->
  2534. exf_glbl_param_offset);
  2535. out_be32(&ugeth->p_rx_glbl_pram->exfGlobalParam,
  2536. ugeth->exf_glbl_param_offset);
  2537. out_be32(&ugeth->p_exf_glbl_param->l2pcdptr,
  2538. (u32) ug_info->extendedFilteringChainPointer);
  2539. } else { /* initialize 82xx style address filtering */
  2540. /* Init individual address recognition registers to disabled */
  2541. for (j = 0; j < NUM_OF_PADDRS; j++)
  2542. ugeth_82xx_filtering_clear_addr_in_paddr(ugeth, (u8) j);
  2543. p_82xx_addr_filt =
  2544. (struct ucc_geth_82xx_address_filtering_pram __iomem *) ugeth->
  2545. p_rx_glbl_pram->addressfiltering;
  2546. ugeth_82xx_filtering_clear_all_addr_in_hash(ugeth,
  2547. ENET_ADDR_TYPE_GROUP);
  2548. ugeth_82xx_filtering_clear_all_addr_in_hash(ugeth,
  2549. ENET_ADDR_TYPE_INDIVIDUAL);
  2550. }
  2551. /*
  2552. * Initialize UCC at QE level
  2553. */
  2554. command = QE_INIT_TX_RX;
  2555. /* Allocate shadow InitEnet command parameter structure.
  2556. * This is needed because after the InitEnet command is executed,
  2557. * the structure in DPRAM is released, because DPRAM is a premium
  2558. * resource.
  2559. * This shadow structure keeps a copy of what was done so that the
  2560. * allocated resources can be released when the channel is freed.
  2561. */
  2562. if (!(ugeth->p_init_enet_param_shadow =
  2563. kmalloc(sizeof(struct ucc_geth_init_pram), GFP_KERNEL))) {
  2564. if (netif_msg_ifup(ugeth))
  2565. ugeth_err
  2566. ("%s: Can not allocate memory for"
  2567. " p_UccInitEnetParamShadows.", __func__);
  2568. return -ENOMEM;
  2569. }
  2570. /* Zero out *p_init_enet_param_shadow */
  2571. memset((char *)ugeth->p_init_enet_param_shadow,
  2572. 0, sizeof(struct ucc_geth_init_pram));
  2573. /* Fill shadow InitEnet command parameter structure */
  2574. ugeth->p_init_enet_param_shadow->resinit1 =
  2575. ENET_INIT_PARAM_MAGIC_RES_INIT1;
  2576. ugeth->p_init_enet_param_shadow->resinit2 =
  2577. ENET_INIT_PARAM_MAGIC_RES_INIT2;
  2578. ugeth->p_init_enet_param_shadow->resinit3 =
  2579. ENET_INIT_PARAM_MAGIC_RES_INIT3;
  2580. ugeth->p_init_enet_param_shadow->resinit4 =
  2581. ENET_INIT_PARAM_MAGIC_RES_INIT4;
  2582. ugeth->p_init_enet_param_shadow->resinit5 =
  2583. ENET_INIT_PARAM_MAGIC_RES_INIT5;
  2584. ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
  2585. ((u32) ug_info->numThreadsRx) << ENET_INIT_PARAM_RGF_SHIFT;
  2586. ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
  2587. ((u32) ug_info->numThreadsTx) << ENET_INIT_PARAM_TGF_SHIFT;
  2588. ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
  2589. ugeth->rx_glbl_pram_offset | ug_info->riscRx;
  2590. if ((ug_info->largestexternallookupkeysize !=
  2591. QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_NONE)
  2592. && (ug_info->largestexternallookupkeysize !=
  2593. QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_8_BYTES)
  2594. && (ug_info->largestexternallookupkeysize !=
  2595. QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_16_BYTES)) {
  2596. if (netif_msg_ifup(ugeth))
  2597. ugeth_err("%s: Invalid largest External Lookup Key Size.",
  2598. __func__);
  2599. return -EINVAL;
  2600. }
  2601. ugeth->p_init_enet_param_shadow->largestexternallookupkeysize =
  2602. ug_info->largestexternallookupkeysize;
  2603. size = sizeof(struct ucc_geth_thread_rx_pram);
  2604. if (ug_info->rxExtendedFiltering) {
  2605. size += THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING;
  2606. if (ug_info->largestexternallookupkeysize ==
  2607. QE_FLTR_TABLE_LOOKUP_KEY_SIZE_8_BYTES)
  2608. size +=
  2609. THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_8;
  2610. if (ug_info->largestexternallookupkeysize ==
  2611. QE_FLTR_TABLE_LOOKUP_KEY_SIZE_16_BYTES)
  2612. size +=
  2613. THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_16;
  2614. }
  2615. if ((ret_val = fill_init_enet_entries(ugeth, &(ugeth->
  2616. p_init_enet_param_shadow->rxthread[0]),
  2617. (u8) (numThreadsRxNumerical + 1)
  2618. /* Rx needs one extra for terminator */
  2619. , size, UCC_GETH_THREAD_RX_PRAM_ALIGNMENT,
  2620. ug_info->riscRx, 1)) != 0) {
  2621. if (netif_msg_ifup(ugeth))
  2622. ugeth_err("%s: Can not fill p_init_enet_param_shadow.",
  2623. __func__);
  2624. return ret_val;
  2625. }
  2626. ugeth->p_init_enet_param_shadow->txglobal =
  2627. ugeth->tx_glbl_pram_offset | ug_info->riscTx;
  2628. if ((ret_val =
  2629. fill_init_enet_entries(ugeth,
  2630. &(ugeth->p_init_enet_param_shadow->
  2631. txthread[0]), numThreadsTxNumerical,
  2632. sizeof(struct ucc_geth_thread_tx_pram),
  2633. UCC_GETH_THREAD_TX_PRAM_ALIGNMENT,
  2634. ug_info->riscTx, 0)) != 0) {
  2635. if (netif_msg_ifup(ugeth))
  2636. ugeth_err("%s: Can not fill p_init_enet_param_shadow.",
  2637. __func__);
  2638. return ret_val;
  2639. }
  2640. /* Load Rx bds with buffers */
  2641. for (i = 0; i < ug_info->numQueuesRx; i++) {
  2642. if ((ret_val = rx_bd_buffer_set(ugeth, (u8) i)) != 0) {
  2643. if (netif_msg_ifup(ugeth))
  2644. ugeth_err("%s: Can not fill Rx bds with buffers.",
  2645. __func__);
  2646. return ret_val;
  2647. }
  2648. }
  2649. /* Allocate InitEnet command parameter structure */
  2650. init_enet_pram_offset = qe_muram_alloc(sizeof(struct ucc_geth_init_pram), 4);
  2651. if (IS_ERR_VALUE(init_enet_pram_offset)) {
  2652. if (netif_msg_ifup(ugeth))
  2653. ugeth_err
  2654. ("%s: Can not allocate DPRAM memory for p_init_enet_pram.",
  2655. __func__);
  2656. return -ENOMEM;
  2657. }
  2658. p_init_enet_pram =
  2659. (struct ucc_geth_init_pram __iomem *) qe_muram_addr(init_enet_pram_offset);
  2660. /* Copy shadow InitEnet command parameter structure into PRAM */
  2661. out_8(&p_init_enet_pram->resinit1,
  2662. ugeth->p_init_enet_param_shadow->resinit1);
  2663. out_8(&p_init_enet_pram->resinit2,
  2664. ugeth->p_init_enet_param_shadow->resinit2);
  2665. out_8(&p_init_enet_pram->resinit3,
  2666. ugeth->p_init_enet_param_shadow->resinit3);
  2667. out_8(&p_init_enet_pram->resinit4,
  2668. ugeth->p_init_enet_param_shadow->resinit4);
  2669. out_be16(&p_init_enet_pram->resinit5,
  2670. ugeth->p_init_enet_param_shadow->resinit5);
  2671. out_8(&p_init_enet_pram->largestexternallookupkeysize,
  2672. ugeth->p_init_enet_param_shadow->largestexternallookupkeysize);
  2673. out_be32(&p_init_enet_pram->rgftgfrxglobal,
  2674. ugeth->p_init_enet_param_shadow->rgftgfrxglobal);
  2675. for (i = 0; i < ENET_INIT_PARAM_MAX_ENTRIES_RX; i++)
  2676. out_be32(&p_init_enet_pram->rxthread[i],
  2677. ugeth->p_init_enet_param_shadow->rxthread[i]);
  2678. out_be32(&p_init_enet_pram->txglobal,
  2679. ugeth->p_init_enet_param_shadow->txglobal);
  2680. for (i = 0; i < ENET_INIT_PARAM_MAX_ENTRIES_TX; i++)
  2681. out_be32(&p_init_enet_pram->txthread[i],
  2682. ugeth->p_init_enet_param_shadow->txthread[i]);
  2683. /* Issue QE command */
  2684. cecr_subblock =
  2685. ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
  2686. qe_issue_cmd(command, cecr_subblock, QE_CR_PROTOCOL_ETHERNET,
  2687. init_enet_pram_offset);
  2688. /* Free InitEnet command parameter */
  2689. qe_muram_free(init_enet_pram_offset);
  2690. return 0;
  2691. }
  2692. /* This is called by the kernel when a frame is ready for transmission. */
  2693. /* It is pointed to by the dev->hard_start_xmit function pointer */
  2694. static int ucc_geth_start_xmit(struct sk_buff *skb, struct net_device *dev)
  2695. {
  2696. struct ucc_geth_private *ugeth = netdev_priv(dev);
  2697. #ifdef CONFIG_UGETH_TX_ON_DEMAND
  2698. struct ucc_fast_private *uccf;
  2699. #endif
  2700. u8 __iomem *bd; /* BD pointer */
  2701. u32 bd_status;
  2702. u8 txQ = 0;
  2703. ugeth_vdbg("%s: IN", __func__);
  2704. spin_lock_irq(&ugeth->lock);
  2705. dev->stats.tx_bytes += skb->len;
  2706. /* Start from the next BD that should be filled */
  2707. bd = ugeth->txBd[txQ];
  2708. bd_status = in_be32((u32 __iomem *)bd);
  2709. /* Save the skb pointer so we can free it later */
  2710. ugeth->tx_skbuff[txQ][ugeth->skb_curtx[txQ]] = skb;
  2711. /* Update the current skb pointer (wrapping if this was the last) */
  2712. ugeth->skb_curtx[txQ] =
  2713. (ugeth->skb_curtx[txQ] +
  2714. 1) & TX_RING_MOD_MASK(ugeth->ug_info->bdRingLenTx[txQ]);
  2715. /* set up the buffer descriptor */
  2716. out_be32(&((struct qe_bd __iomem *)bd)->buf,
  2717. dma_map_single(ugeth->dev, skb->data,
  2718. skb->len, DMA_TO_DEVICE));
  2719. /* printk(KERN_DEBUG"skb->data is 0x%x\n",skb->data); */
  2720. bd_status = (bd_status & T_W) | T_R | T_I | T_L | skb->len;
  2721. /* set bd status and length */
  2722. out_be32((u32 __iomem *)bd, bd_status);
  2723. dev->trans_start = jiffies;
  2724. /* Move to next BD in the ring */
  2725. if (!(bd_status & T_W))
  2726. bd += sizeof(struct qe_bd);
  2727. else
  2728. bd = ugeth->p_tx_bd_ring[txQ];
  2729. /* If the next BD still needs to be cleaned up, then the bds
  2730. are full. We need to tell the kernel to stop sending us stuff. */
  2731. if (bd == ugeth->confBd[txQ]) {
  2732. if (!netif_queue_stopped(dev))
  2733. netif_stop_queue(dev);
  2734. }
  2735. ugeth->txBd[txQ] = bd;
  2736. if (ugeth->p_scheduler) {
  2737. ugeth->cpucount[txQ]++;
  2738. /* Indicate to QE that there are more Tx bds ready for
  2739. transmission */
  2740. /* This is done by writing a running counter of the bd
  2741. count to the scheduler PRAM. */
  2742. out_be16(ugeth->p_cpucount[txQ], ugeth->cpucount[txQ]);
  2743. }
  2744. #ifdef CONFIG_UGETH_TX_ON_DEMAND
  2745. uccf = ugeth->uccf;
  2746. out_be16(uccf->p_utodr, UCC_FAST_TOD);
  2747. #endif
  2748. spin_unlock_irq(&ugeth->lock);
  2749. return 0;
  2750. }
  2751. static int ucc_geth_rx(struct ucc_geth_private *ugeth, u8 rxQ, int rx_work_limit)
  2752. {
  2753. struct sk_buff *skb;
  2754. u8 __iomem *bd;
  2755. u16 length, howmany = 0;
  2756. u32 bd_status;
  2757. u8 *bdBuffer;
  2758. struct net_device *dev;
  2759. ugeth_vdbg("%s: IN", __func__);
  2760. dev = ugeth->ndev;
  2761. /* collect received buffers */
  2762. bd = ugeth->rxBd[rxQ];
  2763. bd_status = in_be32((u32 __iomem *)bd);
  2764. /* while there are received buffers and BD is full (~R_E) */
  2765. while (!((bd_status & (R_E)) || (--rx_work_limit < 0))) {
  2766. bdBuffer = (u8 *) in_be32(&((struct qe_bd __iomem *)bd)->buf);
  2767. length = (u16) ((bd_status & BD_LENGTH_MASK) - 4);
  2768. skb = ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]];
  2769. /* determine whether buffer is first, last, first and last
  2770. (single buffer frame) or middle (not first and not last) */
  2771. if (!skb ||
  2772. (!(bd_status & (R_F | R_L))) ||
  2773. (bd_status & R_ERRORS_FATAL)) {
  2774. if (netif_msg_rx_err(ugeth))
  2775. ugeth_err("%s, %d: ERROR!!! skb - 0x%08x",
  2776. __func__, __LINE__, (u32) skb);
  2777. if (skb)
  2778. dev_kfree_skb_any(skb);
  2779. ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]] = NULL;
  2780. dev->stats.rx_dropped++;
  2781. } else {
  2782. dev->stats.rx_packets++;
  2783. howmany++;
  2784. /* Prep the skb for the packet */
  2785. skb_put(skb, length);
  2786. /* Tell the skb what kind of packet this is */
  2787. skb->protocol = eth_type_trans(skb, ugeth->ndev);
  2788. dev->stats.rx_bytes += length;
  2789. /* Send the packet up the stack */
  2790. netif_receive_skb(skb);
  2791. }
  2792. skb = get_new_skb(ugeth, bd);
  2793. if (!skb) {
  2794. if (netif_msg_rx_err(ugeth))
  2795. ugeth_warn("%s: No Rx Data Buffer", __func__);
  2796. dev->stats.rx_dropped++;
  2797. break;
  2798. }
  2799. ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]] = skb;
  2800. /* update to point at the next skb */
  2801. ugeth->skb_currx[rxQ] =
  2802. (ugeth->skb_currx[rxQ] +
  2803. 1) & RX_RING_MOD_MASK(ugeth->ug_info->bdRingLenRx[rxQ]);
  2804. if (bd_status & R_W)
  2805. bd = ugeth->p_rx_bd_ring[rxQ];
  2806. else
  2807. bd += sizeof(struct qe_bd);
  2808. bd_status = in_be32((u32 __iomem *)bd);
  2809. }
  2810. ugeth->rxBd[rxQ] = bd;
  2811. return howmany;
  2812. }
  2813. static int ucc_geth_tx(struct net_device *dev, u8 txQ)
  2814. {
  2815. /* Start from the next BD that should be filled */
  2816. struct ucc_geth_private *ugeth = netdev_priv(dev);
  2817. u8 __iomem *bd; /* BD pointer */
  2818. u32 bd_status;
  2819. bd = ugeth->confBd[txQ];
  2820. bd_status = in_be32((u32 __iomem *)bd);
  2821. /* Normal processing. */
  2822. while ((bd_status & T_R) == 0) {
  2823. /* BD contains already transmitted buffer. */
  2824. /* Handle the transmitted buffer and release */
  2825. /* the BD to be used with the current frame */
  2826. if ((bd == ugeth->txBd[txQ]) && (netif_queue_stopped(dev) == 0))
  2827. break;
  2828. dev->stats.tx_packets++;
  2829. /* Free the sk buffer associated with this TxBD */
  2830. dev_kfree_skb_irq(ugeth->
  2831. tx_skbuff[txQ][ugeth->skb_dirtytx[txQ]]);
  2832. ugeth->tx_skbuff[txQ][ugeth->skb_dirtytx[txQ]] = NULL;
  2833. ugeth->skb_dirtytx[txQ] =
  2834. (ugeth->skb_dirtytx[txQ] +
  2835. 1) & TX_RING_MOD_MASK(ugeth->ug_info->bdRingLenTx[txQ]);
  2836. /* We freed a buffer, so now we can restart transmission */
  2837. if (netif_queue_stopped(dev))
  2838. netif_wake_queue(dev);
  2839. /* Advance the confirmation BD pointer */
  2840. if (!(bd_status & T_W))
  2841. bd += sizeof(struct qe_bd);
  2842. else
  2843. bd = ugeth->p_tx_bd_ring[txQ];
  2844. bd_status = in_be32((u32 __iomem *)bd);
  2845. }
  2846. ugeth->confBd[txQ] = bd;
  2847. return 0;
  2848. }
  2849. static int ucc_geth_poll(struct napi_struct *napi, int budget)
  2850. {
  2851. struct ucc_geth_private *ugeth = container_of(napi, struct ucc_geth_private, napi);
  2852. struct ucc_geth_info *ug_info;
  2853. int howmany, i;
  2854. ug_info = ugeth->ug_info;
  2855. howmany = 0;
  2856. for (i = 0; i < ug_info->numQueuesRx; i++)
  2857. howmany += ucc_geth_rx(ugeth, i, budget - howmany);
  2858. if (howmany < budget) {
  2859. napi_complete(napi);
  2860. setbits32(ugeth->uccf->p_uccm, UCCE_RX_EVENTS);
  2861. }
  2862. return howmany;
  2863. }
  2864. static irqreturn_t ucc_geth_irq_handler(int irq, void *info)
  2865. {
  2866. struct net_device *dev = info;
  2867. struct ucc_geth_private *ugeth = netdev_priv(dev);
  2868. struct ucc_fast_private *uccf;
  2869. struct ucc_geth_info *ug_info;
  2870. register u32 ucce;
  2871. register u32 uccm;
  2872. register u32 tx_mask;
  2873. u8 i;
  2874. ugeth_vdbg("%s: IN", __func__);
  2875. uccf = ugeth->uccf;
  2876. ug_info = ugeth->ug_info;
  2877. /* read and clear events */
  2878. ucce = (u32) in_be32(uccf->p_ucce);
  2879. uccm = (u32) in_be32(uccf->p_uccm);
  2880. ucce &= uccm;
  2881. out_be32(uccf->p_ucce, ucce);
  2882. /* check for receive events that require processing */
  2883. if (ucce & UCCE_RX_EVENTS) {
  2884. if (napi_schedule_prep(&ugeth->napi)) {
  2885. uccm &= ~UCCE_RX_EVENTS;
  2886. out_be32(uccf->p_uccm, uccm);
  2887. __napi_schedule(&ugeth->napi);
  2888. }
  2889. }
  2890. /* Tx event processing */
  2891. if (ucce & UCCE_TX_EVENTS) {
  2892. spin_lock(&ugeth->lock);
  2893. tx_mask = UCC_GETH_UCCE_TXB0;
  2894. for (i = 0; i < ug_info->numQueuesTx; i++) {
  2895. if (ucce & tx_mask)
  2896. ucc_geth_tx(dev, i);
  2897. ucce &= ~tx_mask;
  2898. tx_mask <<= 1;
  2899. }
  2900. spin_unlock(&ugeth->lock);
  2901. }
  2902. /* Errors and other events */
  2903. if (ucce & UCCE_OTHER) {
  2904. if (ucce & UCC_GETH_UCCE_BSY)
  2905. dev->stats.rx_errors++;
  2906. if (ucce & UCC_GETH_UCCE_TXE)
  2907. dev->stats.tx_errors++;
  2908. }
  2909. return IRQ_HANDLED;
  2910. }
  2911. #ifdef CONFIG_NET_POLL_CONTROLLER
  2912. /*
  2913. * Polling 'interrupt' - used by things like netconsole to send skbs
  2914. * without having to re-enable interrupts. It's not called while
  2915. * the interrupt routine is executing.
  2916. */
  2917. static void ucc_netpoll(struct net_device *dev)
  2918. {
  2919. struct ucc_geth_private *ugeth = netdev_priv(dev);
  2920. int irq = ugeth->ug_info->uf_info.irq;
  2921. disable_irq(irq);
  2922. ucc_geth_irq_handler(irq, dev);
  2923. enable_irq(irq);
  2924. }
  2925. #endif /* CONFIG_NET_POLL_CONTROLLER */
  2926. /* Called when something needs to use the ethernet device */
  2927. /* Returns 0 for success. */
  2928. static int ucc_geth_open(struct net_device *dev)
  2929. {
  2930. struct ucc_geth_private *ugeth = netdev_priv(dev);
  2931. int err;
  2932. ugeth_vdbg("%s: IN", __func__);
  2933. /* Test station address */
  2934. if (dev->dev_addr[0] & ENET_GROUP_ADDR) {
  2935. if (netif_msg_ifup(ugeth))
  2936. ugeth_err("%s: Multicast address used for station address"
  2937. " - is this what you wanted?", __func__);
  2938. return -EINVAL;
  2939. }
  2940. err = init_phy(dev);
  2941. if (err) {
  2942. if (netif_msg_ifup(ugeth))
  2943. ugeth_err("%s: Cannot initialize PHY, aborting.",
  2944. dev->name);
  2945. return err;
  2946. }
  2947. err = ucc_struct_init(ugeth);
  2948. if (err) {
  2949. if (netif_msg_ifup(ugeth))
  2950. ugeth_err("%s: Cannot configure internal struct, aborting.", dev->name);
  2951. goto out_err_stop;
  2952. }
  2953. napi_enable(&ugeth->napi);
  2954. err = ucc_geth_startup(ugeth);
  2955. if (err) {
  2956. if (netif_msg_ifup(ugeth))
  2957. ugeth_err("%s: Cannot configure net device, aborting.",
  2958. dev->name);
  2959. goto out_err;
  2960. }
  2961. err = adjust_enet_interface(ugeth);
  2962. if (err) {
  2963. if (netif_msg_ifup(ugeth))
  2964. ugeth_err("%s: Cannot configure net device, aborting.",
  2965. dev->name);
  2966. goto out_err;
  2967. }
  2968. /* Set MACSTNADDR1, MACSTNADDR2 */
  2969. /* For more details see the hardware spec. */
  2970. init_mac_station_addr_regs(dev->dev_addr[0],
  2971. dev->dev_addr[1],
  2972. dev->dev_addr[2],
  2973. dev->dev_addr[3],
  2974. dev->dev_addr[4],
  2975. dev->dev_addr[5],
  2976. &ugeth->ug_regs->macstnaddr1,
  2977. &ugeth->ug_regs->macstnaddr2);
  2978. phy_start(ugeth->phydev);
  2979. err = ugeth_enable(ugeth, COMM_DIR_RX_AND_TX);
  2980. if (err) {
  2981. if (netif_msg_ifup(ugeth))
  2982. ugeth_err("%s: Cannot enable net device, aborting.", dev->name);
  2983. goto out_err;
  2984. }
  2985. err = request_irq(ugeth->ug_info->uf_info.irq, ucc_geth_irq_handler,
  2986. 0, "UCC Geth", dev);
  2987. if (err) {
  2988. if (netif_msg_ifup(ugeth))
  2989. ugeth_err("%s: Cannot get IRQ for net device, aborting.",
  2990. dev->name);
  2991. goto out_err;
  2992. }
  2993. netif_start_queue(dev);
  2994. return err;
  2995. out_err:
  2996. napi_disable(&ugeth->napi);
  2997. out_err_stop:
  2998. ucc_geth_stop(ugeth);
  2999. return err;
  3000. }
  3001. /* Stops the kernel queue, and halts the controller */
  3002. static int ucc_geth_close(struct net_device *dev)
  3003. {
  3004. struct ucc_geth_private *ugeth = netdev_priv(dev);
  3005. ugeth_vdbg("%s: IN", __func__);
  3006. napi_disable(&ugeth->napi);
  3007. ucc_geth_stop(ugeth);
  3008. free_irq(ugeth->ug_info->uf_info.irq, ugeth->ndev);
  3009. netif_stop_queue(dev);
  3010. return 0;
  3011. }
  3012. /* Reopen device. This will reset the MAC and PHY. */
  3013. static void ucc_geth_timeout_work(struct work_struct *work)
  3014. {
  3015. struct ucc_geth_private *ugeth;
  3016. struct net_device *dev;
  3017. ugeth = container_of(work, struct ucc_geth_private, timeout_work);
  3018. dev = ugeth->ndev;
  3019. ugeth_vdbg("%s: IN", __func__);
  3020. dev->stats.tx_errors++;
  3021. ugeth_dump_regs(ugeth);
  3022. if (dev->flags & IFF_UP) {
  3023. /*
  3024. * Must reset MAC *and* PHY. This is done by reopening
  3025. * the device.
  3026. */
  3027. ucc_geth_close(dev);
  3028. ucc_geth_open(dev);
  3029. }
  3030. netif_tx_schedule_all(dev);
  3031. }
  3032. /*
  3033. * ucc_geth_timeout gets called when a packet has not been
  3034. * transmitted after a set amount of time.
  3035. */
  3036. static void ucc_geth_timeout(struct net_device *dev)
  3037. {
  3038. struct ucc_geth_private *ugeth = netdev_priv(dev);
  3039. netif_carrier_off(dev);
  3040. schedule_work(&ugeth->timeout_work);
  3041. }
  3042. static phy_interface_t to_phy_interface(const char *phy_connection_type)
  3043. {
  3044. if (strcasecmp(phy_connection_type, "mii") == 0)
  3045. return PHY_INTERFACE_MODE_MII;
  3046. if (strcasecmp(phy_connection_type, "gmii") == 0)
  3047. return PHY_INTERFACE_MODE_GMII;
  3048. if (strcasecmp(phy_connection_type, "tbi") == 0)
  3049. return PHY_INTERFACE_MODE_TBI;
  3050. if (strcasecmp(phy_connection_type, "rmii") == 0)
  3051. return PHY_INTERFACE_MODE_RMII;
  3052. if (strcasecmp(phy_connection_type, "rgmii") == 0)
  3053. return PHY_INTERFACE_MODE_RGMII;
  3054. if (strcasecmp(phy_connection_type, "rgmii-id") == 0)
  3055. return PHY_INTERFACE_MODE_RGMII_ID;
  3056. if (strcasecmp(phy_connection_type, "rgmii-txid") == 0)
  3057. return PHY_INTERFACE_MODE_RGMII_TXID;
  3058. if (strcasecmp(phy_connection_type, "rgmii-rxid") == 0)
  3059. return PHY_INTERFACE_MODE_RGMII_RXID;
  3060. if (strcasecmp(phy_connection_type, "rtbi") == 0)
  3061. return PHY_INTERFACE_MODE_RTBI;
  3062. return PHY_INTERFACE_MODE_MII;
  3063. }
  3064. static const struct net_device_ops ucc_geth_netdev_ops = {
  3065. .ndo_open = ucc_geth_open,
  3066. .ndo_stop = ucc_geth_close,
  3067. .ndo_start_xmit = ucc_geth_start_xmit,
  3068. .ndo_validate_addr = eth_validate_addr,
  3069. .ndo_set_mac_address = eth_mac_addr,
  3070. .ndo_change_mtu = eth_change_mtu,
  3071. .ndo_set_multicast_list = ucc_geth_set_multi,
  3072. .ndo_tx_timeout = ucc_geth_timeout,
  3073. #ifdef CONFIG_NET_POLL_CONTROLLER
  3074. .ndo_poll_controller = ucc_netpoll,
  3075. #endif
  3076. };
  3077. static int ucc_geth_probe(struct of_device* ofdev, const struct of_device_id *match)
  3078. {
  3079. struct device *device = &ofdev->dev;
  3080. struct device_node *np = ofdev->node;
  3081. struct device_node *mdio;
  3082. struct net_device *dev = NULL;
  3083. struct ucc_geth_private *ugeth = NULL;
  3084. struct ucc_geth_info *ug_info;
  3085. struct resource res;
  3086. struct device_node *phy;
  3087. int err, ucc_num, max_speed = 0;
  3088. const phandle *ph;
  3089. const u32 *fixed_link;
  3090. const unsigned int *prop;
  3091. const char *sprop;
  3092. const void *mac_addr;
  3093. phy_interface_t phy_interface;
  3094. static const int enet_to_speed[] = {
  3095. SPEED_10, SPEED_10, SPEED_10,
  3096. SPEED_100, SPEED_100, SPEED_100,
  3097. SPEED_1000, SPEED_1000, SPEED_1000, SPEED_1000,
  3098. };
  3099. static const phy_interface_t enet_to_phy_interface[] = {
  3100. PHY_INTERFACE_MODE_MII, PHY_INTERFACE_MODE_RMII,
  3101. PHY_INTERFACE_MODE_RGMII, PHY_INTERFACE_MODE_MII,
  3102. PHY_INTERFACE_MODE_RMII, PHY_INTERFACE_MODE_RGMII,
  3103. PHY_INTERFACE_MODE_GMII, PHY_INTERFACE_MODE_RGMII,
  3104. PHY_INTERFACE_MODE_TBI, PHY_INTERFACE_MODE_RTBI,
  3105. };
  3106. ugeth_vdbg("%s: IN", __func__);
  3107. prop = of_get_property(np, "cell-index", NULL);
  3108. if (!prop) {
  3109. prop = of_get_property(np, "device-id", NULL);
  3110. if (!prop)
  3111. return -ENODEV;
  3112. }
  3113. ucc_num = *prop - 1;
  3114. if ((ucc_num < 0) || (ucc_num > 7))
  3115. return -ENODEV;
  3116. ug_info = &ugeth_info[ucc_num];
  3117. if (ug_info == NULL) {
  3118. if (netif_msg_probe(&debug))
  3119. ugeth_err("%s: [%d] Missing additional data!",
  3120. __func__, ucc_num);
  3121. return -ENODEV;
  3122. }
  3123. ug_info->uf_info.ucc_num = ucc_num;
  3124. sprop = of_get_property(np, "rx-clock-name", NULL);
  3125. if (sprop) {
  3126. ug_info->uf_info.rx_clock = qe_clock_source(sprop);
  3127. if ((ug_info->uf_info.rx_clock < QE_CLK_NONE) ||
  3128. (ug_info->uf_info.rx_clock > QE_CLK24)) {
  3129. printk(KERN_ERR
  3130. "ucc_geth: invalid rx-clock-name property\n");
  3131. return -EINVAL;
  3132. }
  3133. } else {
  3134. prop = of_get_property(np, "rx-clock", NULL);
  3135. if (!prop) {
  3136. /* If both rx-clock-name and rx-clock are missing,
  3137. we want to tell people to use rx-clock-name. */
  3138. printk(KERN_ERR
  3139. "ucc_geth: missing rx-clock-name property\n");
  3140. return -EINVAL;
  3141. }
  3142. if ((*prop < QE_CLK_NONE) || (*prop > QE_CLK24)) {
  3143. printk(KERN_ERR
  3144. "ucc_geth: invalid rx-clock propperty\n");
  3145. return -EINVAL;
  3146. }
  3147. ug_info->uf_info.rx_clock = *prop;
  3148. }
  3149. sprop = of_get_property(np, "tx-clock-name", NULL);
  3150. if (sprop) {
  3151. ug_info->uf_info.tx_clock = qe_clock_source(sprop);
  3152. if ((ug_info->uf_info.tx_clock < QE_CLK_NONE) ||
  3153. (ug_info->uf_info.tx_clock > QE_CLK24)) {
  3154. printk(KERN_ERR
  3155. "ucc_geth: invalid tx-clock-name property\n");
  3156. return -EINVAL;
  3157. }
  3158. } else {
  3159. prop = of_get_property(np, "tx-clock", NULL);
  3160. if (!prop) {
  3161. printk(KERN_ERR
  3162. "ucc_geth: mising tx-clock-name property\n");
  3163. return -EINVAL;
  3164. }
  3165. if ((*prop < QE_CLK_NONE) || (*prop > QE_CLK24)) {
  3166. printk(KERN_ERR
  3167. "ucc_geth: invalid tx-clock property\n");
  3168. return -EINVAL;
  3169. }
  3170. ug_info->uf_info.tx_clock = *prop;
  3171. }
  3172. err = of_address_to_resource(np, 0, &res);
  3173. if (err)
  3174. return -EINVAL;
  3175. ug_info->uf_info.regs = res.start;
  3176. ug_info->uf_info.irq = irq_of_parse_and_map(np, 0);
  3177. fixed_link = of_get_property(np, "fixed-link", NULL);
  3178. if (fixed_link) {
  3179. snprintf(ug_info->phy_bus_id, sizeof(ug_info->phy_bus_id),
  3180. PHY_ID_FMT, "0", fixed_link[0]);
  3181. phy = NULL;
  3182. } else {
  3183. char bus_name[MII_BUS_ID_SIZE];
  3184. ph = of_get_property(np, "phy-handle", NULL);
  3185. phy = of_find_node_by_phandle(*ph);
  3186. if (phy == NULL)
  3187. return -ENODEV;
  3188. /* set the PHY address */
  3189. prop = of_get_property(phy, "reg", NULL);
  3190. if (prop == NULL)
  3191. return -1;
  3192. /* Set the bus id */
  3193. mdio = of_get_parent(phy);
  3194. if (mdio == NULL)
  3195. return -ENODEV;
  3196. err = of_address_to_resource(mdio, 0, &res);
  3197. if (err) {
  3198. of_node_put(mdio);
  3199. return err;
  3200. }
  3201. fsl_pq_mdio_bus_name(bus_name, mdio);
  3202. of_node_put(mdio);
  3203. snprintf(ug_info->phy_bus_id, sizeof(ug_info->phy_bus_id),
  3204. "%s:%02x", bus_name, *prop);
  3205. }
  3206. /* get the phy interface type, or default to MII */
  3207. prop = of_get_property(np, "phy-connection-type", NULL);
  3208. if (!prop) {
  3209. /* handle interface property present in old trees */
  3210. prop = of_get_property(phy, "interface", NULL);
  3211. if (prop != NULL) {
  3212. phy_interface = enet_to_phy_interface[*prop];
  3213. max_speed = enet_to_speed[*prop];
  3214. } else
  3215. phy_interface = PHY_INTERFACE_MODE_MII;
  3216. } else {
  3217. phy_interface = to_phy_interface((const char *)prop);
  3218. }
  3219. /* get speed, or derive from PHY interface */
  3220. if (max_speed == 0)
  3221. switch (phy_interface) {
  3222. case PHY_INTERFACE_MODE_GMII:
  3223. case PHY_INTERFACE_MODE_RGMII:
  3224. case PHY_INTERFACE_MODE_RGMII_ID:
  3225. case PHY_INTERFACE_MODE_RGMII_RXID:
  3226. case PHY_INTERFACE_MODE_RGMII_TXID:
  3227. case PHY_INTERFACE_MODE_TBI:
  3228. case PHY_INTERFACE_MODE_RTBI:
  3229. max_speed = SPEED_1000;
  3230. break;
  3231. default:
  3232. max_speed = SPEED_100;
  3233. break;
  3234. }
  3235. if (max_speed == SPEED_1000) {
  3236. /* configure muram FIFOs for gigabit operation */
  3237. ug_info->uf_info.urfs = UCC_GETH_URFS_GIGA_INIT;
  3238. ug_info->uf_info.urfet = UCC_GETH_URFET_GIGA_INIT;
  3239. ug_info->uf_info.urfset = UCC_GETH_URFSET_GIGA_INIT;
  3240. ug_info->uf_info.utfs = UCC_GETH_UTFS_GIGA_INIT;
  3241. ug_info->uf_info.utfet = UCC_GETH_UTFET_GIGA_INIT;
  3242. ug_info->uf_info.utftt = UCC_GETH_UTFTT_GIGA_INIT;
  3243. ug_info->numThreadsTx = UCC_GETH_NUM_OF_THREADS_4;
  3244. ug_info->numThreadsRx = UCC_GETH_NUM_OF_THREADS_4;
  3245. }
  3246. if (netif_msg_probe(&debug))
  3247. printk(KERN_INFO "ucc_geth: UCC%1d at 0x%8x (irq = %d) \n",
  3248. ug_info->uf_info.ucc_num + 1, ug_info->uf_info.regs,
  3249. ug_info->uf_info.irq);
  3250. /* Create an ethernet device instance */
  3251. dev = alloc_etherdev(sizeof(*ugeth));
  3252. if (dev == NULL)
  3253. return -ENOMEM;
  3254. ugeth = netdev_priv(dev);
  3255. spin_lock_init(&ugeth->lock);
  3256. /* Create CQs for hash tables */
  3257. INIT_LIST_HEAD(&ugeth->group_hash_q);
  3258. INIT_LIST_HEAD(&ugeth->ind_hash_q);
  3259. dev_set_drvdata(device, dev);
  3260. /* Set the dev->base_addr to the gfar reg region */
  3261. dev->base_addr = (unsigned long)(ug_info->uf_info.regs);
  3262. SET_NETDEV_DEV(dev, device);
  3263. /* Fill in the dev structure */
  3264. uec_set_ethtool_ops(dev);
  3265. dev->netdev_ops = &ucc_geth_netdev_ops;
  3266. dev->watchdog_timeo = TX_TIMEOUT;
  3267. INIT_WORK(&ugeth->timeout_work, ucc_geth_timeout_work);
  3268. netif_napi_add(dev, &ugeth->napi, ucc_geth_poll, UCC_GETH_DEV_WEIGHT);
  3269. dev->mtu = 1500;
  3270. ugeth->msg_enable = netif_msg_init(debug.msg_enable, UGETH_MSG_DEFAULT);
  3271. ugeth->phy_interface = phy_interface;
  3272. ugeth->max_speed = max_speed;
  3273. err = register_netdev(dev);
  3274. if (err) {
  3275. if (netif_msg_probe(ugeth))
  3276. ugeth_err("%s: Cannot register net device, aborting.",
  3277. dev->name);
  3278. free_netdev(dev);
  3279. return err;
  3280. }
  3281. mac_addr = of_get_mac_address(np);
  3282. if (mac_addr)
  3283. memcpy(dev->dev_addr, mac_addr, 6);
  3284. ugeth->ug_info = ug_info;
  3285. ugeth->dev = device;
  3286. ugeth->ndev = dev;
  3287. ugeth->node = np;
  3288. return 0;
  3289. }
  3290. static int ucc_geth_remove(struct of_device* ofdev)
  3291. {
  3292. struct device *device = &ofdev->dev;
  3293. struct net_device *dev = dev_get_drvdata(device);
  3294. struct ucc_geth_private *ugeth = netdev_priv(dev);
  3295. unregister_netdev(dev);
  3296. free_netdev(dev);
  3297. ucc_geth_memclean(ugeth);
  3298. dev_set_drvdata(device, NULL);
  3299. return 0;
  3300. }
  3301. static struct of_device_id ucc_geth_match[] = {
  3302. {
  3303. .type = "network",
  3304. .compatible = "ucc_geth",
  3305. },
  3306. {},
  3307. };
  3308. MODULE_DEVICE_TABLE(of, ucc_geth_match);
  3309. static struct of_platform_driver ucc_geth_driver = {
  3310. .name = DRV_NAME,
  3311. .match_table = ucc_geth_match,
  3312. .probe = ucc_geth_probe,
  3313. .remove = ucc_geth_remove,
  3314. };
  3315. static int __init ucc_geth_init(void)
  3316. {
  3317. int i, ret;
  3318. if (netif_msg_drv(&debug))
  3319. printk(KERN_INFO "ucc_geth: " DRV_DESC "\n");
  3320. for (i = 0; i < 8; i++)
  3321. memcpy(&(ugeth_info[i]), &ugeth_primary_info,
  3322. sizeof(ugeth_primary_info));
  3323. ret = of_register_platform_driver(&ucc_geth_driver);
  3324. return ret;
  3325. }
  3326. static void __exit ucc_geth_exit(void)
  3327. {
  3328. of_unregister_platform_driver(&ucc_geth_driver);
  3329. }
  3330. module_init(ucc_geth_init);
  3331. module_exit(ucc_geth_exit);
  3332. MODULE_AUTHOR("Freescale Semiconductor, Inc");
  3333. MODULE_DESCRIPTION(DRV_DESC);
  3334. MODULE_VERSION(DRV_VERSION);
  3335. MODULE_LICENSE("GPL");