jedec_probe.c 56 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225
  1. /*
  2. Common Flash Interface probe code.
  3. (C) 2000 Red Hat. GPL'd.
  4. See JEDEC (http://www.jedec.org/) standard JESD21C (section 3.5)
  5. for the standard this probe goes back to.
  6. Occasionally maintained by Thayne Harbaugh tharbaugh at lnxi dot com
  7. */
  8. #include <linux/module.h>
  9. #include <linux/init.h>
  10. #include <linux/types.h>
  11. #include <linux/kernel.h>
  12. #include <asm/io.h>
  13. #include <asm/byteorder.h>
  14. #include <linux/errno.h>
  15. #include <linux/slab.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/mtd/mtd.h>
  18. #include <linux/mtd/map.h>
  19. #include <linux/mtd/cfi.h>
  20. #include <linux/mtd/gen_probe.h>
  21. /* Manufacturers */
  22. #define MANUFACTURER_AMD 0x0001
  23. #define MANUFACTURER_ATMEL 0x001f
  24. #define MANUFACTURER_EON 0x001c
  25. #define MANUFACTURER_FUJITSU 0x0004
  26. #define MANUFACTURER_HYUNDAI 0x00AD
  27. #define MANUFACTURER_INTEL 0x0089
  28. #define MANUFACTURER_MACRONIX 0x00C2
  29. #define MANUFACTURER_NEC 0x0010
  30. #define MANUFACTURER_PMC 0x009D
  31. #define MANUFACTURER_SHARP 0x00b0
  32. #define MANUFACTURER_SST 0x00BF
  33. #define MANUFACTURER_ST 0x0020
  34. #define MANUFACTURER_TOSHIBA 0x0098
  35. #define MANUFACTURER_WINBOND 0x00da
  36. #define CONTINUATION_CODE 0x007f
  37. /* AMD */
  38. #define AM29DL800BB 0x22CB
  39. #define AM29DL800BT 0x224A
  40. #define AM29F800BB 0x2258
  41. #define AM29F800BT 0x22D6
  42. #define AM29LV400BB 0x22BA
  43. #define AM29LV400BT 0x22B9
  44. #define AM29LV800BB 0x225B
  45. #define AM29LV800BT 0x22DA
  46. #define AM29LV160DT 0x22C4
  47. #define AM29LV160DB 0x2249
  48. #define AM29F017D 0x003D
  49. #define AM29F016D 0x00AD
  50. #define AM29F080 0x00D5
  51. #define AM29F040 0x00A4
  52. #define AM29LV040B 0x004F
  53. #define AM29F032B 0x0041
  54. #define AM29F002T 0x00B0
  55. #define AM29SL800DB 0x226B
  56. #define AM29SL800DT 0x22EA
  57. /* Atmel */
  58. #define AT49BV512 0x0003
  59. #define AT29LV512 0x003d
  60. #define AT49BV16X 0x00C0
  61. #define AT49BV16XT 0x00C2
  62. #define AT49BV32X 0x00C8
  63. #define AT49BV32XT 0x00C9
  64. /* Eon */
  65. #define EN29SL800BB 0x226B
  66. #define EN29SL800BT 0x22EA
  67. /* Fujitsu */
  68. #define MBM29F040C 0x00A4
  69. #define MBM29F800BA 0x2258
  70. #define MBM29LV650UE 0x22D7
  71. #define MBM29LV320TE 0x22F6
  72. #define MBM29LV320BE 0x22F9
  73. #define MBM29LV160TE 0x22C4
  74. #define MBM29LV160BE 0x2249
  75. #define MBM29LV800BA 0x225B
  76. #define MBM29LV800TA 0x22DA
  77. #define MBM29LV400TC 0x22B9
  78. #define MBM29LV400BC 0x22BA
  79. /* Hyundai */
  80. #define HY29F002T 0x00B0
  81. /* Intel */
  82. #define I28F004B3T 0x00d4
  83. #define I28F004B3B 0x00d5
  84. #define I28F400B3T 0x8894
  85. #define I28F400B3B 0x8895
  86. #define I28F008S5 0x00a6
  87. #define I28F016S5 0x00a0
  88. #define I28F008SA 0x00a2
  89. #define I28F008B3T 0x00d2
  90. #define I28F008B3B 0x00d3
  91. #define I28F800B3T 0x8892
  92. #define I28F800B3B 0x8893
  93. #define I28F016S3 0x00aa
  94. #define I28F016B3T 0x00d0
  95. #define I28F016B3B 0x00d1
  96. #define I28F160B3T 0x8890
  97. #define I28F160B3B 0x8891
  98. #define I28F320B3T 0x8896
  99. #define I28F320B3B 0x8897
  100. #define I28F640B3T 0x8898
  101. #define I28F640B3B 0x8899
  102. #define I82802AB 0x00ad
  103. #define I82802AC 0x00ac
  104. /* Macronix */
  105. #define MX29LV040C 0x004F
  106. #define MX29LV160T 0x22C4
  107. #define MX29LV160B 0x2249
  108. #define MX29F040 0x00A4
  109. #define MX29F016 0x00AD
  110. #define MX29F002T 0x00B0
  111. #define MX29F004T 0x0045
  112. #define MX29F004B 0x0046
  113. /* NEC */
  114. #define UPD29F064115 0x221C
  115. /* PMC */
  116. #define PM49FL002 0x006D
  117. #define PM49FL004 0x006E
  118. #define PM49FL008 0x006A
  119. /* Sharp */
  120. #define LH28F640BF 0x00b0
  121. /* ST - www.st.com */
  122. #define M29F800AB 0x0058
  123. #define M29W800DT 0x00D7
  124. #define M29W800DB 0x005B
  125. #define M29W400DT 0x00EE
  126. #define M29W400DB 0x00EF
  127. #define M29W160DT 0x22C4
  128. #define M29W160DB 0x2249
  129. #define M29W040B 0x00E3
  130. #define M50FW040 0x002C
  131. #define M50FW080 0x002D
  132. #define M50FW016 0x002E
  133. #define M50LPW080 0x002F
  134. #define M50FLW080A 0x0080
  135. #define M50FLW080B 0x0081
  136. /* SST */
  137. #define SST29EE020 0x0010
  138. #define SST29LE020 0x0012
  139. #define SST29EE512 0x005d
  140. #define SST29LE512 0x003d
  141. #define SST39LF800 0x2781
  142. #define SST39LF160 0x2782
  143. #define SST39VF1601 0x234b
  144. #define SST39VF3201 0x235b
  145. #define SST39LF512 0x00D4
  146. #define SST39LF010 0x00D5
  147. #define SST39LF020 0x00D6
  148. #define SST39LF040 0x00D7
  149. #define SST39SF010A 0x00B5
  150. #define SST39SF020A 0x00B6
  151. #define SST49LF004B 0x0060
  152. #define SST49LF040B 0x0050
  153. #define SST49LF008A 0x005a
  154. #define SST49LF030A 0x001C
  155. #define SST49LF040A 0x0051
  156. #define SST49LF080A 0x005B
  157. #define SST36VF3203 0x7354
  158. /* Toshiba */
  159. #define TC58FVT160 0x00C2
  160. #define TC58FVB160 0x0043
  161. #define TC58FVT321 0x009A
  162. #define TC58FVB321 0x009C
  163. #define TC58FVT641 0x0093
  164. #define TC58FVB641 0x0095
  165. /* Winbond */
  166. #define W49V002A 0x00b0
  167. /*
  168. * Unlock address sets for AMD command sets.
  169. * Intel command sets use the MTD_UADDR_UNNECESSARY.
  170. * Each identifier, except MTD_UADDR_UNNECESSARY, and
  171. * MTD_UADDR_NO_SUPPORT must be defined below in unlock_addrs[].
  172. * MTD_UADDR_NOT_SUPPORTED must be 0 so that structure
  173. * initialization need not require initializing all of the
  174. * unlock addresses for all bit widths.
  175. */
  176. enum uaddr {
  177. MTD_UADDR_NOT_SUPPORTED = 0, /* data width not supported */
  178. MTD_UADDR_0x0555_0x02AA,
  179. MTD_UADDR_0x0555_0x0AAA,
  180. MTD_UADDR_0x5555_0x2AAA,
  181. MTD_UADDR_0x0AAA_0x0555,
  182. MTD_UADDR_0xAAAA_0x5555,
  183. MTD_UADDR_DONT_CARE, /* Requires an arbitrary address */
  184. MTD_UADDR_UNNECESSARY, /* Does not require any address */
  185. };
  186. struct unlock_addr {
  187. uint32_t addr1;
  188. uint32_t addr2;
  189. };
  190. /*
  191. * I don't like the fact that the first entry in unlock_addrs[]
  192. * exists, but is for MTD_UADDR_NOT_SUPPORTED - and, therefore,
  193. * should not be used. The problem is that structures with
  194. * initializers have extra fields initialized to 0. It is _very_
  195. * desireable to have the unlock address entries for unsupported
  196. * data widths automatically initialized - that means that
  197. * MTD_UADDR_NOT_SUPPORTED must be 0 and the first entry here
  198. * must go unused.
  199. */
  200. static const struct unlock_addr unlock_addrs[] = {
  201. [MTD_UADDR_NOT_SUPPORTED] = {
  202. .addr1 = 0xffff,
  203. .addr2 = 0xffff
  204. },
  205. [MTD_UADDR_0x0555_0x02AA] = {
  206. .addr1 = 0x0555,
  207. .addr2 = 0x02aa
  208. },
  209. [MTD_UADDR_0x0555_0x0AAA] = {
  210. .addr1 = 0x0555,
  211. .addr2 = 0x0aaa
  212. },
  213. [MTD_UADDR_0x5555_0x2AAA] = {
  214. .addr1 = 0x5555,
  215. .addr2 = 0x2aaa
  216. },
  217. [MTD_UADDR_0x0AAA_0x0555] = {
  218. .addr1 = 0x0AAA,
  219. .addr2 = 0x0555
  220. },
  221. [MTD_UADDR_0xAAAA_0x5555] = {
  222. .addr1 = 0xaaaa,
  223. .addr2 = 0x5555
  224. },
  225. [MTD_UADDR_DONT_CARE] = {
  226. .addr1 = 0x0000, /* Doesn't matter which address */
  227. .addr2 = 0x0000 /* is used - must be last entry */
  228. },
  229. [MTD_UADDR_UNNECESSARY] = {
  230. .addr1 = 0x0000,
  231. .addr2 = 0x0000
  232. }
  233. };
  234. struct amd_flash_info {
  235. const char *name;
  236. const uint16_t mfr_id;
  237. const uint16_t dev_id;
  238. const uint8_t dev_size;
  239. const uint8_t nr_regions;
  240. const uint16_t cmd_set;
  241. const uint32_t regions[6];
  242. const uint8_t devtypes; /* Bitmask for x8, x16 etc. */
  243. const uint8_t uaddr; /* unlock addrs for 8, 16, 32, 64 */
  244. };
  245. #define ERASEINFO(size,blocks) (size<<8)|(blocks-1)
  246. #define SIZE_64KiB 16
  247. #define SIZE_128KiB 17
  248. #define SIZE_256KiB 18
  249. #define SIZE_512KiB 19
  250. #define SIZE_1MiB 20
  251. #define SIZE_2MiB 21
  252. #define SIZE_4MiB 22
  253. #define SIZE_8MiB 23
  254. /*
  255. * Please keep this list ordered by manufacturer!
  256. * Fortunately, the list isn't searched often and so a
  257. * slow, linear search isn't so bad.
  258. */
  259. static const struct amd_flash_info jedec_table[] = {
  260. {
  261. .mfr_id = MANUFACTURER_AMD,
  262. .dev_id = AM29F032B,
  263. .name = "AMD AM29F032B",
  264. .uaddr = MTD_UADDR_0x0555_0x02AA,
  265. .devtypes = CFI_DEVICETYPE_X8,
  266. .dev_size = SIZE_4MiB,
  267. .cmd_set = P_ID_AMD_STD,
  268. .nr_regions = 1,
  269. .regions = {
  270. ERASEINFO(0x10000,64)
  271. }
  272. }, {
  273. .mfr_id = MANUFACTURER_AMD,
  274. .dev_id = AM29LV160DT,
  275. .name = "AMD AM29LV160DT",
  276. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  277. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  278. .dev_size = SIZE_2MiB,
  279. .cmd_set = P_ID_AMD_STD,
  280. .nr_regions = 4,
  281. .regions = {
  282. ERASEINFO(0x10000,31),
  283. ERASEINFO(0x08000,1),
  284. ERASEINFO(0x02000,2),
  285. ERASEINFO(0x04000,1)
  286. }
  287. }, {
  288. .mfr_id = MANUFACTURER_AMD,
  289. .dev_id = AM29LV160DB,
  290. .name = "AMD AM29LV160DB",
  291. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  292. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  293. .dev_size = SIZE_2MiB,
  294. .cmd_set = P_ID_AMD_STD,
  295. .nr_regions = 4,
  296. .regions = {
  297. ERASEINFO(0x04000,1),
  298. ERASEINFO(0x02000,2),
  299. ERASEINFO(0x08000,1),
  300. ERASEINFO(0x10000,31)
  301. }
  302. }, {
  303. .mfr_id = MANUFACTURER_AMD,
  304. .dev_id = AM29LV400BB,
  305. .name = "AMD AM29LV400BB",
  306. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  307. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  308. .dev_size = SIZE_512KiB,
  309. .cmd_set = P_ID_AMD_STD,
  310. .nr_regions = 4,
  311. .regions = {
  312. ERASEINFO(0x04000,1),
  313. ERASEINFO(0x02000,2),
  314. ERASEINFO(0x08000,1),
  315. ERASEINFO(0x10000,7)
  316. }
  317. }, {
  318. .mfr_id = MANUFACTURER_AMD,
  319. .dev_id = AM29LV400BT,
  320. .name = "AMD AM29LV400BT",
  321. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  322. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  323. .dev_size = SIZE_512KiB,
  324. .cmd_set = P_ID_AMD_STD,
  325. .nr_regions = 4,
  326. .regions = {
  327. ERASEINFO(0x10000,7),
  328. ERASEINFO(0x08000,1),
  329. ERASEINFO(0x02000,2),
  330. ERASEINFO(0x04000,1)
  331. }
  332. }, {
  333. .mfr_id = MANUFACTURER_AMD,
  334. .dev_id = AM29LV800BB,
  335. .name = "AMD AM29LV800BB",
  336. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  337. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  338. .dev_size = SIZE_1MiB,
  339. .cmd_set = P_ID_AMD_STD,
  340. .nr_regions = 4,
  341. .regions = {
  342. ERASEINFO(0x04000,1),
  343. ERASEINFO(0x02000,2),
  344. ERASEINFO(0x08000,1),
  345. ERASEINFO(0x10000,15),
  346. }
  347. }, {
  348. /* add DL */
  349. .mfr_id = MANUFACTURER_AMD,
  350. .dev_id = AM29DL800BB,
  351. .name = "AMD AM29DL800BB",
  352. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  353. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  354. .dev_size = SIZE_1MiB,
  355. .cmd_set = P_ID_AMD_STD,
  356. .nr_regions = 6,
  357. .regions = {
  358. ERASEINFO(0x04000,1),
  359. ERASEINFO(0x08000,1),
  360. ERASEINFO(0x02000,4),
  361. ERASEINFO(0x08000,1),
  362. ERASEINFO(0x04000,1),
  363. ERASEINFO(0x10000,14)
  364. }
  365. }, {
  366. .mfr_id = MANUFACTURER_AMD,
  367. .dev_id = AM29DL800BT,
  368. .name = "AMD AM29DL800BT",
  369. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  370. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  371. .dev_size = SIZE_1MiB,
  372. .cmd_set = P_ID_AMD_STD,
  373. .nr_regions = 6,
  374. .regions = {
  375. ERASEINFO(0x10000,14),
  376. ERASEINFO(0x04000,1),
  377. ERASEINFO(0x08000,1),
  378. ERASEINFO(0x02000,4),
  379. ERASEINFO(0x08000,1),
  380. ERASEINFO(0x04000,1)
  381. }
  382. }, {
  383. .mfr_id = MANUFACTURER_AMD,
  384. .dev_id = AM29F800BB,
  385. .name = "AMD AM29F800BB",
  386. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  387. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  388. .dev_size = SIZE_1MiB,
  389. .cmd_set = P_ID_AMD_STD,
  390. .nr_regions = 4,
  391. .regions = {
  392. ERASEINFO(0x04000,1),
  393. ERASEINFO(0x02000,2),
  394. ERASEINFO(0x08000,1),
  395. ERASEINFO(0x10000,15),
  396. }
  397. }, {
  398. .mfr_id = MANUFACTURER_AMD,
  399. .dev_id = AM29LV800BT,
  400. .name = "AMD AM29LV800BT",
  401. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  402. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  403. .dev_size = SIZE_1MiB,
  404. .cmd_set = P_ID_AMD_STD,
  405. .nr_regions = 4,
  406. .regions = {
  407. ERASEINFO(0x10000,15),
  408. ERASEINFO(0x08000,1),
  409. ERASEINFO(0x02000,2),
  410. ERASEINFO(0x04000,1)
  411. }
  412. }, {
  413. .mfr_id = MANUFACTURER_AMD,
  414. .dev_id = AM29F800BT,
  415. .name = "AMD AM29F800BT",
  416. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  417. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  418. .dev_size = SIZE_1MiB,
  419. .cmd_set = P_ID_AMD_STD,
  420. .nr_regions = 4,
  421. .regions = {
  422. ERASEINFO(0x10000,15),
  423. ERASEINFO(0x08000,1),
  424. ERASEINFO(0x02000,2),
  425. ERASEINFO(0x04000,1)
  426. }
  427. }, {
  428. .mfr_id = MANUFACTURER_AMD,
  429. .dev_id = AM29F017D,
  430. .name = "AMD AM29F017D",
  431. .devtypes = CFI_DEVICETYPE_X8,
  432. .uaddr = MTD_UADDR_DONT_CARE,
  433. .dev_size = SIZE_2MiB,
  434. .cmd_set = P_ID_AMD_STD,
  435. .nr_regions = 1,
  436. .regions = {
  437. ERASEINFO(0x10000,32),
  438. }
  439. }, {
  440. .mfr_id = MANUFACTURER_AMD,
  441. .dev_id = AM29F016D,
  442. .name = "AMD AM29F016D",
  443. .devtypes = CFI_DEVICETYPE_X8,
  444. .uaddr = MTD_UADDR_0x0555_0x02AA,
  445. .dev_size = SIZE_2MiB,
  446. .cmd_set = P_ID_AMD_STD,
  447. .nr_regions = 1,
  448. .regions = {
  449. ERASEINFO(0x10000,32),
  450. }
  451. }, {
  452. .mfr_id = MANUFACTURER_AMD,
  453. .dev_id = AM29F080,
  454. .name = "AMD AM29F080",
  455. .devtypes = CFI_DEVICETYPE_X8,
  456. .uaddr = MTD_UADDR_0x0555_0x02AA,
  457. .dev_size = SIZE_1MiB,
  458. .cmd_set = P_ID_AMD_STD,
  459. .nr_regions = 1,
  460. .regions = {
  461. ERASEINFO(0x10000,16),
  462. }
  463. }, {
  464. .mfr_id = MANUFACTURER_AMD,
  465. .dev_id = AM29F040,
  466. .name = "AMD AM29F040",
  467. .devtypes = CFI_DEVICETYPE_X8,
  468. .uaddr = MTD_UADDR_0x0555_0x02AA,
  469. .dev_size = SIZE_512KiB,
  470. .cmd_set = P_ID_AMD_STD,
  471. .nr_regions = 1,
  472. .regions = {
  473. ERASEINFO(0x10000,8),
  474. }
  475. }, {
  476. .mfr_id = MANUFACTURER_AMD,
  477. .dev_id = AM29LV040B,
  478. .name = "AMD AM29LV040B",
  479. .devtypes = CFI_DEVICETYPE_X8,
  480. .uaddr = MTD_UADDR_0x0555_0x02AA,
  481. .dev_size = SIZE_512KiB,
  482. .cmd_set = P_ID_AMD_STD,
  483. .nr_regions = 1,
  484. .regions = {
  485. ERASEINFO(0x10000,8),
  486. }
  487. }, {
  488. .mfr_id = MANUFACTURER_AMD,
  489. .dev_id = AM29F002T,
  490. .name = "AMD AM29F002T",
  491. .devtypes = CFI_DEVICETYPE_X8,
  492. .uaddr = MTD_UADDR_0x0555_0x02AA,
  493. .dev_size = SIZE_256KiB,
  494. .cmd_set = P_ID_AMD_STD,
  495. .nr_regions = 4,
  496. .regions = {
  497. ERASEINFO(0x10000,3),
  498. ERASEINFO(0x08000,1),
  499. ERASEINFO(0x02000,2),
  500. ERASEINFO(0x04000,1),
  501. }
  502. }, {
  503. .mfr_id = MANUFACTURER_AMD,
  504. .dev_id = AM29SL800DT,
  505. .name = "AMD AM29SL800DT",
  506. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  507. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  508. .dev_size = SIZE_1MiB,
  509. .cmd_set = P_ID_AMD_STD,
  510. .nr_regions = 4,
  511. .regions = {
  512. ERASEINFO(0x10000,15),
  513. ERASEINFO(0x08000,1),
  514. ERASEINFO(0x02000,2),
  515. ERASEINFO(0x04000,1),
  516. }
  517. }, {
  518. .mfr_id = MANUFACTURER_AMD,
  519. .dev_id = AM29SL800DB,
  520. .name = "AMD AM29SL800DB",
  521. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  522. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  523. .dev_size = SIZE_1MiB,
  524. .cmd_set = P_ID_AMD_STD,
  525. .nr_regions = 4,
  526. .regions = {
  527. ERASEINFO(0x04000,1),
  528. ERASEINFO(0x02000,2),
  529. ERASEINFO(0x08000,1),
  530. ERASEINFO(0x10000,15),
  531. }
  532. }, {
  533. .mfr_id = MANUFACTURER_ATMEL,
  534. .dev_id = AT49BV512,
  535. .name = "Atmel AT49BV512",
  536. .devtypes = CFI_DEVICETYPE_X8,
  537. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  538. .dev_size = SIZE_64KiB,
  539. .cmd_set = P_ID_AMD_STD,
  540. .nr_regions = 1,
  541. .regions = {
  542. ERASEINFO(0x10000,1)
  543. }
  544. }, {
  545. .mfr_id = MANUFACTURER_ATMEL,
  546. .dev_id = AT29LV512,
  547. .name = "Atmel AT29LV512",
  548. .devtypes = CFI_DEVICETYPE_X8,
  549. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  550. .dev_size = SIZE_64KiB,
  551. .cmd_set = P_ID_AMD_STD,
  552. .nr_regions = 1,
  553. .regions = {
  554. ERASEINFO(0x80,256),
  555. ERASEINFO(0x80,256)
  556. }
  557. }, {
  558. .mfr_id = MANUFACTURER_ATMEL,
  559. .dev_id = AT49BV16X,
  560. .name = "Atmel AT49BV16X",
  561. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  562. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  563. .dev_size = SIZE_2MiB,
  564. .cmd_set = P_ID_AMD_STD,
  565. .nr_regions = 2,
  566. .regions = {
  567. ERASEINFO(0x02000,8),
  568. ERASEINFO(0x10000,31)
  569. }
  570. }, {
  571. .mfr_id = MANUFACTURER_ATMEL,
  572. .dev_id = AT49BV16XT,
  573. .name = "Atmel AT49BV16XT",
  574. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  575. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  576. .dev_size = SIZE_2MiB,
  577. .cmd_set = P_ID_AMD_STD,
  578. .nr_regions = 2,
  579. .regions = {
  580. ERASEINFO(0x10000,31),
  581. ERASEINFO(0x02000,8)
  582. }
  583. }, {
  584. .mfr_id = MANUFACTURER_ATMEL,
  585. .dev_id = AT49BV32X,
  586. .name = "Atmel AT49BV32X",
  587. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  588. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  589. .dev_size = SIZE_4MiB,
  590. .cmd_set = P_ID_AMD_STD,
  591. .nr_regions = 2,
  592. .regions = {
  593. ERASEINFO(0x02000,8),
  594. ERASEINFO(0x10000,63)
  595. }
  596. }, {
  597. .mfr_id = MANUFACTURER_ATMEL,
  598. .dev_id = AT49BV32XT,
  599. .name = "Atmel AT49BV32XT",
  600. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  601. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  602. .dev_size = SIZE_4MiB,
  603. .cmd_set = P_ID_AMD_STD,
  604. .nr_regions = 2,
  605. .regions = {
  606. ERASEINFO(0x10000,63),
  607. ERASEINFO(0x02000,8)
  608. }
  609. }, {
  610. .mfr_id = MANUFACTURER_EON,
  611. .dev_id = EN29SL800BT,
  612. .name = "Eon EN29SL800BT",
  613. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  614. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  615. .dev_size = SIZE_1MiB,
  616. .cmd_set = P_ID_AMD_STD,
  617. .nr_regions = 4,
  618. .regions = {
  619. ERASEINFO(0x10000,15),
  620. ERASEINFO(0x08000,1),
  621. ERASEINFO(0x02000,2),
  622. ERASEINFO(0x04000,1),
  623. }
  624. }, {
  625. .mfr_id = MANUFACTURER_EON,
  626. .dev_id = EN29SL800BB,
  627. .name = "Eon EN29SL800BB",
  628. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  629. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  630. .dev_size = SIZE_1MiB,
  631. .cmd_set = P_ID_AMD_STD,
  632. .nr_regions = 4,
  633. .regions = {
  634. ERASEINFO(0x04000,1),
  635. ERASEINFO(0x02000,2),
  636. ERASEINFO(0x08000,1),
  637. ERASEINFO(0x10000,15),
  638. }
  639. }, {
  640. .mfr_id = MANUFACTURER_FUJITSU,
  641. .dev_id = MBM29F040C,
  642. .name = "Fujitsu MBM29F040C",
  643. .devtypes = CFI_DEVICETYPE_X8,
  644. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  645. .dev_size = SIZE_512KiB,
  646. .cmd_set = P_ID_AMD_STD,
  647. .nr_regions = 1,
  648. .regions = {
  649. ERASEINFO(0x10000,8)
  650. }
  651. }, {
  652. .mfr_id = MANUFACTURER_FUJITSU,
  653. .dev_id = MBM29F800BA,
  654. .name = "Fujitsu MBM29F800BA",
  655. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  656. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  657. .dev_size = SIZE_1MiB,
  658. .cmd_set = P_ID_AMD_STD,
  659. .nr_regions = 4,
  660. .regions = {
  661. ERASEINFO(0x04000,1),
  662. ERASEINFO(0x02000,2),
  663. ERASEINFO(0x08000,1),
  664. ERASEINFO(0x10000,15),
  665. }
  666. }, {
  667. .mfr_id = MANUFACTURER_FUJITSU,
  668. .dev_id = MBM29LV650UE,
  669. .name = "Fujitsu MBM29LV650UE",
  670. .devtypes = CFI_DEVICETYPE_X8,
  671. .uaddr = MTD_UADDR_DONT_CARE,
  672. .dev_size = SIZE_8MiB,
  673. .cmd_set = P_ID_AMD_STD,
  674. .nr_regions = 1,
  675. .regions = {
  676. ERASEINFO(0x10000,128)
  677. }
  678. }, {
  679. .mfr_id = MANUFACTURER_FUJITSU,
  680. .dev_id = MBM29LV320TE,
  681. .name = "Fujitsu MBM29LV320TE",
  682. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  683. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  684. .dev_size = SIZE_4MiB,
  685. .cmd_set = P_ID_AMD_STD,
  686. .nr_regions = 2,
  687. .regions = {
  688. ERASEINFO(0x10000,63),
  689. ERASEINFO(0x02000,8)
  690. }
  691. }, {
  692. .mfr_id = MANUFACTURER_FUJITSU,
  693. .dev_id = MBM29LV320BE,
  694. .name = "Fujitsu MBM29LV320BE",
  695. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  696. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  697. .dev_size = SIZE_4MiB,
  698. .cmd_set = P_ID_AMD_STD,
  699. .nr_regions = 2,
  700. .regions = {
  701. ERASEINFO(0x02000,8),
  702. ERASEINFO(0x10000,63)
  703. }
  704. }, {
  705. .mfr_id = MANUFACTURER_FUJITSU,
  706. .dev_id = MBM29LV160TE,
  707. .name = "Fujitsu MBM29LV160TE",
  708. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  709. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  710. .dev_size = SIZE_2MiB,
  711. .cmd_set = P_ID_AMD_STD,
  712. .nr_regions = 4,
  713. .regions = {
  714. ERASEINFO(0x10000,31),
  715. ERASEINFO(0x08000,1),
  716. ERASEINFO(0x02000,2),
  717. ERASEINFO(0x04000,1)
  718. }
  719. }, {
  720. .mfr_id = MANUFACTURER_FUJITSU,
  721. .dev_id = MBM29LV160BE,
  722. .name = "Fujitsu MBM29LV160BE",
  723. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  724. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  725. .dev_size = SIZE_2MiB,
  726. .cmd_set = P_ID_AMD_STD,
  727. .nr_regions = 4,
  728. .regions = {
  729. ERASEINFO(0x04000,1),
  730. ERASEINFO(0x02000,2),
  731. ERASEINFO(0x08000,1),
  732. ERASEINFO(0x10000,31)
  733. }
  734. }, {
  735. .mfr_id = MANUFACTURER_FUJITSU,
  736. .dev_id = MBM29LV800BA,
  737. .name = "Fujitsu MBM29LV800BA",
  738. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  739. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  740. .dev_size = SIZE_1MiB,
  741. .cmd_set = P_ID_AMD_STD,
  742. .nr_regions = 4,
  743. .regions = {
  744. ERASEINFO(0x04000,1),
  745. ERASEINFO(0x02000,2),
  746. ERASEINFO(0x08000,1),
  747. ERASEINFO(0x10000,15)
  748. }
  749. }, {
  750. .mfr_id = MANUFACTURER_FUJITSU,
  751. .dev_id = MBM29LV800TA,
  752. .name = "Fujitsu MBM29LV800TA",
  753. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  754. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  755. .dev_size = SIZE_1MiB,
  756. .cmd_set = P_ID_AMD_STD,
  757. .nr_regions = 4,
  758. .regions = {
  759. ERASEINFO(0x10000,15),
  760. ERASEINFO(0x08000,1),
  761. ERASEINFO(0x02000,2),
  762. ERASEINFO(0x04000,1)
  763. }
  764. }, {
  765. .mfr_id = MANUFACTURER_FUJITSU,
  766. .dev_id = MBM29LV400BC,
  767. .name = "Fujitsu MBM29LV400BC",
  768. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  769. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  770. .dev_size = SIZE_512KiB,
  771. .cmd_set = P_ID_AMD_STD,
  772. .nr_regions = 4,
  773. .regions = {
  774. ERASEINFO(0x04000,1),
  775. ERASEINFO(0x02000,2),
  776. ERASEINFO(0x08000,1),
  777. ERASEINFO(0x10000,7)
  778. }
  779. }, {
  780. .mfr_id = MANUFACTURER_FUJITSU,
  781. .dev_id = MBM29LV400TC,
  782. .name = "Fujitsu MBM29LV400TC",
  783. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  784. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  785. .dev_size = SIZE_512KiB,
  786. .cmd_set = P_ID_AMD_STD,
  787. .nr_regions = 4,
  788. .regions = {
  789. ERASEINFO(0x10000,7),
  790. ERASEINFO(0x08000,1),
  791. ERASEINFO(0x02000,2),
  792. ERASEINFO(0x04000,1)
  793. }
  794. }, {
  795. .mfr_id = MANUFACTURER_HYUNDAI,
  796. .dev_id = HY29F002T,
  797. .name = "Hyundai HY29F002T",
  798. .devtypes = CFI_DEVICETYPE_X8,
  799. .uaddr = MTD_UADDR_0x0555_0x02AA,
  800. .dev_size = SIZE_256KiB,
  801. .cmd_set = P_ID_AMD_STD,
  802. .nr_regions = 4,
  803. .regions = {
  804. ERASEINFO(0x10000,3),
  805. ERASEINFO(0x08000,1),
  806. ERASEINFO(0x02000,2),
  807. ERASEINFO(0x04000,1),
  808. }
  809. }, {
  810. .mfr_id = MANUFACTURER_INTEL,
  811. .dev_id = I28F004B3B,
  812. .name = "Intel 28F004B3B",
  813. .devtypes = CFI_DEVICETYPE_X8,
  814. .uaddr = MTD_UADDR_UNNECESSARY,
  815. .dev_size = SIZE_512KiB,
  816. .cmd_set = P_ID_INTEL_STD,
  817. .nr_regions = 2,
  818. .regions = {
  819. ERASEINFO(0x02000, 8),
  820. ERASEINFO(0x10000, 7),
  821. }
  822. }, {
  823. .mfr_id = MANUFACTURER_INTEL,
  824. .dev_id = I28F004B3T,
  825. .name = "Intel 28F004B3T",
  826. .devtypes = CFI_DEVICETYPE_X8,
  827. .uaddr = MTD_UADDR_UNNECESSARY,
  828. .dev_size = SIZE_512KiB,
  829. .cmd_set = P_ID_INTEL_STD,
  830. .nr_regions = 2,
  831. .regions = {
  832. ERASEINFO(0x10000, 7),
  833. ERASEINFO(0x02000, 8),
  834. }
  835. }, {
  836. .mfr_id = MANUFACTURER_INTEL,
  837. .dev_id = I28F400B3B,
  838. .name = "Intel 28F400B3B",
  839. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  840. .uaddr = MTD_UADDR_UNNECESSARY,
  841. .dev_size = SIZE_512KiB,
  842. .cmd_set = P_ID_INTEL_STD,
  843. .nr_regions = 2,
  844. .regions = {
  845. ERASEINFO(0x02000, 8),
  846. ERASEINFO(0x10000, 7),
  847. }
  848. }, {
  849. .mfr_id = MANUFACTURER_INTEL,
  850. .dev_id = I28F400B3T,
  851. .name = "Intel 28F400B3T",
  852. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  853. .uaddr = MTD_UADDR_UNNECESSARY,
  854. .dev_size = SIZE_512KiB,
  855. .cmd_set = P_ID_INTEL_STD,
  856. .nr_regions = 2,
  857. .regions = {
  858. ERASEINFO(0x10000, 7),
  859. ERASEINFO(0x02000, 8),
  860. }
  861. }, {
  862. .mfr_id = MANUFACTURER_INTEL,
  863. .dev_id = I28F008B3B,
  864. .name = "Intel 28F008B3B",
  865. .devtypes = CFI_DEVICETYPE_X8,
  866. .uaddr = MTD_UADDR_UNNECESSARY,
  867. .dev_size = SIZE_1MiB,
  868. .cmd_set = P_ID_INTEL_STD,
  869. .nr_regions = 2,
  870. .regions = {
  871. ERASEINFO(0x02000, 8),
  872. ERASEINFO(0x10000, 15),
  873. }
  874. }, {
  875. .mfr_id = MANUFACTURER_INTEL,
  876. .dev_id = I28F008B3T,
  877. .name = "Intel 28F008B3T",
  878. .devtypes = CFI_DEVICETYPE_X8,
  879. .uaddr = MTD_UADDR_UNNECESSARY,
  880. .dev_size = SIZE_1MiB,
  881. .cmd_set = P_ID_INTEL_STD,
  882. .nr_regions = 2,
  883. .regions = {
  884. ERASEINFO(0x10000, 15),
  885. ERASEINFO(0x02000, 8),
  886. }
  887. }, {
  888. .mfr_id = MANUFACTURER_INTEL,
  889. .dev_id = I28F008S5,
  890. .name = "Intel 28F008S5",
  891. .devtypes = CFI_DEVICETYPE_X8,
  892. .uaddr = MTD_UADDR_UNNECESSARY,
  893. .dev_size = SIZE_1MiB,
  894. .cmd_set = P_ID_INTEL_EXT,
  895. .nr_regions = 1,
  896. .regions = {
  897. ERASEINFO(0x10000,16),
  898. }
  899. }, {
  900. .mfr_id = MANUFACTURER_INTEL,
  901. .dev_id = I28F016S5,
  902. .name = "Intel 28F016S5",
  903. .devtypes = CFI_DEVICETYPE_X8,
  904. .uaddr = MTD_UADDR_UNNECESSARY,
  905. .dev_size = SIZE_2MiB,
  906. .cmd_set = P_ID_INTEL_EXT,
  907. .nr_regions = 1,
  908. .regions = {
  909. ERASEINFO(0x10000,32),
  910. }
  911. }, {
  912. .mfr_id = MANUFACTURER_INTEL,
  913. .dev_id = I28F008SA,
  914. .name = "Intel 28F008SA",
  915. .devtypes = CFI_DEVICETYPE_X8,
  916. .uaddr = MTD_UADDR_UNNECESSARY,
  917. .dev_size = SIZE_1MiB,
  918. .cmd_set = P_ID_INTEL_STD,
  919. .nr_regions = 1,
  920. .regions = {
  921. ERASEINFO(0x10000, 16),
  922. }
  923. }, {
  924. .mfr_id = MANUFACTURER_INTEL,
  925. .dev_id = I28F800B3B,
  926. .name = "Intel 28F800B3B",
  927. .devtypes = CFI_DEVICETYPE_X16,
  928. .uaddr = MTD_UADDR_UNNECESSARY,
  929. .dev_size = SIZE_1MiB,
  930. .cmd_set = P_ID_INTEL_STD,
  931. .nr_regions = 2,
  932. .regions = {
  933. ERASEINFO(0x02000, 8),
  934. ERASEINFO(0x10000, 15),
  935. }
  936. }, {
  937. .mfr_id = MANUFACTURER_INTEL,
  938. .dev_id = I28F800B3T,
  939. .name = "Intel 28F800B3T",
  940. .devtypes = CFI_DEVICETYPE_X16,
  941. .uaddr = MTD_UADDR_UNNECESSARY,
  942. .dev_size = SIZE_1MiB,
  943. .cmd_set = P_ID_INTEL_STD,
  944. .nr_regions = 2,
  945. .regions = {
  946. ERASEINFO(0x10000, 15),
  947. ERASEINFO(0x02000, 8),
  948. }
  949. }, {
  950. .mfr_id = MANUFACTURER_INTEL,
  951. .dev_id = I28F016B3B,
  952. .name = "Intel 28F016B3B",
  953. .devtypes = CFI_DEVICETYPE_X8,
  954. .uaddr = MTD_UADDR_UNNECESSARY,
  955. .dev_size = SIZE_2MiB,
  956. .cmd_set = P_ID_INTEL_STD,
  957. .nr_regions = 2,
  958. .regions = {
  959. ERASEINFO(0x02000, 8),
  960. ERASEINFO(0x10000, 31),
  961. }
  962. }, {
  963. .mfr_id = MANUFACTURER_INTEL,
  964. .dev_id = I28F016S3,
  965. .name = "Intel I28F016S3",
  966. .devtypes = CFI_DEVICETYPE_X8,
  967. .uaddr = MTD_UADDR_UNNECESSARY,
  968. .dev_size = SIZE_2MiB,
  969. .cmd_set = P_ID_INTEL_STD,
  970. .nr_regions = 1,
  971. .regions = {
  972. ERASEINFO(0x10000, 32),
  973. }
  974. }, {
  975. .mfr_id = MANUFACTURER_INTEL,
  976. .dev_id = I28F016B3T,
  977. .name = "Intel 28F016B3T",
  978. .devtypes = CFI_DEVICETYPE_X8,
  979. .uaddr = MTD_UADDR_UNNECESSARY,
  980. .dev_size = SIZE_2MiB,
  981. .cmd_set = P_ID_INTEL_STD,
  982. .nr_regions = 2,
  983. .regions = {
  984. ERASEINFO(0x10000, 31),
  985. ERASEINFO(0x02000, 8),
  986. }
  987. }, {
  988. .mfr_id = MANUFACTURER_INTEL,
  989. .dev_id = I28F160B3B,
  990. .name = "Intel 28F160B3B",
  991. .devtypes = CFI_DEVICETYPE_X16,
  992. .uaddr = MTD_UADDR_UNNECESSARY,
  993. .dev_size = SIZE_2MiB,
  994. .cmd_set = P_ID_INTEL_STD,
  995. .nr_regions = 2,
  996. .regions = {
  997. ERASEINFO(0x02000, 8),
  998. ERASEINFO(0x10000, 31),
  999. }
  1000. }, {
  1001. .mfr_id = MANUFACTURER_INTEL,
  1002. .dev_id = I28F160B3T,
  1003. .name = "Intel 28F160B3T",
  1004. .devtypes = CFI_DEVICETYPE_X16,
  1005. .uaddr = MTD_UADDR_UNNECESSARY,
  1006. .dev_size = SIZE_2MiB,
  1007. .cmd_set = P_ID_INTEL_STD,
  1008. .nr_regions = 2,
  1009. .regions = {
  1010. ERASEINFO(0x10000, 31),
  1011. ERASEINFO(0x02000, 8),
  1012. }
  1013. }, {
  1014. .mfr_id = MANUFACTURER_INTEL,
  1015. .dev_id = I28F320B3B,
  1016. .name = "Intel 28F320B3B",
  1017. .devtypes = CFI_DEVICETYPE_X16,
  1018. .uaddr = MTD_UADDR_UNNECESSARY,
  1019. .dev_size = SIZE_4MiB,
  1020. .cmd_set = P_ID_INTEL_STD,
  1021. .nr_regions = 2,
  1022. .regions = {
  1023. ERASEINFO(0x02000, 8),
  1024. ERASEINFO(0x10000, 63),
  1025. }
  1026. }, {
  1027. .mfr_id = MANUFACTURER_INTEL,
  1028. .dev_id = I28F320B3T,
  1029. .name = "Intel 28F320B3T",
  1030. .devtypes = CFI_DEVICETYPE_X16,
  1031. .uaddr = MTD_UADDR_UNNECESSARY,
  1032. .dev_size = SIZE_4MiB,
  1033. .cmd_set = P_ID_INTEL_STD,
  1034. .nr_regions = 2,
  1035. .regions = {
  1036. ERASEINFO(0x10000, 63),
  1037. ERASEINFO(0x02000, 8),
  1038. }
  1039. }, {
  1040. .mfr_id = MANUFACTURER_INTEL,
  1041. .dev_id = I28F640B3B,
  1042. .name = "Intel 28F640B3B",
  1043. .devtypes = CFI_DEVICETYPE_X16,
  1044. .uaddr = MTD_UADDR_UNNECESSARY,
  1045. .dev_size = SIZE_8MiB,
  1046. .cmd_set = P_ID_INTEL_STD,
  1047. .nr_regions = 2,
  1048. .regions = {
  1049. ERASEINFO(0x02000, 8),
  1050. ERASEINFO(0x10000, 127),
  1051. }
  1052. }, {
  1053. .mfr_id = MANUFACTURER_INTEL,
  1054. .dev_id = I28F640B3T,
  1055. .name = "Intel 28F640B3T",
  1056. .devtypes = CFI_DEVICETYPE_X16,
  1057. .uaddr = MTD_UADDR_UNNECESSARY,
  1058. .dev_size = SIZE_8MiB,
  1059. .cmd_set = P_ID_INTEL_STD,
  1060. .nr_regions = 2,
  1061. .regions = {
  1062. ERASEINFO(0x10000, 127),
  1063. ERASEINFO(0x02000, 8),
  1064. }
  1065. }, {
  1066. .mfr_id = MANUFACTURER_INTEL,
  1067. .dev_id = I82802AB,
  1068. .name = "Intel 82802AB",
  1069. .devtypes = CFI_DEVICETYPE_X8,
  1070. .uaddr = MTD_UADDR_UNNECESSARY,
  1071. .dev_size = SIZE_512KiB,
  1072. .cmd_set = P_ID_INTEL_EXT,
  1073. .nr_regions = 1,
  1074. .regions = {
  1075. ERASEINFO(0x10000,8),
  1076. }
  1077. }, {
  1078. .mfr_id = MANUFACTURER_INTEL,
  1079. .dev_id = I82802AC,
  1080. .name = "Intel 82802AC",
  1081. .devtypes = CFI_DEVICETYPE_X8,
  1082. .uaddr = MTD_UADDR_UNNECESSARY,
  1083. .dev_size = SIZE_1MiB,
  1084. .cmd_set = P_ID_INTEL_EXT,
  1085. .nr_regions = 1,
  1086. .regions = {
  1087. ERASEINFO(0x10000,16),
  1088. }
  1089. }, {
  1090. .mfr_id = MANUFACTURER_MACRONIX,
  1091. .dev_id = MX29LV040C,
  1092. .name = "Macronix MX29LV040C",
  1093. .devtypes = CFI_DEVICETYPE_X8,
  1094. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1095. .dev_size = SIZE_512KiB,
  1096. .cmd_set = P_ID_AMD_STD,
  1097. .nr_regions = 1,
  1098. .regions = {
  1099. ERASEINFO(0x10000,8),
  1100. }
  1101. }, {
  1102. .mfr_id = MANUFACTURER_MACRONIX,
  1103. .dev_id = MX29LV160T,
  1104. .name = "MXIC MX29LV160T",
  1105. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1106. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1107. .dev_size = SIZE_2MiB,
  1108. .cmd_set = P_ID_AMD_STD,
  1109. .nr_regions = 4,
  1110. .regions = {
  1111. ERASEINFO(0x10000,31),
  1112. ERASEINFO(0x08000,1),
  1113. ERASEINFO(0x02000,2),
  1114. ERASEINFO(0x04000,1)
  1115. }
  1116. }, {
  1117. .mfr_id = MANUFACTURER_NEC,
  1118. .dev_id = UPD29F064115,
  1119. .name = "NEC uPD29F064115",
  1120. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1121. .uaddr = MTD_UADDR_0x0555_0x02AA, /* ???? */
  1122. .dev_size = SIZE_8MiB,
  1123. .cmd_set = P_ID_AMD_STD,
  1124. .nr_regions = 3,
  1125. .regions = {
  1126. ERASEINFO(0x2000,8),
  1127. ERASEINFO(0x10000,126),
  1128. ERASEINFO(0x2000,8),
  1129. }
  1130. }, {
  1131. .mfr_id = MANUFACTURER_MACRONIX,
  1132. .dev_id = MX29LV160B,
  1133. .name = "MXIC MX29LV160B",
  1134. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1135. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1136. .dev_size = SIZE_2MiB,
  1137. .cmd_set = P_ID_AMD_STD,
  1138. .nr_regions = 4,
  1139. .regions = {
  1140. ERASEINFO(0x04000,1),
  1141. ERASEINFO(0x02000,2),
  1142. ERASEINFO(0x08000,1),
  1143. ERASEINFO(0x10000,31)
  1144. }
  1145. }, {
  1146. .mfr_id = MANUFACTURER_MACRONIX,
  1147. .dev_id = MX29F040,
  1148. .name = "Macronix MX29F040",
  1149. .devtypes = CFI_DEVICETYPE_X8,
  1150. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1151. .dev_size = SIZE_512KiB,
  1152. .cmd_set = P_ID_AMD_STD,
  1153. .nr_regions = 1,
  1154. .regions = {
  1155. ERASEINFO(0x10000,8),
  1156. }
  1157. }, {
  1158. .mfr_id = MANUFACTURER_MACRONIX,
  1159. .dev_id = MX29F016,
  1160. .name = "Macronix MX29F016",
  1161. .devtypes = CFI_DEVICETYPE_X8,
  1162. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1163. .dev_size = SIZE_2MiB,
  1164. .cmd_set = P_ID_AMD_STD,
  1165. .nr_regions = 1,
  1166. .regions = {
  1167. ERASEINFO(0x10000,32),
  1168. }
  1169. }, {
  1170. .mfr_id = MANUFACTURER_MACRONIX,
  1171. .dev_id = MX29F004T,
  1172. .name = "Macronix MX29F004T",
  1173. .devtypes = CFI_DEVICETYPE_X8,
  1174. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1175. .dev_size = SIZE_512KiB,
  1176. .cmd_set = P_ID_AMD_STD,
  1177. .nr_regions = 4,
  1178. .regions = {
  1179. ERASEINFO(0x10000,7),
  1180. ERASEINFO(0x08000,1),
  1181. ERASEINFO(0x02000,2),
  1182. ERASEINFO(0x04000,1),
  1183. }
  1184. }, {
  1185. .mfr_id = MANUFACTURER_MACRONIX,
  1186. .dev_id = MX29F004B,
  1187. .name = "Macronix MX29F004B",
  1188. .devtypes = CFI_DEVICETYPE_X8,
  1189. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1190. .dev_size = SIZE_512KiB,
  1191. .cmd_set = P_ID_AMD_STD,
  1192. .nr_regions = 4,
  1193. .regions = {
  1194. ERASEINFO(0x04000,1),
  1195. ERASEINFO(0x02000,2),
  1196. ERASEINFO(0x08000,1),
  1197. ERASEINFO(0x10000,7),
  1198. }
  1199. }, {
  1200. .mfr_id = MANUFACTURER_MACRONIX,
  1201. .dev_id = MX29F002T,
  1202. .name = "Macronix MX29F002T",
  1203. .devtypes = CFI_DEVICETYPE_X8,
  1204. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1205. .dev_size = SIZE_256KiB,
  1206. .cmd_set = P_ID_AMD_STD,
  1207. .nr_regions = 4,
  1208. .regions = {
  1209. ERASEINFO(0x10000,3),
  1210. ERASEINFO(0x08000,1),
  1211. ERASEINFO(0x02000,2),
  1212. ERASEINFO(0x04000,1),
  1213. }
  1214. }, {
  1215. .mfr_id = MANUFACTURER_PMC,
  1216. .dev_id = PM49FL002,
  1217. .name = "PMC Pm49FL002",
  1218. .devtypes = CFI_DEVICETYPE_X8,
  1219. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1220. .dev_size = SIZE_256KiB,
  1221. .cmd_set = P_ID_AMD_STD,
  1222. .nr_regions = 1,
  1223. .regions = {
  1224. ERASEINFO( 0x01000, 64 )
  1225. }
  1226. }, {
  1227. .mfr_id = MANUFACTURER_PMC,
  1228. .dev_id = PM49FL004,
  1229. .name = "PMC Pm49FL004",
  1230. .devtypes = CFI_DEVICETYPE_X8,
  1231. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1232. .dev_size = SIZE_512KiB,
  1233. .cmd_set = P_ID_AMD_STD,
  1234. .nr_regions = 1,
  1235. .regions = {
  1236. ERASEINFO( 0x01000, 128 )
  1237. }
  1238. }, {
  1239. .mfr_id = MANUFACTURER_PMC,
  1240. .dev_id = PM49FL008,
  1241. .name = "PMC Pm49FL008",
  1242. .devtypes = CFI_DEVICETYPE_X8,
  1243. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1244. .dev_size = SIZE_1MiB,
  1245. .cmd_set = P_ID_AMD_STD,
  1246. .nr_regions = 1,
  1247. .regions = {
  1248. ERASEINFO( 0x01000, 256 )
  1249. }
  1250. }, {
  1251. .mfr_id = MANUFACTURER_SHARP,
  1252. .dev_id = LH28F640BF,
  1253. .name = "LH28F640BF",
  1254. .devtypes = CFI_DEVICETYPE_X8,
  1255. .uaddr = MTD_UADDR_UNNECESSARY,
  1256. .dev_size = SIZE_4MiB,
  1257. .cmd_set = P_ID_INTEL_STD,
  1258. .nr_regions = 1,
  1259. .regions = {
  1260. ERASEINFO(0x40000,16),
  1261. }
  1262. }, {
  1263. .mfr_id = MANUFACTURER_SST,
  1264. .dev_id = SST39LF512,
  1265. .name = "SST 39LF512",
  1266. .devtypes = CFI_DEVICETYPE_X8,
  1267. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1268. .dev_size = SIZE_64KiB,
  1269. .cmd_set = P_ID_AMD_STD,
  1270. .nr_regions = 1,
  1271. .regions = {
  1272. ERASEINFO(0x01000,16),
  1273. }
  1274. }, {
  1275. .mfr_id = MANUFACTURER_SST,
  1276. .dev_id = SST39LF010,
  1277. .name = "SST 39LF010",
  1278. .devtypes = CFI_DEVICETYPE_X8,
  1279. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1280. .dev_size = SIZE_128KiB,
  1281. .cmd_set = P_ID_AMD_STD,
  1282. .nr_regions = 1,
  1283. .regions = {
  1284. ERASEINFO(0x01000,32),
  1285. }
  1286. }, {
  1287. .mfr_id = MANUFACTURER_SST,
  1288. .dev_id = SST29EE020,
  1289. .name = "SST 29EE020",
  1290. .devtypes = CFI_DEVICETYPE_X8,
  1291. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1292. .dev_size = SIZE_256KiB,
  1293. .cmd_set = P_ID_SST_PAGE,
  1294. .nr_regions = 1,
  1295. .regions = {ERASEINFO(0x01000,64),
  1296. }
  1297. }, {
  1298. .mfr_id = MANUFACTURER_SST,
  1299. .dev_id = SST29LE020,
  1300. .name = "SST 29LE020",
  1301. .devtypes = CFI_DEVICETYPE_X8,
  1302. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1303. .dev_size = SIZE_256KiB,
  1304. .cmd_set = P_ID_SST_PAGE,
  1305. .nr_regions = 1,
  1306. .regions = {ERASEINFO(0x01000,64),
  1307. }
  1308. }, {
  1309. .mfr_id = MANUFACTURER_SST,
  1310. .dev_id = SST39LF020,
  1311. .name = "SST 39LF020",
  1312. .devtypes = CFI_DEVICETYPE_X8,
  1313. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1314. .dev_size = SIZE_256KiB,
  1315. .cmd_set = P_ID_AMD_STD,
  1316. .nr_regions = 1,
  1317. .regions = {
  1318. ERASEINFO(0x01000,64),
  1319. }
  1320. }, {
  1321. .mfr_id = MANUFACTURER_SST,
  1322. .dev_id = SST39LF040,
  1323. .name = "SST 39LF040",
  1324. .devtypes = CFI_DEVICETYPE_X8,
  1325. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1326. .dev_size = SIZE_512KiB,
  1327. .cmd_set = P_ID_AMD_STD,
  1328. .nr_regions = 1,
  1329. .regions = {
  1330. ERASEINFO(0x01000,128),
  1331. }
  1332. }, {
  1333. .mfr_id = MANUFACTURER_SST,
  1334. .dev_id = SST39SF010A,
  1335. .name = "SST 39SF010A",
  1336. .devtypes = CFI_DEVICETYPE_X8,
  1337. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1338. .dev_size = SIZE_128KiB,
  1339. .cmd_set = P_ID_AMD_STD,
  1340. .nr_regions = 1,
  1341. .regions = {
  1342. ERASEINFO(0x01000,32),
  1343. }
  1344. }, {
  1345. .mfr_id = MANUFACTURER_SST,
  1346. .dev_id = SST39SF020A,
  1347. .name = "SST 39SF020A",
  1348. .devtypes = CFI_DEVICETYPE_X8,
  1349. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1350. .dev_size = SIZE_256KiB,
  1351. .cmd_set = P_ID_AMD_STD,
  1352. .nr_regions = 1,
  1353. .regions = {
  1354. ERASEINFO(0x01000,64),
  1355. }
  1356. }, {
  1357. .mfr_id = MANUFACTURER_SST,
  1358. .dev_id = SST49LF040B,
  1359. .name = "SST 49LF040B",
  1360. .devtypes = CFI_DEVICETYPE_X8,
  1361. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1362. .dev_size = SIZE_512KiB,
  1363. .cmd_set = P_ID_AMD_STD,
  1364. .nr_regions = 1,
  1365. .regions = {
  1366. ERASEINFO(0x01000,128),
  1367. }
  1368. }, {
  1369. .mfr_id = MANUFACTURER_SST,
  1370. .dev_id = SST49LF004B,
  1371. .name = "SST 49LF004B",
  1372. .devtypes = CFI_DEVICETYPE_X8,
  1373. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1374. .dev_size = SIZE_512KiB,
  1375. .cmd_set = P_ID_AMD_STD,
  1376. .nr_regions = 1,
  1377. .regions = {
  1378. ERASEINFO(0x01000,128),
  1379. }
  1380. }, {
  1381. .mfr_id = MANUFACTURER_SST,
  1382. .dev_id = SST49LF008A,
  1383. .name = "SST 49LF008A",
  1384. .devtypes = CFI_DEVICETYPE_X8,
  1385. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1386. .dev_size = SIZE_1MiB,
  1387. .cmd_set = P_ID_AMD_STD,
  1388. .nr_regions = 1,
  1389. .regions = {
  1390. ERASEINFO(0x01000,256),
  1391. }
  1392. }, {
  1393. .mfr_id = MANUFACTURER_SST,
  1394. .dev_id = SST49LF030A,
  1395. .name = "SST 49LF030A",
  1396. .devtypes = CFI_DEVICETYPE_X8,
  1397. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1398. .dev_size = SIZE_512KiB,
  1399. .cmd_set = P_ID_AMD_STD,
  1400. .nr_regions = 1,
  1401. .regions = {
  1402. ERASEINFO(0x01000,96),
  1403. }
  1404. }, {
  1405. .mfr_id = MANUFACTURER_SST,
  1406. .dev_id = SST49LF040A,
  1407. .name = "SST 49LF040A",
  1408. .devtypes = CFI_DEVICETYPE_X8,
  1409. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1410. .dev_size = SIZE_512KiB,
  1411. .cmd_set = P_ID_AMD_STD,
  1412. .nr_regions = 1,
  1413. .regions = {
  1414. ERASEINFO(0x01000,128),
  1415. }
  1416. }, {
  1417. .mfr_id = MANUFACTURER_SST,
  1418. .dev_id = SST49LF080A,
  1419. .name = "SST 49LF080A",
  1420. .devtypes = CFI_DEVICETYPE_X8,
  1421. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1422. .dev_size = SIZE_1MiB,
  1423. .cmd_set = P_ID_AMD_STD,
  1424. .nr_regions = 1,
  1425. .regions = {
  1426. ERASEINFO(0x01000,256),
  1427. }
  1428. }, {
  1429. .mfr_id = MANUFACTURER_SST, /* should be CFI */
  1430. .dev_id = SST39LF160,
  1431. .name = "SST 39LF160",
  1432. .devtypes = CFI_DEVICETYPE_X16,
  1433. .uaddr = MTD_UADDR_0xAAAA_0x5555,
  1434. .dev_size = SIZE_2MiB,
  1435. .cmd_set = P_ID_AMD_STD,
  1436. .nr_regions = 2,
  1437. .regions = {
  1438. ERASEINFO(0x1000,256),
  1439. ERASEINFO(0x1000,256)
  1440. }
  1441. }, {
  1442. .mfr_id = MANUFACTURER_SST, /* should be CFI */
  1443. .dev_id = SST39VF1601,
  1444. .name = "SST 39VF1601",
  1445. .devtypes = CFI_DEVICETYPE_X16,
  1446. .uaddr = MTD_UADDR_0xAAAA_0x5555,
  1447. .dev_size = SIZE_2MiB,
  1448. .cmd_set = P_ID_AMD_STD,
  1449. .nr_regions = 2,
  1450. .regions = {
  1451. ERASEINFO(0x1000,256),
  1452. ERASEINFO(0x1000,256)
  1453. }
  1454. }, {
  1455. .mfr_id = MANUFACTURER_SST, /* should be CFI */
  1456. .dev_id = SST39VF3201,
  1457. .name = "SST 39VF3201",
  1458. .devtypes = CFI_DEVICETYPE_X16,
  1459. .uaddr = MTD_UADDR_0xAAAA_0x5555,
  1460. .dev_size = SIZE_4MiB,
  1461. .cmd_set = P_ID_AMD_STD,
  1462. .nr_regions = 4,
  1463. .regions = {
  1464. ERASEINFO(0x1000,256),
  1465. ERASEINFO(0x1000,256),
  1466. ERASEINFO(0x1000,256),
  1467. ERASEINFO(0x1000,256)
  1468. }
  1469. }, {
  1470. .mfr_id = MANUFACTURER_SST,
  1471. .dev_id = SST36VF3203,
  1472. .name = "SST 36VF3203",
  1473. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1474. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1475. .dev_size = SIZE_4MiB,
  1476. .cmd_set = P_ID_AMD_STD,
  1477. .nr_regions = 1,
  1478. .regions = {
  1479. ERASEINFO(0x10000,64),
  1480. }
  1481. }, {
  1482. .mfr_id = MANUFACTURER_ST,
  1483. .dev_id = M29F800AB,
  1484. .name = "ST M29F800AB",
  1485. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1486. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1487. .dev_size = SIZE_1MiB,
  1488. .cmd_set = P_ID_AMD_STD,
  1489. .nr_regions = 4,
  1490. .regions = {
  1491. ERASEINFO(0x04000,1),
  1492. ERASEINFO(0x02000,2),
  1493. ERASEINFO(0x08000,1),
  1494. ERASEINFO(0x10000,15),
  1495. }
  1496. }, {
  1497. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1498. .dev_id = M29W800DT,
  1499. .name = "ST M29W800DT",
  1500. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1501. .uaddr = MTD_UADDR_0x5555_0x2AAA, /* ???? */
  1502. .dev_size = SIZE_1MiB,
  1503. .cmd_set = P_ID_AMD_STD,
  1504. .nr_regions = 4,
  1505. .regions = {
  1506. ERASEINFO(0x10000,15),
  1507. ERASEINFO(0x08000,1),
  1508. ERASEINFO(0x02000,2),
  1509. ERASEINFO(0x04000,1)
  1510. }
  1511. }, {
  1512. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1513. .dev_id = M29W800DB,
  1514. .name = "ST M29W800DB",
  1515. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1516. .uaddr = MTD_UADDR_0x5555_0x2AAA, /* ???? */
  1517. .dev_size = SIZE_1MiB,
  1518. .cmd_set = P_ID_AMD_STD,
  1519. .nr_regions = 4,
  1520. .regions = {
  1521. ERASEINFO(0x04000,1),
  1522. ERASEINFO(0x02000,2),
  1523. ERASEINFO(0x08000,1),
  1524. ERASEINFO(0x10000,15)
  1525. }
  1526. }, {
  1527. .mfr_id = MANUFACTURER_ST,
  1528. .dev_id = M29W400DT,
  1529. .name = "ST M29W400DT",
  1530. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1531. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1532. .dev_size = SIZE_512KiB,
  1533. .cmd_set = P_ID_AMD_STD,
  1534. .nr_regions = 4,
  1535. .regions = {
  1536. ERASEINFO(0x04000,7),
  1537. ERASEINFO(0x02000,1),
  1538. ERASEINFO(0x08000,2),
  1539. ERASEINFO(0x10000,1)
  1540. }
  1541. }, {
  1542. .mfr_id = MANUFACTURER_ST,
  1543. .dev_id = M29W400DB,
  1544. .name = "ST M29W400DB",
  1545. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1546. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1547. .dev_size = SIZE_512KiB,
  1548. .cmd_set = P_ID_AMD_STD,
  1549. .nr_regions = 4,
  1550. .regions = {
  1551. ERASEINFO(0x04000,1),
  1552. ERASEINFO(0x02000,2),
  1553. ERASEINFO(0x08000,1),
  1554. ERASEINFO(0x10000,7)
  1555. }
  1556. }, {
  1557. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1558. .dev_id = M29W160DT,
  1559. .name = "ST M29W160DT",
  1560. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1561. .uaddr = MTD_UADDR_0x0555_0x02AA, /* ???? */
  1562. .dev_size = SIZE_2MiB,
  1563. .cmd_set = P_ID_AMD_STD,
  1564. .nr_regions = 4,
  1565. .regions = {
  1566. ERASEINFO(0x10000,31),
  1567. ERASEINFO(0x08000,1),
  1568. ERASEINFO(0x02000,2),
  1569. ERASEINFO(0x04000,1)
  1570. }
  1571. }, {
  1572. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1573. .dev_id = M29W160DB,
  1574. .name = "ST M29W160DB",
  1575. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1576. .uaddr = MTD_UADDR_0x0555_0x02AA, /* ???? */
  1577. .dev_size = SIZE_2MiB,
  1578. .cmd_set = P_ID_AMD_STD,
  1579. .nr_regions = 4,
  1580. .regions = {
  1581. ERASEINFO(0x04000,1),
  1582. ERASEINFO(0x02000,2),
  1583. ERASEINFO(0x08000,1),
  1584. ERASEINFO(0x10000,31)
  1585. }
  1586. }, {
  1587. .mfr_id = MANUFACTURER_ST,
  1588. .dev_id = M29W040B,
  1589. .name = "ST M29W040B",
  1590. .devtypes = CFI_DEVICETYPE_X8,
  1591. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1592. .dev_size = SIZE_512KiB,
  1593. .cmd_set = P_ID_AMD_STD,
  1594. .nr_regions = 1,
  1595. .regions = {
  1596. ERASEINFO(0x10000,8),
  1597. }
  1598. }, {
  1599. .mfr_id = MANUFACTURER_ST,
  1600. .dev_id = M50FW040,
  1601. .name = "ST M50FW040",
  1602. .devtypes = CFI_DEVICETYPE_X8,
  1603. .uaddr = MTD_UADDR_UNNECESSARY,
  1604. .dev_size = SIZE_512KiB,
  1605. .cmd_set = P_ID_INTEL_EXT,
  1606. .nr_regions = 1,
  1607. .regions = {
  1608. ERASEINFO(0x10000,8),
  1609. }
  1610. }, {
  1611. .mfr_id = MANUFACTURER_ST,
  1612. .dev_id = M50FW080,
  1613. .name = "ST M50FW080",
  1614. .devtypes = CFI_DEVICETYPE_X8,
  1615. .uaddr = MTD_UADDR_UNNECESSARY,
  1616. .dev_size = SIZE_1MiB,
  1617. .cmd_set = P_ID_INTEL_EXT,
  1618. .nr_regions = 1,
  1619. .regions = {
  1620. ERASEINFO(0x10000,16),
  1621. }
  1622. }, {
  1623. .mfr_id = MANUFACTURER_ST,
  1624. .dev_id = M50FW016,
  1625. .name = "ST M50FW016",
  1626. .devtypes = CFI_DEVICETYPE_X8,
  1627. .uaddr = MTD_UADDR_UNNECESSARY,
  1628. .dev_size = SIZE_2MiB,
  1629. .cmd_set = P_ID_INTEL_EXT,
  1630. .nr_regions = 1,
  1631. .regions = {
  1632. ERASEINFO(0x10000,32),
  1633. }
  1634. }, {
  1635. .mfr_id = MANUFACTURER_ST,
  1636. .dev_id = M50LPW080,
  1637. .name = "ST M50LPW080",
  1638. .devtypes = CFI_DEVICETYPE_X8,
  1639. .uaddr = MTD_UADDR_UNNECESSARY,
  1640. .dev_size = SIZE_1MiB,
  1641. .cmd_set = P_ID_INTEL_EXT,
  1642. .nr_regions = 1,
  1643. .regions = {
  1644. ERASEINFO(0x10000,16),
  1645. },
  1646. }, {
  1647. .mfr_id = MANUFACTURER_ST,
  1648. .dev_id = M50FLW080A,
  1649. .name = "ST M50FLW080A",
  1650. .devtypes = CFI_DEVICETYPE_X8,
  1651. .uaddr = MTD_UADDR_UNNECESSARY,
  1652. .dev_size = SIZE_1MiB,
  1653. .cmd_set = P_ID_INTEL_EXT,
  1654. .nr_regions = 4,
  1655. .regions = {
  1656. ERASEINFO(0x1000,16),
  1657. ERASEINFO(0x10000,13),
  1658. ERASEINFO(0x1000,16),
  1659. ERASEINFO(0x1000,16),
  1660. }
  1661. }, {
  1662. .mfr_id = MANUFACTURER_ST,
  1663. .dev_id = M50FLW080B,
  1664. .name = "ST M50FLW080B",
  1665. .devtypes = CFI_DEVICETYPE_X8,
  1666. .uaddr = MTD_UADDR_UNNECESSARY,
  1667. .dev_size = SIZE_1MiB,
  1668. .cmd_set = P_ID_INTEL_EXT,
  1669. .nr_regions = 4,
  1670. .regions = {
  1671. ERASEINFO(0x1000,16),
  1672. ERASEINFO(0x1000,16),
  1673. ERASEINFO(0x10000,13),
  1674. ERASEINFO(0x1000,16),
  1675. }
  1676. }, {
  1677. .mfr_id = MANUFACTURER_TOSHIBA,
  1678. .dev_id = TC58FVT160,
  1679. .name = "Toshiba TC58FVT160",
  1680. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1681. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1682. .dev_size = SIZE_2MiB,
  1683. .cmd_set = P_ID_AMD_STD,
  1684. .nr_regions = 4,
  1685. .regions = {
  1686. ERASEINFO(0x10000,31),
  1687. ERASEINFO(0x08000,1),
  1688. ERASEINFO(0x02000,2),
  1689. ERASEINFO(0x04000,1)
  1690. }
  1691. }, {
  1692. .mfr_id = MANUFACTURER_TOSHIBA,
  1693. .dev_id = TC58FVB160,
  1694. .name = "Toshiba TC58FVB160",
  1695. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1696. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1697. .dev_size = SIZE_2MiB,
  1698. .cmd_set = P_ID_AMD_STD,
  1699. .nr_regions = 4,
  1700. .regions = {
  1701. ERASEINFO(0x04000,1),
  1702. ERASEINFO(0x02000,2),
  1703. ERASEINFO(0x08000,1),
  1704. ERASEINFO(0x10000,31)
  1705. }
  1706. }, {
  1707. .mfr_id = MANUFACTURER_TOSHIBA,
  1708. .dev_id = TC58FVB321,
  1709. .name = "Toshiba TC58FVB321",
  1710. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1711. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1712. .dev_size = SIZE_4MiB,
  1713. .cmd_set = P_ID_AMD_STD,
  1714. .nr_regions = 2,
  1715. .regions = {
  1716. ERASEINFO(0x02000,8),
  1717. ERASEINFO(0x10000,63)
  1718. }
  1719. }, {
  1720. .mfr_id = MANUFACTURER_TOSHIBA,
  1721. .dev_id = TC58FVT321,
  1722. .name = "Toshiba TC58FVT321",
  1723. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1724. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1725. .dev_size = SIZE_4MiB,
  1726. .cmd_set = P_ID_AMD_STD,
  1727. .nr_regions = 2,
  1728. .regions = {
  1729. ERASEINFO(0x10000,63),
  1730. ERASEINFO(0x02000,8)
  1731. }
  1732. }, {
  1733. .mfr_id = MANUFACTURER_TOSHIBA,
  1734. .dev_id = TC58FVB641,
  1735. .name = "Toshiba TC58FVB641",
  1736. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1737. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1738. .dev_size = SIZE_8MiB,
  1739. .cmd_set = P_ID_AMD_STD,
  1740. .nr_regions = 2,
  1741. .regions = {
  1742. ERASEINFO(0x02000,8),
  1743. ERASEINFO(0x10000,127)
  1744. }
  1745. }, {
  1746. .mfr_id = MANUFACTURER_TOSHIBA,
  1747. .dev_id = TC58FVT641,
  1748. .name = "Toshiba TC58FVT641",
  1749. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1750. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1751. .dev_size = SIZE_8MiB,
  1752. .cmd_set = P_ID_AMD_STD,
  1753. .nr_regions = 2,
  1754. .regions = {
  1755. ERASEINFO(0x10000,127),
  1756. ERASEINFO(0x02000,8)
  1757. }
  1758. }, {
  1759. .mfr_id = MANUFACTURER_WINBOND,
  1760. .dev_id = W49V002A,
  1761. .name = "Winbond W49V002A",
  1762. .devtypes = CFI_DEVICETYPE_X8,
  1763. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1764. .dev_size = SIZE_256KiB,
  1765. .cmd_set = P_ID_AMD_STD,
  1766. .nr_regions = 4,
  1767. .regions = {
  1768. ERASEINFO(0x10000, 3),
  1769. ERASEINFO(0x08000, 1),
  1770. ERASEINFO(0x02000, 2),
  1771. ERASEINFO(0x04000, 1),
  1772. }
  1773. }
  1774. };
  1775. static inline u32 jedec_read_mfr(struct map_info *map, uint32_t base,
  1776. struct cfi_private *cfi)
  1777. {
  1778. map_word result;
  1779. unsigned long mask;
  1780. int bank = 0;
  1781. /* According to JEDEC "Standard Manufacturer's Identification Code"
  1782. * (http://www.jedec.org/download/search/jep106W.pdf)
  1783. * several first banks can contain 0x7f instead of actual ID
  1784. */
  1785. do {
  1786. uint32_t ofs = cfi_build_cmd_addr(0 + (bank << 8), map, cfi);
  1787. mask = (1 << (cfi->device_type * 8)) - 1;
  1788. result = map_read(map, base + ofs);
  1789. bank++;
  1790. } while ((result.x[0] & mask) == CONTINUATION_CODE);
  1791. return result.x[0] & mask;
  1792. }
  1793. static inline u32 jedec_read_id(struct map_info *map, uint32_t base,
  1794. struct cfi_private *cfi)
  1795. {
  1796. map_word result;
  1797. unsigned long mask;
  1798. u32 ofs = cfi_build_cmd_addr(1, map, cfi);
  1799. mask = (1 << (cfi->device_type * 8)) -1;
  1800. result = map_read(map, base + ofs);
  1801. return result.x[0] & mask;
  1802. }
  1803. static void jedec_reset(u32 base, struct map_info *map, struct cfi_private *cfi)
  1804. {
  1805. /* Reset */
  1806. /* after checking the datasheets for SST, MACRONIX and ATMEL
  1807. * (oh and incidentaly the jedec spec - 3.5.3.3) the reset
  1808. * sequence is *supposed* to be 0xaa at 0x5555, 0x55 at
  1809. * 0x2aaa, 0xF0 at 0x5555 this will not affect the AMD chips
  1810. * as they will ignore the writes and dont care what address
  1811. * the F0 is written to */
  1812. if (cfi->addr_unlock1) {
  1813. DEBUG( MTD_DEBUG_LEVEL3,
  1814. "reset unlock called %x %x \n",
  1815. cfi->addr_unlock1,cfi->addr_unlock2);
  1816. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1817. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1818. }
  1819. cfi_send_gen_cmd(0xF0, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1820. /* Some misdesigned Intel chips do not respond for 0xF0 for a reset,
  1821. * so ensure we're in read mode. Send both the Intel and the AMD command
  1822. * for this. Intel uses 0xff for this, AMD uses 0xff for NOP, so
  1823. * this should be safe.
  1824. */
  1825. cfi_send_gen_cmd(0xFF, 0, base, map, cfi, cfi->device_type, NULL);
  1826. /* FIXME - should have reset delay before continuing */
  1827. }
  1828. static int cfi_jedec_setup(struct cfi_private *p_cfi, int index)
  1829. {
  1830. int i,num_erase_regions;
  1831. uint8_t uaddr;
  1832. if (! (jedec_table[index].devtypes & p_cfi->device_type)) {
  1833. DEBUG(MTD_DEBUG_LEVEL1, "Rejecting potential %s with incompatible %d-bit device type\n",
  1834. jedec_table[index].name, 4 * (1<<p_cfi->device_type));
  1835. return 0;
  1836. }
  1837. printk(KERN_INFO "Found: %s\n",jedec_table[index].name);
  1838. num_erase_regions = jedec_table[index].nr_regions;
  1839. p_cfi->cfiq = kmalloc(sizeof(struct cfi_ident) + num_erase_regions * 4, GFP_KERNEL);
  1840. if (!p_cfi->cfiq) {
  1841. //xx printk(KERN_WARNING "%s: kmalloc failed for CFI ident structure\n", map->name);
  1842. return 0;
  1843. }
  1844. memset(p_cfi->cfiq,0,sizeof(struct cfi_ident));
  1845. p_cfi->cfiq->P_ID = jedec_table[index].cmd_set;
  1846. p_cfi->cfiq->NumEraseRegions = jedec_table[index].nr_regions;
  1847. p_cfi->cfiq->DevSize = jedec_table[index].dev_size;
  1848. p_cfi->cfi_mode = CFI_MODE_JEDEC;
  1849. for (i=0; i<num_erase_regions; i++){
  1850. p_cfi->cfiq->EraseRegionInfo[i] = jedec_table[index].regions[i];
  1851. }
  1852. p_cfi->cmdset_priv = NULL;
  1853. /* This may be redundant for some cases, but it doesn't hurt */
  1854. p_cfi->mfr = jedec_table[index].mfr_id;
  1855. p_cfi->id = jedec_table[index].dev_id;
  1856. uaddr = jedec_table[index].uaddr;
  1857. /* The table has unlock addresses in _bytes_, and we try not to let
  1858. our brains explode when we see the datasheets talking about address
  1859. lines numbered from A-1 to A18. The CFI table has unlock addresses
  1860. in device-words according to the mode the device is connected in */
  1861. p_cfi->addr_unlock1 = unlock_addrs[uaddr].addr1 / p_cfi->device_type;
  1862. p_cfi->addr_unlock2 = unlock_addrs[uaddr].addr2 / p_cfi->device_type;
  1863. return 1; /* ok */
  1864. }
  1865. /*
  1866. * There is a BIG problem properly ID'ing the JEDEC device and guaranteeing
  1867. * the mapped address, unlock addresses, and proper chip ID. This function
  1868. * attempts to minimize errors. It is doubtfull that this probe will ever
  1869. * be perfect - consequently there should be some module parameters that
  1870. * could be manually specified to force the chip info.
  1871. */
  1872. static inline int jedec_match( uint32_t base,
  1873. struct map_info *map,
  1874. struct cfi_private *cfi,
  1875. const struct amd_flash_info *finfo )
  1876. {
  1877. int rc = 0; /* failure until all tests pass */
  1878. u32 mfr, id;
  1879. uint8_t uaddr;
  1880. /*
  1881. * The IDs must match. For X16 and X32 devices operating in
  1882. * a lower width ( X8 or X16 ), the device ID's are usually just
  1883. * the lower byte(s) of the larger device ID for wider mode. If
  1884. * a part is found that doesn't fit this assumption (device id for
  1885. * smaller width mode is completely unrealated to full-width mode)
  1886. * then the jedec_table[] will have to be augmented with the IDs
  1887. * for different widths.
  1888. */
  1889. switch (cfi->device_type) {
  1890. case CFI_DEVICETYPE_X8:
  1891. mfr = (uint8_t)finfo->mfr_id;
  1892. id = (uint8_t)finfo->dev_id;
  1893. /* bjd: it seems that if we do this, we can end up
  1894. * detecting 16bit flashes as an 8bit device, even though
  1895. * there aren't.
  1896. */
  1897. if (finfo->dev_id > 0xff) {
  1898. DEBUG( MTD_DEBUG_LEVEL3, "%s(): ID is not 8bit\n",
  1899. __func__);
  1900. goto match_done;
  1901. }
  1902. break;
  1903. case CFI_DEVICETYPE_X16:
  1904. mfr = (uint16_t)finfo->mfr_id;
  1905. id = (uint16_t)finfo->dev_id;
  1906. break;
  1907. case CFI_DEVICETYPE_X32:
  1908. mfr = (uint16_t)finfo->mfr_id;
  1909. id = (uint32_t)finfo->dev_id;
  1910. break;
  1911. default:
  1912. printk(KERN_WARNING
  1913. "MTD %s(): Unsupported device type %d\n",
  1914. __func__, cfi->device_type);
  1915. goto match_done;
  1916. }
  1917. if ( cfi->mfr != mfr || cfi->id != id ) {
  1918. goto match_done;
  1919. }
  1920. /* the part size must fit in the memory window */
  1921. DEBUG( MTD_DEBUG_LEVEL3,
  1922. "MTD %s(): Check fit 0x%.8x + 0x%.8x = 0x%.8x\n",
  1923. __func__, base, 1 << finfo->dev_size, base + (1 << finfo->dev_size) );
  1924. if ( base + cfi_interleave(cfi) * ( 1 << finfo->dev_size ) > map->size ) {
  1925. DEBUG( MTD_DEBUG_LEVEL3,
  1926. "MTD %s(): 0x%.4x 0x%.4x %dKiB doesn't fit\n",
  1927. __func__, finfo->mfr_id, finfo->dev_id,
  1928. 1 << finfo->dev_size );
  1929. goto match_done;
  1930. }
  1931. if (! (finfo->devtypes & cfi->device_type))
  1932. goto match_done;
  1933. uaddr = finfo->uaddr;
  1934. DEBUG( MTD_DEBUG_LEVEL3, "MTD %s(): check unlock addrs 0x%.4x 0x%.4x\n",
  1935. __func__, cfi->addr_unlock1, cfi->addr_unlock2 );
  1936. if ( MTD_UADDR_UNNECESSARY != uaddr && MTD_UADDR_DONT_CARE != uaddr
  1937. && ( unlock_addrs[uaddr].addr1 / cfi->device_type != cfi->addr_unlock1 ||
  1938. unlock_addrs[uaddr].addr2 / cfi->device_type != cfi->addr_unlock2 ) ) {
  1939. DEBUG( MTD_DEBUG_LEVEL3,
  1940. "MTD %s(): 0x%.4x 0x%.4x did not match\n",
  1941. __func__,
  1942. unlock_addrs[uaddr].addr1,
  1943. unlock_addrs[uaddr].addr2);
  1944. goto match_done;
  1945. }
  1946. /*
  1947. * Make sure the ID's dissappear when the device is taken out of
  1948. * ID mode. The only time this should fail when it should succeed
  1949. * is when the ID's are written as data to the same
  1950. * addresses. For this rare and unfortunate case the chip
  1951. * cannot be probed correctly.
  1952. * FIXME - write a driver that takes all of the chip info as
  1953. * module parameters, doesn't probe but forces a load.
  1954. */
  1955. DEBUG( MTD_DEBUG_LEVEL3,
  1956. "MTD %s(): check ID's disappear when not in ID mode\n",
  1957. __func__ );
  1958. jedec_reset( base, map, cfi );
  1959. mfr = jedec_read_mfr( map, base, cfi );
  1960. id = jedec_read_id( map, base, cfi );
  1961. if ( mfr == cfi->mfr && id == cfi->id ) {
  1962. DEBUG( MTD_DEBUG_LEVEL3,
  1963. "MTD %s(): ID 0x%.2x:0x%.2x did not change after reset:\n"
  1964. "You might need to manually specify JEDEC parameters.\n",
  1965. __func__, cfi->mfr, cfi->id );
  1966. goto match_done;
  1967. }
  1968. /* all tests passed - mark as success */
  1969. rc = 1;
  1970. /*
  1971. * Put the device back in ID mode - only need to do this if we
  1972. * were truly frobbing a real device.
  1973. */
  1974. DEBUG( MTD_DEBUG_LEVEL3, "MTD %s(): return to ID mode\n", __func__ );
  1975. if (cfi->addr_unlock1) {
  1976. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1977. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1978. }
  1979. cfi_send_gen_cmd(0x90, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1980. /* FIXME - should have a delay before continuing */
  1981. match_done:
  1982. return rc;
  1983. }
  1984. static int jedec_probe_chip(struct map_info *map, __u32 base,
  1985. unsigned long *chip_map, struct cfi_private *cfi)
  1986. {
  1987. int i;
  1988. enum uaddr uaddr_idx = MTD_UADDR_NOT_SUPPORTED;
  1989. u32 probe_offset1, probe_offset2;
  1990. retry:
  1991. if (!cfi->numchips) {
  1992. uaddr_idx++;
  1993. if (MTD_UADDR_UNNECESSARY == uaddr_idx)
  1994. return 0;
  1995. cfi->addr_unlock1 = unlock_addrs[uaddr_idx].addr1 / cfi->device_type;
  1996. cfi->addr_unlock2 = unlock_addrs[uaddr_idx].addr2 / cfi->device_type;
  1997. }
  1998. /* Make certain we aren't probing past the end of map */
  1999. if (base >= map->size) {
  2000. printk(KERN_NOTICE
  2001. "Probe at base(0x%08x) past the end of the map(0x%08lx)\n",
  2002. base, map->size -1);
  2003. return 0;
  2004. }
  2005. /* Ensure the unlock addresses we try stay inside the map */
  2006. probe_offset1 = cfi_build_cmd_addr(cfi->addr_unlock1, map, cfi);
  2007. probe_offset2 = cfi_build_cmd_addr(cfi->addr_unlock2, map, cfi);
  2008. if ( ((base + probe_offset1 + map_bankwidth(map)) >= map->size) ||
  2009. ((base + probe_offset2 + map_bankwidth(map)) >= map->size))
  2010. goto retry;
  2011. /* Reset */
  2012. jedec_reset(base, map, cfi);
  2013. /* Autoselect Mode */
  2014. if(cfi->addr_unlock1) {
  2015. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  2016. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  2017. }
  2018. cfi_send_gen_cmd(0x90, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  2019. /* FIXME - should have a delay before continuing */
  2020. if (!cfi->numchips) {
  2021. /* This is the first time we're called. Set up the CFI
  2022. stuff accordingly and return */
  2023. cfi->mfr = jedec_read_mfr(map, base, cfi);
  2024. cfi->id = jedec_read_id(map, base, cfi);
  2025. DEBUG(MTD_DEBUG_LEVEL3,
  2026. "Search for id:(%02x %02x) interleave(%d) type(%d)\n",
  2027. cfi->mfr, cfi->id, cfi_interleave(cfi), cfi->device_type);
  2028. for (i = 0; i < ARRAY_SIZE(jedec_table); i++) {
  2029. if ( jedec_match( base, map, cfi, &jedec_table[i] ) ) {
  2030. DEBUG( MTD_DEBUG_LEVEL3,
  2031. "MTD %s(): matched device 0x%x,0x%x unlock_addrs: 0x%.4x 0x%.4x\n",
  2032. __func__, cfi->mfr, cfi->id,
  2033. cfi->addr_unlock1, cfi->addr_unlock2 );
  2034. if (!cfi_jedec_setup(cfi, i))
  2035. return 0;
  2036. goto ok_out;
  2037. }
  2038. }
  2039. goto retry;
  2040. } else {
  2041. uint16_t mfr;
  2042. uint16_t id;
  2043. /* Make sure it is a chip of the same manufacturer and id */
  2044. mfr = jedec_read_mfr(map, base, cfi);
  2045. id = jedec_read_id(map, base, cfi);
  2046. if ((mfr != cfi->mfr) || (id != cfi->id)) {
  2047. printk(KERN_DEBUG "%s: Found different chip or no chip at all (mfr 0x%x, id 0x%x) at 0x%x\n",
  2048. map->name, mfr, id, base);
  2049. jedec_reset(base, map, cfi);
  2050. return 0;
  2051. }
  2052. }
  2053. /* Check each previous chip locations to see if it's an alias */
  2054. for (i=0; i < (base >> cfi->chipshift); i++) {
  2055. unsigned long start;
  2056. if(!test_bit(i, chip_map)) {
  2057. continue; /* Skip location; no valid chip at this address */
  2058. }
  2059. start = i << cfi->chipshift;
  2060. if (jedec_read_mfr(map, start, cfi) == cfi->mfr &&
  2061. jedec_read_id(map, start, cfi) == cfi->id) {
  2062. /* Eep. This chip also looks like it's in autoselect mode.
  2063. Is it an alias for the new one? */
  2064. jedec_reset(start, map, cfi);
  2065. /* If the device IDs go away, it's an alias */
  2066. if (jedec_read_mfr(map, base, cfi) != cfi->mfr ||
  2067. jedec_read_id(map, base, cfi) != cfi->id) {
  2068. printk(KERN_DEBUG "%s: Found an alias at 0x%x for the chip at 0x%lx\n",
  2069. map->name, base, start);
  2070. return 0;
  2071. }
  2072. /* Yes, it's actually got the device IDs as data. Most
  2073. * unfortunate. Stick the new chip in read mode
  2074. * too and if it's the same, assume it's an alias. */
  2075. /* FIXME: Use other modes to do a proper check */
  2076. jedec_reset(base, map, cfi);
  2077. if (jedec_read_mfr(map, base, cfi) == cfi->mfr &&
  2078. jedec_read_id(map, base, cfi) == cfi->id) {
  2079. printk(KERN_DEBUG "%s: Found an alias at 0x%x for the chip at 0x%lx\n",
  2080. map->name, base, start);
  2081. return 0;
  2082. }
  2083. }
  2084. }
  2085. /* OK, if we got to here, then none of the previous chips appear to
  2086. be aliases for the current one. */
  2087. set_bit((base >> cfi->chipshift), chip_map); /* Update chip map */
  2088. cfi->numchips++;
  2089. ok_out:
  2090. /* Put it back into Read Mode */
  2091. jedec_reset(base, map, cfi);
  2092. printk(KERN_INFO "%s: Found %d x%d devices at 0x%x in %d-bit bank\n",
  2093. map->name, cfi_interleave(cfi), cfi->device_type*8, base,
  2094. map->bankwidth*8);
  2095. return 1;
  2096. }
  2097. static struct chip_probe jedec_chip_probe = {
  2098. .name = "JEDEC",
  2099. .probe_chip = jedec_probe_chip
  2100. };
  2101. static struct mtd_info *jedec_probe(struct map_info *map)
  2102. {
  2103. /*
  2104. * Just use the generic probe stuff to call our CFI-specific
  2105. * chip_probe routine in all the possible permutations, etc.
  2106. */
  2107. return mtd_do_chip_probe(map, &jedec_chip_probe);
  2108. }
  2109. static struct mtd_chip_driver jedec_chipdrv = {
  2110. .probe = jedec_probe,
  2111. .name = "jedec_probe",
  2112. .module = THIS_MODULE
  2113. };
  2114. static int __init jedec_probe_init(void)
  2115. {
  2116. register_mtd_chip_driver(&jedec_chipdrv);
  2117. return 0;
  2118. }
  2119. static void __exit jedec_probe_exit(void)
  2120. {
  2121. unregister_mtd_chip_driver(&jedec_chipdrv);
  2122. }
  2123. module_init(jedec_probe_init);
  2124. module_exit(jedec_probe_exit);
  2125. MODULE_LICENSE("GPL");
  2126. MODULE_AUTHOR("Erwin Authried <eauth@softsys.co.at> et al.");
  2127. MODULE_DESCRIPTION("Probe code for JEDEC-compliant flash chips");