sm501.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767
  1. /* linux/drivers/mfd/sm501.c
  2. *
  3. * Copyright (C) 2006 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. * Vincent Sanders <vince@simtec.co.uk>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * SM501 MFD driver
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/delay.h>
  16. #include <linux/init.h>
  17. #include <linux/list.h>
  18. #include <linux/device.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pci.h>
  21. #include <linux/i2c-gpio.h>
  22. #include <linux/sm501.h>
  23. #include <linux/sm501-regs.h>
  24. #include <linux/serial_8250.h>
  25. #include <asm/io.h>
  26. struct sm501_device {
  27. struct list_head list;
  28. struct platform_device pdev;
  29. };
  30. struct sm501_gpio;
  31. #ifdef CONFIG_MFD_SM501_GPIO
  32. #include <linux/gpio.h>
  33. struct sm501_gpio_chip {
  34. struct gpio_chip gpio;
  35. struct sm501_gpio *ourgpio; /* to get back to parent. */
  36. void __iomem *regbase;
  37. void __iomem *control; /* address of control reg. */
  38. };
  39. struct sm501_gpio {
  40. struct sm501_gpio_chip low;
  41. struct sm501_gpio_chip high;
  42. spinlock_t lock;
  43. unsigned int registered : 1;
  44. void __iomem *regs;
  45. struct resource *regs_res;
  46. };
  47. #else
  48. struct sm501_gpio {
  49. /* no gpio support, empty definition for sm501_devdata. */
  50. };
  51. #endif
  52. struct sm501_devdata {
  53. spinlock_t reg_lock;
  54. struct mutex clock_lock;
  55. struct list_head devices;
  56. struct sm501_gpio gpio;
  57. struct device *dev;
  58. struct resource *io_res;
  59. struct resource *mem_res;
  60. struct resource *regs_claim;
  61. struct sm501_platdata *platdata;
  62. unsigned int in_suspend;
  63. unsigned long pm_misc;
  64. int unit_power[20];
  65. unsigned int pdev_id;
  66. unsigned int irq;
  67. void __iomem *regs;
  68. unsigned int rev;
  69. };
  70. #define MHZ (1000 * 1000)
  71. #ifdef DEBUG
  72. static const unsigned int div_tab[] = {
  73. [0] = 1,
  74. [1] = 2,
  75. [2] = 4,
  76. [3] = 8,
  77. [4] = 16,
  78. [5] = 32,
  79. [6] = 64,
  80. [7] = 128,
  81. [8] = 3,
  82. [9] = 6,
  83. [10] = 12,
  84. [11] = 24,
  85. [12] = 48,
  86. [13] = 96,
  87. [14] = 192,
  88. [15] = 384,
  89. [16] = 5,
  90. [17] = 10,
  91. [18] = 20,
  92. [19] = 40,
  93. [20] = 80,
  94. [21] = 160,
  95. [22] = 320,
  96. [23] = 604,
  97. };
  98. static unsigned long decode_div(unsigned long pll2, unsigned long val,
  99. unsigned int lshft, unsigned int selbit,
  100. unsigned long mask)
  101. {
  102. if (val & selbit)
  103. pll2 = 288 * MHZ;
  104. return pll2 / div_tab[(val >> lshft) & mask];
  105. }
  106. #define fmt_freq(x) ((x) / MHZ), ((x) % MHZ), (x)
  107. /* sm501_dump_clk
  108. *
  109. * Print out the current clock configuration for the device
  110. */
  111. static void sm501_dump_clk(struct sm501_devdata *sm)
  112. {
  113. unsigned long misct = readl(sm->regs + SM501_MISC_TIMING);
  114. unsigned long pm0 = readl(sm->regs + SM501_POWER_MODE_0_CLOCK);
  115. unsigned long pm1 = readl(sm->regs + SM501_POWER_MODE_1_CLOCK);
  116. unsigned long pmc = readl(sm->regs + SM501_POWER_MODE_CONTROL);
  117. unsigned long sdclk0, sdclk1;
  118. unsigned long pll2 = 0;
  119. switch (misct & 0x30) {
  120. case 0x00:
  121. pll2 = 336 * MHZ;
  122. break;
  123. case 0x10:
  124. pll2 = 288 * MHZ;
  125. break;
  126. case 0x20:
  127. pll2 = 240 * MHZ;
  128. break;
  129. case 0x30:
  130. pll2 = 192 * MHZ;
  131. break;
  132. }
  133. sdclk0 = (misct & (1<<12)) ? pll2 : 288 * MHZ;
  134. sdclk0 /= div_tab[((misct >> 8) & 0xf)];
  135. sdclk1 = (misct & (1<<20)) ? pll2 : 288 * MHZ;
  136. sdclk1 /= div_tab[((misct >> 16) & 0xf)];
  137. dev_dbg(sm->dev, "MISCT=%08lx, PM0=%08lx, PM1=%08lx\n",
  138. misct, pm0, pm1);
  139. dev_dbg(sm->dev, "PLL2 = %ld.%ld MHz (%ld), SDCLK0=%08lx, SDCLK1=%08lx\n",
  140. fmt_freq(pll2), sdclk0, sdclk1);
  141. dev_dbg(sm->dev, "SDRAM: PM0=%ld, PM1=%ld\n", sdclk0, sdclk1);
  142. dev_dbg(sm->dev, "PM0[%c]: "
  143. "P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
  144. "M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
  145. (pmc & 3 ) == 0 ? '*' : '-',
  146. fmt_freq(decode_div(pll2, pm0, 24, 1<<29, 31)),
  147. fmt_freq(decode_div(pll2, pm0, 16, 1<<20, 15)),
  148. fmt_freq(decode_div(pll2, pm0, 8, 1<<12, 15)),
  149. fmt_freq(decode_div(pll2, pm0, 0, 1<<4, 15)));
  150. dev_dbg(sm->dev, "PM1[%c]: "
  151. "P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
  152. "M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
  153. (pmc & 3 ) == 1 ? '*' : '-',
  154. fmt_freq(decode_div(pll2, pm1, 24, 1<<29, 31)),
  155. fmt_freq(decode_div(pll2, pm1, 16, 1<<20, 15)),
  156. fmt_freq(decode_div(pll2, pm1, 8, 1<<12, 15)),
  157. fmt_freq(decode_div(pll2, pm1, 0, 1<<4, 15)));
  158. }
  159. static void sm501_dump_regs(struct sm501_devdata *sm)
  160. {
  161. void __iomem *regs = sm->regs;
  162. dev_info(sm->dev, "System Control %08x\n",
  163. readl(regs + SM501_SYSTEM_CONTROL));
  164. dev_info(sm->dev, "Misc Control %08x\n",
  165. readl(regs + SM501_MISC_CONTROL));
  166. dev_info(sm->dev, "GPIO Control Low %08x\n",
  167. readl(regs + SM501_GPIO31_0_CONTROL));
  168. dev_info(sm->dev, "GPIO Control Hi %08x\n",
  169. readl(regs + SM501_GPIO63_32_CONTROL));
  170. dev_info(sm->dev, "DRAM Control %08x\n",
  171. readl(regs + SM501_DRAM_CONTROL));
  172. dev_info(sm->dev, "Arbitration Ctrl %08x\n",
  173. readl(regs + SM501_ARBTRTN_CONTROL));
  174. dev_info(sm->dev, "Misc Timing %08x\n",
  175. readl(regs + SM501_MISC_TIMING));
  176. }
  177. static void sm501_dump_gate(struct sm501_devdata *sm)
  178. {
  179. dev_info(sm->dev, "CurrentGate %08x\n",
  180. readl(sm->regs + SM501_CURRENT_GATE));
  181. dev_info(sm->dev, "CurrentClock %08x\n",
  182. readl(sm->regs + SM501_CURRENT_CLOCK));
  183. dev_info(sm->dev, "PowerModeControl %08x\n",
  184. readl(sm->regs + SM501_POWER_MODE_CONTROL));
  185. }
  186. #else
  187. static inline void sm501_dump_gate(struct sm501_devdata *sm) { }
  188. static inline void sm501_dump_regs(struct sm501_devdata *sm) { }
  189. static inline void sm501_dump_clk(struct sm501_devdata *sm) { }
  190. #endif
  191. /* sm501_sync_regs
  192. *
  193. * ensure the
  194. */
  195. static void sm501_sync_regs(struct sm501_devdata *sm)
  196. {
  197. readl(sm->regs);
  198. }
  199. static inline void sm501_mdelay(struct sm501_devdata *sm, unsigned int delay)
  200. {
  201. /* during suspend/resume, we are currently not allowed to sleep,
  202. * so change to using mdelay() instead of msleep() if we
  203. * are in one of these paths */
  204. if (sm->in_suspend)
  205. mdelay(delay);
  206. else
  207. msleep(delay);
  208. }
  209. /* sm501_misc_control
  210. *
  211. * alters the miscellaneous control parameters
  212. */
  213. int sm501_misc_control(struct device *dev,
  214. unsigned long set, unsigned long clear)
  215. {
  216. struct sm501_devdata *sm = dev_get_drvdata(dev);
  217. unsigned long misc;
  218. unsigned long save;
  219. unsigned long to;
  220. spin_lock_irqsave(&sm->reg_lock, save);
  221. misc = readl(sm->regs + SM501_MISC_CONTROL);
  222. to = (misc & ~clear) | set;
  223. if (to != misc) {
  224. writel(to, sm->regs + SM501_MISC_CONTROL);
  225. sm501_sync_regs(sm);
  226. dev_dbg(sm->dev, "MISC_CONTROL %08lx\n", misc);
  227. }
  228. spin_unlock_irqrestore(&sm->reg_lock, save);
  229. return to;
  230. }
  231. EXPORT_SYMBOL_GPL(sm501_misc_control);
  232. /* sm501_modify_reg
  233. *
  234. * Modify a register in the SM501 which may be shared with other
  235. * drivers.
  236. */
  237. unsigned long sm501_modify_reg(struct device *dev,
  238. unsigned long reg,
  239. unsigned long set,
  240. unsigned long clear)
  241. {
  242. struct sm501_devdata *sm = dev_get_drvdata(dev);
  243. unsigned long data;
  244. unsigned long save;
  245. spin_lock_irqsave(&sm->reg_lock, save);
  246. data = readl(sm->regs + reg);
  247. data |= set;
  248. data &= ~clear;
  249. writel(data, sm->regs + reg);
  250. sm501_sync_regs(sm);
  251. spin_unlock_irqrestore(&sm->reg_lock, save);
  252. return data;
  253. }
  254. EXPORT_SYMBOL_GPL(sm501_modify_reg);
  255. /* sm501_unit_power
  256. *
  257. * alters the power active gate to set specific units on or off
  258. */
  259. int sm501_unit_power(struct device *dev, unsigned int unit, unsigned int to)
  260. {
  261. struct sm501_devdata *sm = dev_get_drvdata(dev);
  262. unsigned long mode;
  263. unsigned long gate;
  264. unsigned long clock;
  265. mutex_lock(&sm->clock_lock);
  266. mode = readl(sm->regs + SM501_POWER_MODE_CONTROL);
  267. gate = readl(sm->regs + SM501_CURRENT_GATE);
  268. clock = readl(sm->regs + SM501_CURRENT_CLOCK);
  269. mode &= 3; /* get current power mode */
  270. if (unit >= ARRAY_SIZE(sm->unit_power)) {
  271. dev_err(dev, "%s: bad unit %d\n", __func__, unit);
  272. goto already;
  273. }
  274. dev_dbg(sm->dev, "%s: unit %d, cur %d, to %d\n", __func__, unit,
  275. sm->unit_power[unit], to);
  276. if (to == 0 && sm->unit_power[unit] == 0) {
  277. dev_err(sm->dev, "unit %d is already shutdown\n", unit);
  278. goto already;
  279. }
  280. sm->unit_power[unit] += to ? 1 : -1;
  281. to = sm->unit_power[unit] ? 1 : 0;
  282. if (to) {
  283. if (gate & (1 << unit))
  284. goto already;
  285. gate |= (1 << unit);
  286. } else {
  287. if (!(gate & (1 << unit)))
  288. goto already;
  289. gate &= ~(1 << unit);
  290. }
  291. switch (mode) {
  292. case 1:
  293. writel(gate, sm->regs + SM501_POWER_MODE_0_GATE);
  294. writel(clock, sm->regs + SM501_POWER_MODE_0_CLOCK);
  295. mode = 0;
  296. break;
  297. case 2:
  298. case 0:
  299. writel(gate, sm->regs + SM501_POWER_MODE_1_GATE);
  300. writel(clock, sm->regs + SM501_POWER_MODE_1_CLOCK);
  301. mode = 1;
  302. break;
  303. default:
  304. return -1;
  305. }
  306. writel(mode, sm->regs + SM501_POWER_MODE_CONTROL);
  307. sm501_sync_regs(sm);
  308. dev_dbg(sm->dev, "gate %08lx, clock %08lx, mode %08lx\n",
  309. gate, clock, mode);
  310. sm501_mdelay(sm, 16);
  311. already:
  312. mutex_unlock(&sm->clock_lock);
  313. return gate;
  314. }
  315. EXPORT_SYMBOL_GPL(sm501_unit_power);
  316. /* Perform a rounded division. */
  317. static long sm501fb_round_div(long num, long denom)
  318. {
  319. /* n / d + 1 / 2 = (2n + d) / 2d */
  320. return (2 * num + denom) / (2 * denom);
  321. }
  322. /* clock value structure. */
  323. struct sm501_clock {
  324. unsigned long mclk;
  325. int divider;
  326. int shift;
  327. unsigned int m, n, k;
  328. };
  329. /* sm501_calc_clock
  330. *
  331. * Calculates the nearest discrete clock frequency that
  332. * can be achieved with the specified input clock.
  333. * the maximum divisor is 3 or 5
  334. */
  335. static int sm501_calc_clock(unsigned long freq,
  336. struct sm501_clock *clock,
  337. int max_div,
  338. unsigned long mclk,
  339. long *best_diff)
  340. {
  341. int ret = 0;
  342. int divider;
  343. int shift;
  344. long diff;
  345. /* try dividers 1 and 3 for CRT and for panel,
  346. try divider 5 for panel only.*/
  347. for (divider = 1; divider <= max_div; divider += 2) {
  348. /* try all 8 shift values.*/
  349. for (shift = 0; shift < 8; shift++) {
  350. /* Calculate difference to requested clock */
  351. diff = sm501fb_round_div(mclk, divider << shift) - freq;
  352. if (diff < 0)
  353. diff = -diff;
  354. /* If it is less than the current, use it */
  355. if (diff < *best_diff) {
  356. *best_diff = diff;
  357. clock->mclk = mclk;
  358. clock->divider = divider;
  359. clock->shift = shift;
  360. ret = 1;
  361. }
  362. }
  363. }
  364. return ret;
  365. }
  366. /* sm501_calc_pll
  367. *
  368. * Calculates the nearest discrete clock frequency that can be
  369. * achieved using the programmable PLL.
  370. * the maximum divisor is 3 or 5
  371. */
  372. static unsigned long sm501_calc_pll(unsigned long freq,
  373. struct sm501_clock *clock,
  374. int max_div)
  375. {
  376. unsigned long mclk;
  377. unsigned int m, n, k;
  378. long best_diff = 999999999;
  379. /*
  380. * The SM502 datasheet doesn't specify the min/max values for M and N.
  381. * N = 1 at least doesn't work in practice.
  382. */
  383. for (m = 2; m <= 255; m++) {
  384. for (n = 2; n <= 127; n++) {
  385. for (k = 0; k <= 1; k++) {
  386. mclk = (24000000UL * m / n) >> k;
  387. if (sm501_calc_clock(freq, clock, max_div,
  388. mclk, &best_diff)) {
  389. clock->m = m;
  390. clock->n = n;
  391. clock->k = k;
  392. }
  393. }
  394. }
  395. }
  396. /* Return best clock. */
  397. return clock->mclk / (clock->divider << clock->shift);
  398. }
  399. /* sm501_select_clock
  400. *
  401. * Calculates the nearest discrete clock frequency that can be
  402. * achieved using the 288MHz and 336MHz PLLs.
  403. * the maximum divisor is 3 or 5
  404. */
  405. static unsigned long sm501_select_clock(unsigned long freq,
  406. struct sm501_clock *clock,
  407. int max_div)
  408. {
  409. unsigned long mclk;
  410. long best_diff = 999999999;
  411. /* Try 288MHz and 336MHz clocks. */
  412. for (mclk = 288000000; mclk <= 336000000; mclk += 48000000) {
  413. sm501_calc_clock(freq, clock, max_div, mclk, &best_diff);
  414. }
  415. /* Return best clock. */
  416. return clock->mclk / (clock->divider << clock->shift);
  417. }
  418. /* sm501_set_clock
  419. *
  420. * set one of the four clock sources to the closest available frequency to
  421. * the one specified
  422. */
  423. unsigned long sm501_set_clock(struct device *dev,
  424. int clksrc,
  425. unsigned long req_freq)
  426. {
  427. struct sm501_devdata *sm = dev_get_drvdata(dev);
  428. unsigned long mode = readl(sm->regs + SM501_POWER_MODE_CONTROL);
  429. unsigned long gate = readl(sm->regs + SM501_CURRENT_GATE);
  430. unsigned long clock = readl(sm->regs + SM501_CURRENT_CLOCK);
  431. unsigned char reg;
  432. unsigned int pll_reg = 0;
  433. unsigned long sm501_freq; /* the actual frequency acheived */
  434. struct sm501_clock to;
  435. /* find achivable discrete frequency and setup register value
  436. * accordingly, V2XCLK, MCLK and M1XCLK are the same P2XCLK
  437. * has an extra bit for the divider */
  438. switch (clksrc) {
  439. case SM501_CLOCK_P2XCLK:
  440. /* This clock is divided in half so to achive the
  441. * requested frequency the value must be multiplied by
  442. * 2. This clock also has an additional pre divisor */
  443. if (sm->rev >= 0xC0) {
  444. /* SM502 -> use the programmable PLL */
  445. sm501_freq = (sm501_calc_pll(2 * req_freq,
  446. &to, 5) / 2);
  447. reg = to.shift & 0x07;/* bottom 3 bits are shift */
  448. if (to.divider == 3)
  449. reg |= 0x08; /* /3 divider required */
  450. else if (to.divider == 5)
  451. reg |= 0x10; /* /5 divider required */
  452. reg |= 0x40; /* select the programmable PLL */
  453. pll_reg = 0x20000 | (to.k << 15) | (to.n << 8) | to.m;
  454. } else {
  455. sm501_freq = (sm501_select_clock(2 * req_freq,
  456. &to, 5) / 2);
  457. reg = to.shift & 0x07;/* bottom 3 bits are shift */
  458. if (to.divider == 3)
  459. reg |= 0x08; /* /3 divider required */
  460. else if (to.divider == 5)
  461. reg |= 0x10; /* /5 divider required */
  462. if (to.mclk != 288000000)
  463. reg |= 0x20; /* which mclk pll is source */
  464. }
  465. break;
  466. case SM501_CLOCK_V2XCLK:
  467. /* This clock is divided in half so to achive the
  468. * requested frequency the value must be multiplied by 2. */
  469. sm501_freq = (sm501_select_clock(2 * req_freq, &to, 3) / 2);
  470. reg=to.shift & 0x07; /* bottom 3 bits are shift */
  471. if (to.divider == 3)
  472. reg |= 0x08; /* /3 divider required */
  473. if (to.mclk != 288000000)
  474. reg |= 0x10; /* which mclk pll is source */
  475. break;
  476. case SM501_CLOCK_MCLK:
  477. case SM501_CLOCK_M1XCLK:
  478. /* These clocks are the same and not further divided */
  479. sm501_freq = sm501_select_clock( req_freq, &to, 3);
  480. reg=to.shift & 0x07; /* bottom 3 bits are shift */
  481. if (to.divider == 3)
  482. reg |= 0x08; /* /3 divider required */
  483. if (to.mclk != 288000000)
  484. reg |= 0x10; /* which mclk pll is source */
  485. break;
  486. default:
  487. return 0; /* this is bad */
  488. }
  489. mutex_lock(&sm->clock_lock);
  490. mode = readl(sm->regs + SM501_POWER_MODE_CONTROL);
  491. gate = readl(sm->regs + SM501_CURRENT_GATE);
  492. clock = readl(sm->regs + SM501_CURRENT_CLOCK);
  493. clock = clock & ~(0xFF << clksrc);
  494. clock |= reg<<clksrc;
  495. mode &= 3; /* find current mode */
  496. switch (mode) {
  497. case 1:
  498. writel(gate, sm->regs + SM501_POWER_MODE_0_GATE);
  499. writel(clock, sm->regs + SM501_POWER_MODE_0_CLOCK);
  500. mode = 0;
  501. break;
  502. case 2:
  503. case 0:
  504. writel(gate, sm->regs + SM501_POWER_MODE_1_GATE);
  505. writel(clock, sm->regs + SM501_POWER_MODE_1_CLOCK);
  506. mode = 1;
  507. break;
  508. default:
  509. mutex_unlock(&sm->clock_lock);
  510. return -1;
  511. }
  512. writel(mode, sm->regs + SM501_POWER_MODE_CONTROL);
  513. if (pll_reg)
  514. writel(pll_reg, sm->regs + SM501_PROGRAMMABLE_PLL_CONTROL);
  515. sm501_sync_regs(sm);
  516. dev_dbg(sm->dev, "gate %08lx, clock %08lx, mode %08lx\n",
  517. gate, clock, mode);
  518. sm501_mdelay(sm, 16);
  519. mutex_unlock(&sm->clock_lock);
  520. sm501_dump_clk(sm);
  521. return sm501_freq;
  522. }
  523. EXPORT_SYMBOL_GPL(sm501_set_clock);
  524. /* sm501_find_clock
  525. *
  526. * finds the closest available frequency for a given clock
  527. */
  528. unsigned long sm501_find_clock(struct device *dev,
  529. int clksrc,
  530. unsigned long req_freq)
  531. {
  532. struct sm501_devdata *sm = dev_get_drvdata(dev);
  533. unsigned long sm501_freq; /* the frequency achiveable by the 501 */
  534. struct sm501_clock to;
  535. switch (clksrc) {
  536. case SM501_CLOCK_P2XCLK:
  537. if (sm->rev >= 0xC0) {
  538. /* SM502 -> use the programmable PLL */
  539. sm501_freq = (sm501_calc_pll(2 * req_freq,
  540. &to, 5) / 2);
  541. } else {
  542. sm501_freq = (sm501_select_clock(2 * req_freq,
  543. &to, 5) / 2);
  544. }
  545. break;
  546. case SM501_CLOCK_V2XCLK:
  547. sm501_freq = (sm501_select_clock(2 * req_freq, &to, 3) / 2);
  548. break;
  549. case SM501_CLOCK_MCLK:
  550. case SM501_CLOCK_M1XCLK:
  551. sm501_freq = sm501_select_clock(req_freq, &to, 3);
  552. break;
  553. default:
  554. sm501_freq = 0; /* error */
  555. }
  556. return sm501_freq;
  557. }
  558. EXPORT_SYMBOL_GPL(sm501_find_clock);
  559. static struct sm501_device *to_sm_device(struct platform_device *pdev)
  560. {
  561. return container_of(pdev, struct sm501_device, pdev);
  562. }
  563. /* sm501_device_release
  564. *
  565. * A release function for the platform devices we create to allow us to
  566. * free any items we allocated
  567. */
  568. static void sm501_device_release(struct device *dev)
  569. {
  570. kfree(to_sm_device(to_platform_device(dev)));
  571. }
  572. /* sm501_create_subdev
  573. *
  574. * Create a skeleton platform device with resources for passing to a
  575. * sub-driver
  576. */
  577. static struct platform_device *
  578. sm501_create_subdev(struct sm501_devdata *sm, char *name,
  579. unsigned int res_count, unsigned int platform_data_size)
  580. {
  581. struct sm501_device *smdev;
  582. smdev = kzalloc(sizeof(struct sm501_device) +
  583. (sizeof(struct resource) * res_count) +
  584. platform_data_size, GFP_KERNEL);
  585. if (!smdev)
  586. return NULL;
  587. smdev->pdev.dev.release = sm501_device_release;
  588. smdev->pdev.name = name;
  589. smdev->pdev.id = sm->pdev_id;
  590. smdev->pdev.dev.parent = sm->dev;
  591. if (res_count) {
  592. smdev->pdev.resource = (struct resource *)(smdev+1);
  593. smdev->pdev.num_resources = res_count;
  594. }
  595. if (platform_data_size)
  596. smdev->pdev.dev.platform_data = (void *)(smdev+1);
  597. return &smdev->pdev;
  598. }
  599. /* sm501_register_device
  600. *
  601. * Register a platform device created with sm501_create_subdev()
  602. */
  603. static int sm501_register_device(struct sm501_devdata *sm,
  604. struct platform_device *pdev)
  605. {
  606. struct sm501_device *smdev = to_sm_device(pdev);
  607. int ptr;
  608. int ret;
  609. for (ptr = 0; ptr < pdev->num_resources; ptr++) {
  610. printk(KERN_DEBUG "%s[%d] flags %08lx: %08llx..%08llx\n",
  611. pdev->name, ptr,
  612. pdev->resource[ptr].flags,
  613. (unsigned long long)pdev->resource[ptr].start,
  614. (unsigned long long)pdev->resource[ptr].end);
  615. }
  616. ret = platform_device_register(pdev);
  617. if (ret >= 0) {
  618. dev_dbg(sm->dev, "registered %s\n", pdev->name);
  619. list_add_tail(&smdev->list, &sm->devices);
  620. } else
  621. dev_err(sm->dev, "error registering %s (%d)\n",
  622. pdev->name, ret);
  623. return ret;
  624. }
  625. /* sm501_create_subio
  626. *
  627. * Fill in an IO resource for a sub device
  628. */
  629. static void sm501_create_subio(struct sm501_devdata *sm,
  630. struct resource *res,
  631. resource_size_t offs,
  632. resource_size_t size)
  633. {
  634. res->flags = IORESOURCE_MEM;
  635. res->parent = sm->io_res;
  636. res->start = sm->io_res->start + offs;
  637. res->end = res->start + size - 1;
  638. }
  639. /* sm501_create_mem
  640. *
  641. * Fill in an MEM resource for a sub device
  642. */
  643. static void sm501_create_mem(struct sm501_devdata *sm,
  644. struct resource *res,
  645. resource_size_t *offs,
  646. resource_size_t size)
  647. {
  648. *offs -= size; /* adjust memory size */
  649. res->flags = IORESOURCE_MEM;
  650. res->parent = sm->mem_res;
  651. res->start = sm->mem_res->start + *offs;
  652. res->end = res->start + size - 1;
  653. }
  654. /* sm501_create_irq
  655. *
  656. * Fill in an IRQ resource for a sub device
  657. */
  658. static void sm501_create_irq(struct sm501_devdata *sm,
  659. struct resource *res)
  660. {
  661. res->flags = IORESOURCE_IRQ;
  662. res->parent = NULL;
  663. res->start = res->end = sm->irq;
  664. }
  665. static int sm501_register_usbhost(struct sm501_devdata *sm,
  666. resource_size_t *mem_avail)
  667. {
  668. struct platform_device *pdev;
  669. pdev = sm501_create_subdev(sm, "sm501-usb", 3, 0);
  670. if (!pdev)
  671. return -ENOMEM;
  672. sm501_create_subio(sm, &pdev->resource[0], 0x40000, 0x20000);
  673. sm501_create_mem(sm, &pdev->resource[1], mem_avail, 256*1024);
  674. sm501_create_irq(sm, &pdev->resource[2]);
  675. return sm501_register_device(sm, pdev);
  676. }
  677. static void sm501_setup_uart_data(struct sm501_devdata *sm,
  678. struct plat_serial8250_port *uart_data,
  679. unsigned int offset)
  680. {
  681. uart_data->membase = sm->regs + offset;
  682. uart_data->mapbase = sm->io_res->start + offset;
  683. uart_data->iotype = UPIO_MEM;
  684. uart_data->irq = sm->irq;
  685. uart_data->flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_SHARE_IRQ;
  686. uart_data->regshift = 2;
  687. uart_data->uartclk = (9600 * 16);
  688. }
  689. static int sm501_register_uart(struct sm501_devdata *sm, int devices)
  690. {
  691. struct platform_device *pdev;
  692. struct plat_serial8250_port *uart_data;
  693. pdev = sm501_create_subdev(sm, "serial8250", 0,
  694. sizeof(struct plat_serial8250_port) * 3);
  695. if (!pdev)
  696. return -ENOMEM;
  697. uart_data = pdev->dev.platform_data;
  698. if (devices & SM501_USE_UART0) {
  699. sm501_setup_uart_data(sm, uart_data++, 0x30000);
  700. sm501_unit_power(sm->dev, SM501_GATE_UART0, 1);
  701. sm501_modify_reg(sm->dev, SM501_IRQ_MASK, 1 << 12, 0);
  702. sm501_modify_reg(sm->dev, SM501_GPIO63_32_CONTROL, 0x01e0, 0);
  703. }
  704. if (devices & SM501_USE_UART1) {
  705. sm501_setup_uart_data(sm, uart_data++, 0x30020);
  706. sm501_unit_power(sm->dev, SM501_GATE_UART1, 1);
  707. sm501_modify_reg(sm->dev, SM501_IRQ_MASK, 1 << 13, 0);
  708. sm501_modify_reg(sm->dev, SM501_GPIO63_32_CONTROL, 0x1e00, 0);
  709. }
  710. pdev->id = PLAT8250_DEV_SM501;
  711. return sm501_register_device(sm, pdev);
  712. }
  713. static int sm501_register_display(struct sm501_devdata *sm,
  714. resource_size_t *mem_avail)
  715. {
  716. struct platform_device *pdev;
  717. pdev = sm501_create_subdev(sm, "sm501-fb", 4, 0);
  718. if (!pdev)
  719. return -ENOMEM;
  720. sm501_create_subio(sm, &pdev->resource[0], 0x80000, 0x10000);
  721. sm501_create_subio(sm, &pdev->resource[1], 0x100000, 0x50000);
  722. sm501_create_mem(sm, &pdev->resource[2], mem_avail, *mem_avail);
  723. sm501_create_irq(sm, &pdev->resource[3]);
  724. return sm501_register_device(sm, pdev);
  725. }
  726. #ifdef CONFIG_MFD_SM501_GPIO
  727. static inline struct sm501_gpio_chip *to_sm501_gpio(struct gpio_chip *gc)
  728. {
  729. return container_of(gc, struct sm501_gpio_chip, gpio);
  730. }
  731. static inline struct sm501_devdata *sm501_gpio_to_dev(struct sm501_gpio *gpio)
  732. {
  733. return container_of(gpio, struct sm501_devdata, gpio);
  734. }
  735. static int sm501_gpio_get(struct gpio_chip *chip, unsigned offset)
  736. {
  737. struct sm501_gpio_chip *smgpio = to_sm501_gpio(chip);
  738. unsigned long result;
  739. result = readl(smgpio->regbase + SM501_GPIO_DATA_LOW);
  740. result >>= offset;
  741. return result & 1UL;
  742. }
  743. static void sm501_gpio_ensure_gpio(struct sm501_gpio_chip *smchip,
  744. unsigned long bit)
  745. {
  746. unsigned long ctrl;
  747. /* check and modify if this pin is not set as gpio. */
  748. if (readl(smchip->control) & bit) {
  749. dev_info(sm501_gpio_to_dev(smchip->ourgpio)->dev,
  750. "changing mode of gpio, bit %08lx\n", bit);
  751. ctrl = readl(smchip->control);
  752. ctrl &= ~bit;
  753. writel(ctrl, smchip->control);
  754. sm501_sync_regs(sm501_gpio_to_dev(smchip->ourgpio));
  755. }
  756. }
  757. static void sm501_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  758. {
  759. struct sm501_gpio_chip *smchip = to_sm501_gpio(chip);
  760. struct sm501_gpio *smgpio = smchip->ourgpio;
  761. unsigned long bit = 1 << offset;
  762. void __iomem *regs = smchip->regbase;
  763. unsigned long save;
  764. unsigned long val;
  765. dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d)\n",
  766. __func__, chip, offset);
  767. spin_lock_irqsave(&smgpio->lock, save);
  768. val = readl(regs + SM501_GPIO_DATA_LOW) & ~bit;
  769. if (value)
  770. val |= bit;
  771. writel(val, regs);
  772. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  773. sm501_gpio_ensure_gpio(smchip, bit);
  774. spin_unlock_irqrestore(&smgpio->lock, save);
  775. }
  776. static int sm501_gpio_input(struct gpio_chip *chip, unsigned offset)
  777. {
  778. struct sm501_gpio_chip *smchip = to_sm501_gpio(chip);
  779. struct sm501_gpio *smgpio = smchip->ourgpio;
  780. void __iomem *regs = smchip->regbase;
  781. unsigned long bit = 1 << offset;
  782. unsigned long save;
  783. unsigned long ddr;
  784. dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d)\n",
  785. __func__, chip, offset);
  786. spin_lock_irqsave(&smgpio->lock, save);
  787. ddr = readl(regs + SM501_GPIO_DDR_LOW);
  788. writel(ddr & ~bit, regs + SM501_GPIO_DDR_LOW);
  789. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  790. sm501_gpio_ensure_gpio(smchip, bit);
  791. spin_unlock_irqrestore(&smgpio->lock, save);
  792. return 0;
  793. }
  794. static int sm501_gpio_output(struct gpio_chip *chip,
  795. unsigned offset, int value)
  796. {
  797. struct sm501_gpio_chip *smchip = to_sm501_gpio(chip);
  798. struct sm501_gpio *smgpio = smchip->ourgpio;
  799. unsigned long bit = 1 << offset;
  800. void __iomem *regs = smchip->regbase;
  801. unsigned long save;
  802. unsigned long val;
  803. unsigned long ddr;
  804. dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d,%d)\n",
  805. __func__, chip, offset, value);
  806. spin_lock_irqsave(&smgpio->lock, save);
  807. val = readl(regs + SM501_GPIO_DATA_LOW);
  808. if (value)
  809. val |= bit;
  810. else
  811. val &= ~bit;
  812. writel(val, regs);
  813. ddr = readl(regs + SM501_GPIO_DDR_LOW);
  814. writel(ddr | bit, regs + SM501_GPIO_DDR_LOW);
  815. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  816. writel(val, regs + SM501_GPIO_DATA_LOW);
  817. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  818. spin_unlock_irqrestore(&smgpio->lock, save);
  819. return 0;
  820. }
  821. static struct gpio_chip gpio_chip_template = {
  822. .ngpio = 32,
  823. .direction_input = sm501_gpio_input,
  824. .direction_output = sm501_gpio_output,
  825. .set = sm501_gpio_set,
  826. .get = sm501_gpio_get,
  827. };
  828. static int __devinit sm501_gpio_register_chip(struct sm501_devdata *sm,
  829. struct sm501_gpio *gpio,
  830. struct sm501_gpio_chip *chip)
  831. {
  832. struct sm501_platdata *pdata = sm->platdata;
  833. struct gpio_chip *gchip = &chip->gpio;
  834. int base = pdata->gpio_base;
  835. chip->gpio = gpio_chip_template;
  836. if (chip == &gpio->high) {
  837. if (base > 0)
  838. base += 32;
  839. chip->regbase = gpio->regs + SM501_GPIO_DATA_HIGH;
  840. chip->control = sm->regs + SM501_GPIO63_32_CONTROL;
  841. gchip->label = "SM501-HIGH";
  842. } else {
  843. chip->regbase = gpio->regs + SM501_GPIO_DATA_LOW;
  844. chip->control = sm->regs + SM501_GPIO31_0_CONTROL;
  845. gchip->label = "SM501-LOW";
  846. }
  847. gchip->base = base;
  848. chip->ourgpio = gpio;
  849. return gpiochip_add(gchip);
  850. }
  851. static int __devinit sm501_register_gpio(struct sm501_devdata *sm)
  852. {
  853. struct sm501_gpio *gpio = &sm->gpio;
  854. resource_size_t iobase = sm->io_res->start + SM501_GPIO;
  855. int ret;
  856. int tmp;
  857. dev_dbg(sm->dev, "registering gpio block %08llx\n",
  858. (unsigned long long)iobase);
  859. spin_lock_init(&gpio->lock);
  860. gpio->regs_res = request_mem_region(iobase, 0x20, "sm501-gpio");
  861. if (gpio->regs_res == NULL) {
  862. dev_err(sm->dev, "gpio: failed to request region\n");
  863. return -ENXIO;
  864. }
  865. gpio->regs = ioremap(iobase, 0x20);
  866. if (gpio->regs == NULL) {
  867. dev_err(sm->dev, "gpio: failed to remap registers\n");
  868. ret = -ENXIO;
  869. goto err_claimed;
  870. }
  871. /* Register both our chips. */
  872. ret = sm501_gpio_register_chip(sm, gpio, &gpio->low);
  873. if (ret) {
  874. dev_err(sm->dev, "failed to add low chip\n");
  875. goto err_mapped;
  876. }
  877. ret = sm501_gpio_register_chip(sm, gpio, &gpio->high);
  878. if (ret) {
  879. dev_err(sm->dev, "failed to add high chip\n");
  880. goto err_low_chip;
  881. }
  882. gpio->registered = 1;
  883. return 0;
  884. err_low_chip:
  885. tmp = gpiochip_remove(&gpio->low.gpio);
  886. if (tmp) {
  887. dev_err(sm->dev, "cannot remove low chip, cannot tidy up\n");
  888. return ret;
  889. }
  890. err_mapped:
  891. iounmap(gpio->regs);
  892. err_claimed:
  893. release_resource(gpio->regs_res);
  894. kfree(gpio->regs_res);
  895. return ret;
  896. }
  897. static void sm501_gpio_remove(struct sm501_devdata *sm)
  898. {
  899. struct sm501_gpio *gpio = &sm->gpio;
  900. int ret;
  901. if (!sm->gpio.registered)
  902. return;
  903. ret = gpiochip_remove(&gpio->low.gpio);
  904. if (ret)
  905. dev_err(sm->dev, "cannot remove low chip, cannot tidy up\n");
  906. ret = gpiochip_remove(&gpio->high.gpio);
  907. if (ret)
  908. dev_err(sm->dev, "cannot remove high chip, cannot tidy up\n");
  909. iounmap(gpio->regs);
  910. release_resource(gpio->regs_res);
  911. kfree(gpio->regs_res);
  912. }
  913. static inline int sm501_gpio_pin2nr(struct sm501_devdata *sm, unsigned int pin)
  914. {
  915. struct sm501_gpio *gpio = &sm->gpio;
  916. int base = (pin < 32) ? gpio->low.gpio.base : gpio->high.gpio.base;
  917. return (pin % 32) + base;
  918. }
  919. static inline int sm501_gpio_isregistered(struct sm501_devdata *sm)
  920. {
  921. return sm->gpio.registered;
  922. }
  923. #else
  924. static inline int sm501_register_gpio(struct sm501_devdata *sm)
  925. {
  926. return 0;
  927. }
  928. static inline void sm501_gpio_remove(struct sm501_devdata *sm)
  929. {
  930. }
  931. static inline int sm501_gpio_pin2nr(struct sm501_devdata *sm, unsigned int pin)
  932. {
  933. return -1;
  934. }
  935. static inline int sm501_gpio_isregistered(struct sm501_devdata *sm)
  936. {
  937. return 0;
  938. }
  939. #endif
  940. static int sm501_register_gpio_i2c_instance(struct sm501_devdata *sm,
  941. struct sm501_platdata_gpio_i2c *iic)
  942. {
  943. struct i2c_gpio_platform_data *icd;
  944. struct platform_device *pdev;
  945. pdev = sm501_create_subdev(sm, "i2c-gpio", 0,
  946. sizeof(struct i2c_gpio_platform_data));
  947. if (!pdev)
  948. return -ENOMEM;
  949. icd = pdev->dev.platform_data;
  950. /* We keep the pin_sda and pin_scl fields relative in case the
  951. * same platform data is passed to >1 SM501.
  952. */
  953. icd->sda_pin = sm501_gpio_pin2nr(sm, iic->pin_sda);
  954. icd->scl_pin = sm501_gpio_pin2nr(sm, iic->pin_scl);
  955. icd->timeout = iic->timeout;
  956. icd->udelay = iic->udelay;
  957. /* note, we can't use either of the pin numbers, as the i2c-gpio
  958. * driver uses the platform.id field to generate the bus number
  959. * to register with the i2c core; The i2c core doesn't have enough
  960. * entries to deal with anything we currently use.
  961. */
  962. pdev->id = iic->bus_num;
  963. dev_info(sm->dev, "registering i2c-%d: sda=%d (%d), scl=%d (%d)\n",
  964. iic->bus_num,
  965. icd->sda_pin, iic->pin_sda, icd->scl_pin, iic->pin_scl);
  966. return sm501_register_device(sm, pdev);
  967. }
  968. static int sm501_register_gpio_i2c(struct sm501_devdata *sm,
  969. struct sm501_platdata *pdata)
  970. {
  971. struct sm501_platdata_gpio_i2c *iic = pdata->gpio_i2c;
  972. int index;
  973. int ret;
  974. for (index = 0; index < pdata->gpio_i2c_nr; index++, iic++) {
  975. ret = sm501_register_gpio_i2c_instance(sm, iic);
  976. if (ret < 0)
  977. return ret;
  978. }
  979. return 0;
  980. }
  981. /* sm501_dbg_regs
  982. *
  983. * Debug attribute to attach to parent device to show core registers
  984. */
  985. static ssize_t sm501_dbg_regs(struct device *dev,
  986. struct device_attribute *attr, char *buff)
  987. {
  988. struct sm501_devdata *sm = dev_get_drvdata(dev) ;
  989. unsigned int reg;
  990. char *ptr = buff;
  991. int ret;
  992. for (reg = 0x00; reg < 0x70; reg += 4) {
  993. ret = sprintf(ptr, "%08x = %08x\n",
  994. reg, readl(sm->regs + reg));
  995. ptr += ret;
  996. }
  997. return ptr - buff;
  998. }
  999. static DEVICE_ATTR(dbg_regs, 0666, sm501_dbg_regs, NULL);
  1000. /* sm501_init_reg
  1001. *
  1002. * Helper function for the init code to setup a register
  1003. *
  1004. * clear the bits which are set in r->mask, and then set
  1005. * the bits set in r->set.
  1006. */
  1007. static inline void sm501_init_reg(struct sm501_devdata *sm,
  1008. unsigned long reg,
  1009. struct sm501_reg_init *r)
  1010. {
  1011. unsigned long tmp;
  1012. tmp = readl(sm->regs + reg);
  1013. tmp &= ~r->mask;
  1014. tmp |= r->set;
  1015. writel(tmp, sm->regs + reg);
  1016. }
  1017. /* sm501_init_regs
  1018. *
  1019. * Setup core register values
  1020. */
  1021. static void sm501_init_regs(struct sm501_devdata *sm,
  1022. struct sm501_initdata *init)
  1023. {
  1024. sm501_misc_control(sm->dev,
  1025. init->misc_control.set,
  1026. init->misc_control.mask);
  1027. sm501_init_reg(sm, SM501_MISC_TIMING, &init->misc_timing);
  1028. sm501_init_reg(sm, SM501_GPIO31_0_CONTROL, &init->gpio_low);
  1029. sm501_init_reg(sm, SM501_GPIO63_32_CONTROL, &init->gpio_high);
  1030. if (init->m1xclk) {
  1031. dev_info(sm->dev, "setting M1XCLK to %ld\n", init->m1xclk);
  1032. sm501_set_clock(sm->dev, SM501_CLOCK_M1XCLK, init->m1xclk);
  1033. }
  1034. if (init->mclk) {
  1035. dev_info(sm->dev, "setting MCLK to %ld\n", init->mclk);
  1036. sm501_set_clock(sm->dev, SM501_CLOCK_MCLK, init->mclk);
  1037. }
  1038. }
  1039. /* Check the PLL sources for the M1CLK and M1XCLK
  1040. *
  1041. * If the M1CLK and M1XCLKs are not sourced from the same PLL, then
  1042. * there is a risk (see errata AB-5) that the SM501 will cease proper
  1043. * function. If this happens, then it is likely the SM501 will
  1044. * hang the system.
  1045. */
  1046. static int sm501_check_clocks(struct sm501_devdata *sm)
  1047. {
  1048. unsigned long pwrmode = readl(sm->regs + SM501_CURRENT_CLOCK);
  1049. unsigned long msrc = (pwrmode & SM501_POWERMODE_M_SRC);
  1050. unsigned long m1src = (pwrmode & SM501_POWERMODE_M1_SRC);
  1051. return ((msrc == 0 && m1src != 0) || (msrc != 0 && m1src == 0));
  1052. }
  1053. static unsigned int sm501_mem_local[] = {
  1054. [0] = 4*1024*1024,
  1055. [1] = 8*1024*1024,
  1056. [2] = 16*1024*1024,
  1057. [3] = 32*1024*1024,
  1058. [4] = 64*1024*1024,
  1059. [5] = 2*1024*1024,
  1060. };
  1061. /* sm501_init_dev
  1062. *
  1063. * Common init code for an SM501
  1064. */
  1065. static int __devinit sm501_init_dev(struct sm501_devdata *sm)
  1066. {
  1067. struct sm501_initdata *idata;
  1068. struct sm501_platdata *pdata;
  1069. resource_size_t mem_avail;
  1070. unsigned long dramctrl;
  1071. unsigned long devid;
  1072. int ret;
  1073. mutex_init(&sm->clock_lock);
  1074. spin_lock_init(&sm->reg_lock);
  1075. INIT_LIST_HEAD(&sm->devices);
  1076. devid = readl(sm->regs + SM501_DEVICEID);
  1077. if ((devid & SM501_DEVICEID_IDMASK) != SM501_DEVICEID_SM501) {
  1078. dev_err(sm->dev, "incorrect device id %08lx\n", devid);
  1079. return -EINVAL;
  1080. }
  1081. /* disable irqs */
  1082. writel(0, sm->regs + SM501_IRQ_MASK);
  1083. dramctrl = readl(sm->regs + SM501_DRAM_CONTROL);
  1084. mem_avail = sm501_mem_local[(dramctrl >> 13) & 0x7];
  1085. dev_info(sm->dev, "SM501 At %p: Version %08lx, %ld Mb, IRQ %d\n",
  1086. sm->regs, devid, (unsigned long)mem_avail >> 20, sm->irq);
  1087. sm->rev = devid & SM501_DEVICEID_REVMASK;
  1088. sm501_dump_gate(sm);
  1089. ret = device_create_file(sm->dev, &dev_attr_dbg_regs);
  1090. if (ret)
  1091. dev_err(sm->dev, "failed to create debug regs file\n");
  1092. sm501_dump_clk(sm);
  1093. /* check to see if we have some device initialisation */
  1094. pdata = sm->platdata;
  1095. idata = pdata ? pdata->init : NULL;
  1096. if (idata) {
  1097. sm501_init_regs(sm, idata);
  1098. if (idata->devices & SM501_USE_USB_HOST)
  1099. sm501_register_usbhost(sm, &mem_avail);
  1100. if (idata->devices & (SM501_USE_UART0 | SM501_USE_UART1))
  1101. sm501_register_uart(sm, idata->devices);
  1102. if (idata->devices & SM501_USE_GPIO)
  1103. sm501_register_gpio(sm);
  1104. }
  1105. if (pdata->gpio_i2c != NULL && pdata->gpio_i2c_nr > 0) {
  1106. if (!sm501_gpio_isregistered(sm))
  1107. dev_err(sm->dev, "no gpio available for i2c gpio.\n");
  1108. else
  1109. sm501_register_gpio_i2c(sm, pdata);
  1110. }
  1111. ret = sm501_check_clocks(sm);
  1112. if (ret) {
  1113. dev_err(sm->dev, "M1X and M clocks sourced from different "
  1114. "PLLs\n");
  1115. return -EINVAL;
  1116. }
  1117. /* always create a framebuffer */
  1118. sm501_register_display(sm, &mem_avail);
  1119. return 0;
  1120. }
  1121. static int __devinit sm501_plat_probe(struct platform_device *dev)
  1122. {
  1123. struct sm501_devdata *sm;
  1124. int ret;
  1125. sm = kzalloc(sizeof(struct sm501_devdata), GFP_KERNEL);
  1126. if (sm == NULL) {
  1127. dev_err(&dev->dev, "no memory for device data\n");
  1128. ret = -ENOMEM;
  1129. goto err1;
  1130. }
  1131. sm->dev = &dev->dev;
  1132. sm->pdev_id = dev->id;
  1133. sm->platdata = dev->dev.platform_data;
  1134. ret = platform_get_irq(dev, 0);
  1135. if (ret < 0) {
  1136. dev_err(&dev->dev, "failed to get irq resource\n");
  1137. goto err_res;
  1138. }
  1139. sm->irq = ret;
  1140. sm->io_res = platform_get_resource(dev, IORESOURCE_MEM, 1);
  1141. sm->mem_res = platform_get_resource(dev, IORESOURCE_MEM, 0);
  1142. if (sm->io_res == NULL || sm->mem_res == NULL) {
  1143. dev_err(&dev->dev, "failed to get IO resource\n");
  1144. ret = -ENOENT;
  1145. goto err_res;
  1146. }
  1147. sm->regs_claim = request_mem_region(sm->io_res->start,
  1148. 0x100, "sm501");
  1149. if (sm->regs_claim == NULL) {
  1150. dev_err(&dev->dev, "cannot claim registers\n");
  1151. ret = -EBUSY;
  1152. goto err_res;
  1153. }
  1154. platform_set_drvdata(dev, sm);
  1155. sm->regs = ioremap(sm->io_res->start,
  1156. (sm->io_res->end - sm->io_res->start) - 1);
  1157. if (sm->regs == NULL) {
  1158. dev_err(&dev->dev, "cannot remap registers\n");
  1159. ret = -EIO;
  1160. goto err_claim;
  1161. }
  1162. return sm501_init_dev(sm);
  1163. err_claim:
  1164. release_resource(sm->regs_claim);
  1165. kfree(sm->regs_claim);
  1166. err_res:
  1167. kfree(sm);
  1168. err1:
  1169. return ret;
  1170. }
  1171. #ifdef CONFIG_PM
  1172. /* power management support */
  1173. static void sm501_set_power(struct sm501_devdata *sm, int on)
  1174. {
  1175. struct sm501_platdata *pd = sm->platdata;
  1176. if (pd == NULL)
  1177. return;
  1178. if (pd->get_power) {
  1179. if (pd->get_power(sm->dev) == on) {
  1180. dev_dbg(sm->dev, "is already %d\n", on);
  1181. return;
  1182. }
  1183. }
  1184. if (pd->set_power) {
  1185. dev_dbg(sm->dev, "setting power to %d\n", on);
  1186. pd->set_power(sm->dev, on);
  1187. sm501_mdelay(sm, 10);
  1188. }
  1189. }
  1190. static int sm501_plat_suspend(struct platform_device *pdev, pm_message_t state)
  1191. {
  1192. struct sm501_devdata *sm = platform_get_drvdata(pdev);
  1193. sm->in_suspend = 1;
  1194. sm->pm_misc = readl(sm->regs + SM501_MISC_CONTROL);
  1195. sm501_dump_regs(sm);
  1196. if (sm->platdata) {
  1197. if (sm->platdata->flags & SM501_FLAG_SUSPEND_OFF)
  1198. sm501_set_power(sm, 0);
  1199. }
  1200. return 0;
  1201. }
  1202. static int sm501_plat_resume(struct platform_device *pdev)
  1203. {
  1204. struct sm501_devdata *sm = platform_get_drvdata(pdev);
  1205. sm501_set_power(sm, 1);
  1206. sm501_dump_regs(sm);
  1207. sm501_dump_gate(sm);
  1208. sm501_dump_clk(sm);
  1209. /* check to see if we are in the same state as when suspended */
  1210. if (readl(sm->regs + SM501_MISC_CONTROL) != sm->pm_misc) {
  1211. dev_info(sm->dev, "SM501_MISC_CONTROL changed over sleep\n");
  1212. writel(sm->pm_misc, sm->regs + SM501_MISC_CONTROL);
  1213. /* our suspend causes the controller state to change,
  1214. * either by something attempting setup, power loss,
  1215. * or an external reset event on power change */
  1216. if (sm->platdata && sm->platdata->init) {
  1217. sm501_init_regs(sm, sm->platdata->init);
  1218. }
  1219. }
  1220. /* dump our state from resume */
  1221. sm501_dump_regs(sm);
  1222. sm501_dump_clk(sm);
  1223. sm->in_suspend = 0;
  1224. return 0;
  1225. }
  1226. #else
  1227. #define sm501_plat_suspend NULL
  1228. #define sm501_plat_resume NULL
  1229. #endif
  1230. /* Initialisation data for PCI devices */
  1231. static struct sm501_initdata sm501_pci_initdata = {
  1232. .gpio_high = {
  1233. .set = 0x3F000000, /* 24bit panel */
  1234. .mask = 0x0,
  1235. },
  1236. .misc_timing = {
  1237. .set = 0x010100, /* SDRAM timing */
  1238. .mask = 0x1F1F00,
  1239. },
  1240. .misc_control = {
  1241. .set = SM501_MISC_PNL_24BIT,
  1242. .mask = 0,
  1243. },
  1244. .devices = SM501_USE_ALL,
  1245. /* Errata AB-3 says that 72MHz is the fastest available
  1246. * for 33MHZ PCI with proper bus-mastering operation */
  1247. .mclk = 72 * MHZ,
  1248. .m1xclk = 144 * MHZ,
  1249. };
  1250. static struct sm501_platdata_fbsub sm501_pdata_fbsub = {
  1251. .flags = (SM501FB_FLAG_USE_INIT_MODE |
  1252. SM501FB_FLAG_USE_HWCURSOR |
  1253. SM501FB_FLAG_USE_HWACCEL |
  1254. SM501FB_FLAG_DISABLE_AT_EXIT),
  1255. };
  1256. static struct sm501_platdata_fb sm501_fb_pdata = {
  1257. .fb_route = SM501_FB_OWN,
  1258. .fb_crt = &sm501_pdata_fbsub,
  1259. .fb_pnl = &sm501_pdata_fbsub,
  1260. };
  1261. static struct sm501_platdata sm501_pci_platdata = {
  1262. .init = &sm501_pci_initdata,
  1263. .fb = &sm501_fb_pdata,
  1264. .gpio_base = -1,
  1265. };
  1266. static int __devinit sm501_pci_probe(struct pci_dev *dev,
  1267. const struct pci_device_id *id)
  1268. {
  1269. struct sm501_devdata *sm;
  1270. int err;
  1271. sm = kzalloc(sizeof(struct sm501_devdata), GFP_KERNEL);
  1272. if (sm == NULL) {
  1273. dev_err(&dev->dev, "no memory for device data\n");
  1274. err = -ENOMEM;
  1275. goto err1;
  1276. }
  1277. /* set a default set of platform data */
  1278. dev->dev.platform_data = sm->platdata = &sm501_pci_platdata;
  1279. /* set a hopefully unique id for our child platform devices */
  1280. sm->pdev_id = 32 + dev->devfn;
  1281. pci_set_drvdata(dev, sm);
  1282. err = pci_enable_device(dev);
  1283. if (err) {
  1284. dev_err(&dev->dev, "cannot enable device\n");
  1285. goto err2;
  1286. }
  1287. sm->dev = &dev->dev;
  1288. sm->irq = dev->irq;
  1289. #ifdef __BIG_ENDIAN
  1290. /* if the system is big-endian, we most probably have a
  1291. * translation in the IO layer making the PCI bus little endian
  1292. * so make the framebuffer swapped pixels */
  1293. sm501_fb_pdata.flags |= SM501_FBPD_SWAP_FB_ENDIAN;
  1294. #endif
  1295. /* check our resources */
  1296. if (!(pci_resource_flags(dev, 0) & IORESOURCE_MEM)) {
  1297. dev_err(&dev->dev, "region #0 is not memory?\n");
  1298. err = -EINVAL;
  1299. goto err3;
  1300. }
  1301. if (!(pci_resource_flags(dev, 1) & IORESOURCE_MEM)) {
  1302. dev_err(&dev->dev, "region #1 is not memory?\n");
  1303. err = -EINVAL;
  1304. goto err3;
  1305. }
  1306. /* make our resources ready for sharing */
  1307. sm->io_res = &dev->resource[1];
  1308. sm->mem_res = &dev->resource[0];
  1309. sm->regs_claim = request_mem_region(sm->io_res->start,
  1310. 0x100, "sm501");
  1311. if (sm->regs_claim == NULL) {
  1312. dev_err(&dev->dev, "cannot claim registers\n");
  1313. err= -EBUSY;
  1314. goto err3;
  1315. }
  1316. sm->regs = pci_ioremap_bar(dev, 1);
  1317. if (sm->regs == NULL) {
  1318. dev_err(&dev->dev, "cannot remap registers\n");
  1319. err = -EIO;
  1320. goto err4;
  1321. }
  1322. sm501_init_dev(sm);
  1323. return 0;
  1324. err4:
  1325. release_resource(sm->regs_claim);
  1326. kfree(sm->regs_claim);
  1327. err3:
  1328. pci_disable_device(dev);
  1329. err2:
  1330. pci_set_drvdata(dev, NULL);
  1331. kfree(sm);
  1332. err1:
  1333. return err;
  1334. }
  1335. static void sm501_remove_sub(struct sm501_devdata *sm,
  1336. struct sm501_device *smdev)
  1337. {
  1338. list_del(&smdev->list);
  1339. platform_device_unregister(&smdev->pdev);
  1340. }
  1341. static void sm501_dev_remove(struct sm501_devdata *sm)
  1342. {
  1343. struct sm501_device *smdev, *tmp;
  1344. list_for_each_entry_safe(smdev, tmp, &sm->devices, list)
  1345. sm501_remove_sub(sm, smdev);
  1346. device_remove_file(sm->dev, &dev_attr_dbg_regs);
  1347. sm501_gpio_remove(sm);
  1348. }
  1349. static void __devexit sm501_pci_remove(struct pci_dev *dev)
  1350. {
  1351. struct sm501_devdata *sm = pci_get_drvdata(dev);
  1352. sm501_dev_remove(sm);
  1353. iounmap(sm->regs);
  1354. release_resource(sm->regs_claim);
  1355. kfree(sm->regs_claim);
  1356. pci_set_drvdata(dev, NULL);
  1357. pci_disable_device(dev);
  1358. }
  1359. static int sm501_plat_remove(struct platform_device *dev)
  1360. {
  1361. struct sm501_devdata *sm = platform_get_drvdata(dev);
  1362. sm501_dev_remove(sm);
  1363. iounmap(sm->regs);
  1364. release_resource(sm->regs_claim);
  1365. kfree(sm->regs_claim);
  1366. return 0;
  1367. }
  1368. static struct pci_device_id sm501_pci_tbl[] = {
  1369. { 0x126f, 0x0501, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  1370. { 0, },
  1371. };
  1372. MODULE_DEVICE_TABLE(pci, sm501_pci_tbl);
  1373. static struct pci_driver sm501_pci_driver = {
  1374. .name = "sm501",
  1375. .id_table = sm501_pci_tbl,
  1376. .probe = sm501_pci_probe,
  1377. .remove = __devexit_p(sm501_pci_remove),
  1378. };
  1379. MODULE_ALIAS("platform:sm501");
  1380. static struct platform_driver sm501_plat_driver = {
  1381. .driver = {
  1382. .name = "sm501",
  1383. .owner = THIS_MODULE,
  1384. },
  1385. .probe = sm501_plat_probe,
  1386. .remove = sm501_plat_remove,
  1387. .suspend = sm501_plat_suspend,
  1388. .resume = sm501_plat_resume,
  1389. };
  1390. static int __init sm501_base_init(void)
  1391. {
  1392. platform_driver_register(&sm501_plat_driver);
  1393. return pci_register_driver(&sm501_pci_driver);
  1394. }
  1395. static void __exit sm501_base_exit(void)
  1396. {
  1397. platform_driver_unregister(&sm501_plat_driver);
  1398. pci_unregister_driver(&sm501_pci_driver);
  1399. }
  1400. module_init(sm501_base_init);
  1401. module_exit(sm501_base_exit);
  1402. MODULE_DESCRIPTION("SM501 Core Driver");
  1403. MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>, Vincent Sanders");
  1404. MODULE_LICENSE("GPL v2");