alim15x3.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603
  1. /*
  2. * Copyright (C) 1998-2000 Michel Aubry, Maintainer
  3. * Copyright (C) 1998-2000 Andrzej Krzysztofowicz, Maintainer
  4. * Copyright (C) 1999-2000 CJ, cjtsai@ali.com.tw, Maintainer
  5. *
  6. * Copyright (C) 1998-2000 Andre Hedrick (andre@linux-ide.org)
  7. * May be copied or modified under the terms of the GNU General Public License
  8. * Copyright (C) 2002 Alan Cox
  9. * ALi (now ULi M5228) support by Clear Zhang <Clear.Zhang@ali.com.tw>
  10. * Copyright (C) 2007 MontaVista Software, Inc. <source@mvista.com>
  11. * Copyright (C) 2007 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  12. *
  13. * (U)DMA capable version of ali 1533/1543(C), 1535(D)
  14. *
  15. **********************************************************************
  16. * 9/7/99 --Parts from the above author are included and need to be
  17. * converted into standard interface, once I finish the thought.
  18. *
  19. * Recent changes
  20. * Don't use LBA48 mode on ALi <= 0xC4
  21. * Don't poke 0x79 with a non ALi northbridge
  22. * Don't flip undefined bits on newer chipsets (fix Fujitsu laptop hang)
  23. * Allow UDMA6 on revisions > 0xC4
  24. *
  25. * Documentation
  26. * Chipset documentation available under NDA only
  27. *
  28. */
  29. #include <linux/module.h>
  30. #include <linux/types.h>
  31. #include <linux/kernel.h>
  32. #include <linux/pci.h>
  33. #include <linux/ide.h>
  34. #include <linux/init.h>
  35. #include <linux/dmi.h>
  36. #include <asm/io.h>
  37. #define DRV_NAME "alim15x3"
  38. /*
  39. * Allow UDMA on M1543C-E chipset for WDC disks that ignore CRC checking
  40. * (this is DANGEROUS and could result in data corruption).
  41. */
  42. static int wdc_udma;
  43. module_param(wdc_udma, bool, 0);
  44. MODULE_PARM_DESC(wdc_udma,
  45. "allow UDMA on M1543C-E chipset for WDC disks (DANGEROUS)");
  46. /*
  47. * ALi devices are not plug in. Otherwise these static values would
  48. * need to go. They ought to go away anyway
  49. */
  50. static u8 m5229_revision;
  51. static u8 chip_is_1543c_e;
  52. static struct pci_dev *isa_dev;
  53. /**
  54. * ali_set_pio_mode - set host controller for PIO mode
  55. * @drive: drive
  56. * @pio: PIO mode number
  57. *
  58. * Program the controller for the given PIO mode.
  59. */
  60. static void ali_set_pio_mode(ide_drive_t *drive, const u8 pio)
  61. {
  62. ide_hwif_t *hwif = drive->hwif;
  63. struct pci_dev *dev = to_pci_dev(hwif->dev);
  64. struct ide_timing *t = ide_timing_find_mode(XFER_PIO_0 + pio);
  65. int s_time = t->setup, a_time = t->active, c_time = t->cycle;
  66. u8 s_clc, a_clc, r_clc;
  67. unsigned long flags;
  68. int bus_speed = ide_pci_clk ? ide_pci_clk : 33;
  69. int port = hwif->channel ? 0x5c : 0x58;
  70. int portFIFO = hwif->channel ? 0x55 : 0x54;
  71. u8 cd_dma_fifo = 0, unit = drive->dn & 1;
  72. if ((s_clc = (s_time * bus_speed + 999) / 1000) >= 8)
  73. s_clc = 0;
  74. if ((a_clc = (a_time * bus_speed + 999) / 1000) >= 8)
  75. a_clc = 0;
  76. if (!(r_clc = (c_time * bus_speed + 999) / 1000 - a_clc - s_clc)) {
  77. r_clc = 1;
  78. } else {
  79. if (r_clc >= 16)
  80. r_clc = 0;
  81. }
  82. local_irq_save(flags);
  83. /*
  84. * PIO mode => ATA FIFO on, ATAPI FIFO off
  85. */
  86. pci_read_config_byte(dev, portFIFO, &cd_dma_fifo);
  87. if (drive->media==ide_disk) {
  88. if (unit) {
  89. pci_write_config_byte(dev, portFIFO, (cd_dma_fifo & 0x0F) | 0x50);
  90. } else {
  91. pci_write_config_byte(dev, portFIFO, (cd_dma_fifo & 0xF0) | 0x05);
  92. }
  93. } else {
  94. if (unit) {
  95. pci_write_config_byte(dev, portFIFO, cd_dma_fifo & 0x0F);
  96. } else {
  97. pci_write_config_byte(dev, portFIFO, cd_dma_fifo & 0xF0);
  98. }
  99. }
  100. pci_write_config_byte(dev, port, s_clc);
  101. pci_write_config_byte(dev, port + unit + 2, (a_clc << 4) | r_clc);
  102. local_irq_restore(flags);
  103. }
  104. /**
  105. * ali_udma_filter - compute UDMA mask
  106. * @drive: IDE device
  107. *
  108. * Return available UDMA modes.
  109. *
  110. * The actual rules for the ALi are:
  111. * No UDMA on revisions <= 0x20
  112. * Disk only for revisions < 0xC2
  113. * Not WDC drives on M1543C-E (?)
  114. */
  115. static u8 ali_udma_filter(ide_drive_t *drive)
  116. {
  117. if (m5229_revision > 0x20 && m5229_revision < 0xC2) {
  118. if (drive->media != ide_disk)
  119. return 0;
  120. if (wdc_udma == 0 && chip_is_1543c_e &&
  121. strstr((char *)&drive->id[ATA_ID_PROD], "WDC "))
  122. return 0;
  123. }
  124. return drive->hwif->ultra_mask;
  125. }
  126. /**
  127. * ali_set_dma_mode - set host controller for DMA mode
  128. * @drive: drive
  129. * @speed: DMA mode
  130. *
  131. * Configure the hardware for the desired IDE transfer mode.
  132. */
  133. static void ali_set_dma_mode(ide_drive_t *drive, const u8 speed)
  134. {
  135. ide_hwif_t *hwif = drive->hwif;
  136. struct pci_dev *dev = to_pci_dev(hwif->dev);
  137. u8 speed1 = speed;
  138. u8 unit = drive->dn & 1;
  139. u8 tmpbyte = 0x00;
  140. int m5229_udma = (hwif->channel) ? 0x57 : 0x56;
  141. if (speed == XFER_UDMA_6)
  142. speed1 = 0x47;
  143. if (speed < XFER_UDMA_0) {
  144. u8 ultra_enable = (unit) ? 0x7f : 0xf7;
  145. /*
  146. * clear "ultra enable" bit
  147. */
  148. pci_read_config_byte(dev, m5229_udma, &tmpbyte);
  149. tmpbyte &= ultra_enable;
  150. pci_write_config_byte(dev, m5229_udma, tmpbyte);
  151. /*
  152. * FIXME: Oh, my... DMA timings are never set.
  153. */
  154. } else {
  155. pci_read_config_byte(dev, m5229_udma, &tmpbyte);
  156. tmpbyte &= (0x0f << ((1-unit) << 2));
  157. /*
  158. * enable ultra dma and set timing
  159. */
  160. tmpbyte |= ((0x08 | ((4-speed1)&0x07)) << (unit << 2));
  161. pci_write_config_byte(dev, m5229_udma, tmpbyte);
  162. if (speed >= XFER_UDMA_3) {
  163. pci_read_config_byte(dev, 0x4b, &tmpbyte);
  164. tmpbyte |= 1;
  165. pci_write_config_byte(dev, 0x4b, tmpbyte);
  166. }
  167. }
  168. }
  169. /**
  170. * ali_dma_check - DMA check
  171. * @drive: target device
  172. * @cmd: command
  173. *
  174. * Returns 1 if the DMA cannot be performed, zero on success.
  175. */
  176. static int ali_dma_check(ide_drive_t *drive, struct ide_cmd *cmd)
  177. {
  178. if (m5229_revision < 0xC2 && drive->media != ide_disk) {
  179. if (cmd->tf_flags & IDE_TFLAG_WRITE)
  180. return 1; /* try PIO instead of DMA */
  181. }
  182. return 0;
  183. }
  184. /**
  185. * init_chipset_ali15x3 - Initialise an ALi IDE controller
  186. * @dev: PCI device
  187. *
  188. * This function initializes the ALI IDE controller and where
  189. * appropriate also sets up the 1533 southbridge.
  190. */
  191. static int init_chipset_ali15x3(struct pci_dev *dev)
  192. {
  193. unsigned long flags;
  194. u8 tmpbyte;
  195. struct pci_dev *north = pci_get_slot(dev->bus, PCI_DEVFN(0,0));
  196. m5229_revision = dev->revision;
  197. isa_dev = pci_get_device(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, NULL);
  198. local_irq_save(flags);
  199. if (m5229_revision < 0xC2) {
  200. /*
  201. * revision 0x20 (1543-E, 1543-F)
  202. * revision 0xC0, 0xC1 (1543C-C, 1543C-D, 1543C-E)
  203. * clear CD-ROM DMA write bit, m5229, 0x4b, bit 7
  204. */
  205. pci_read_config_byte(dev, 0x4b, &tmpbyte);
  206. /*
  207. * clear bit 7
  208. */
  209. pci_write_config_byte(dev, 0x4b, tmpbyte & 0x7F);
  210. /*
  211. * check m1533, 0x5e, bit 1~4 == 1001 => & 00011110 = 00010010
  212. */
  213. if (m5229_revision >= 0x20 && isa_dev) {
  214. pci_read_config_byte(isa_dev, 0x5e, &tmpbyte);
  215. chip_is_1543c_e = ((tmpbyte & 0x1e) == 0x12) ? 1: 0;
  216. }
  217. goto out;
  218. }
  219. /*
  220. * 1543C-B?, 1535, 1535D, 1553
  221. * Note 1: not all "motherboard" support this detection
  222. * Note 2: if no udma 66 device, the detection may "error".
  223. * but in this case, we will not set the device to
  224. * ultra 66, the detection result is not important
  225. */
  226. /*
  227. * enable "Cable Detection", m5229, 0x4b, bit3
  228. */
  229. pci_read_config_byte(dev, 0x4b, &tmpbyte);
  230. pci_write_config_byte(dev, 0x4b, tmpbyte | 0x08);
  231. /*
  232. * We should only tune the 1533 enable if we are using an ALi
  233. * North bridge. We might have no north found on some zany
  234. * box without a device at 0:0.0. The ALi bridge will be at
  235. * 0:0.0 so if we didn't find one we know what is cooking.
  236. */
  237. if (north && north->vendor != PCI_VENDOR_ID_AL)
  238. goto out;
  239. if (m5229_revision < 0xC5 && isa_dev)
  240. {
  241. /*
  242. * set south-bridge's enable bit, m1533, 0x79
  243. */
  244. pci_read_config_byte(isa_dev, 0x79, &tmpbyte);
  245. if (m5229_revision == 0xC2) {
  246. /*
  247. * 1543C-B0 (m1533, 0x79, bit 2)
  248. */
  249. pci_write_config_byte(isa_dev, 0x79, tmpbyte | 0x04);
  250. } else if (m5229_revision >= 0xC3) {
  251. /*
  252. * 1553/1535 (m1533, 0x79, bit 1)
  253. */
  254. pci_write_config_byte(isa_dev, 0x79, tmpbyte | 0x02);
  255. }
  256. }
  257. out:
  258. /*
  259. * CD_ROM DMA on (m5229, 0x53, bit0)
  260. * Enable this bit even if we want to use PIO.
  261. * PIO FIFO off (m5229, 0x53, bit1)
  262. * The hardware will use 0x54h and 0x55h to control PIO FIFO.
  263. * (Not on later devices it seems)
  264. *
  265. * 0x53 changes meaning on later revs - we must no touch
  266. * bit 1 on them. Need to check if 0x20 is the right break.
  267. */
  268. if (m5229_revision >= 0x20) {
  269. pci_read_config_byte(dev, 0x53, &tmpbyte);
  270. if (m5229_revision <= 0x20)
  271. tmpbyte = (tmpbyte & (~0x02)) | 0x01;
  272. else if (m5229_revision == 0xc7 || m5229_revision == 0xc8)
  273. tmpbyte |= 0x03;
  274. else
  275. tmpbyte |= 0x01;
  276. pci_write_config_byte(dev, 0x53, tmpbyte);
  277. }
  278. pci_dev_put(north);
  279. pci_dev_put(isa_dev);
  280. local_irq_restore(flags);
  281. return 0;
  282. }
  283. /*
  284. * Cable special cases
  285. */
  286. static const struct dmi_system_id cable_dmi_table[] = {
  287. {
  288. .ident = "HP Pavilion N5430",
  289. .matches = {
  290. DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
  291. DMI_MATCH(DMI_BOARD_VERSION, "OmniBook N32N-736"),
  292. },
  293. },
  294. {
  295. .ident = "Toshiba Satellite S1800-814",
  296. .matches = {
  297. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  298. DMI_MATCH(DMI_PRODUCT_NAME, "S1800-814"),
  299. },
  300. },
  301. { }
  302. };
  303. static int ali_cable_override(struct pci_dev *pdev)
  304. {
  305. /* Fujitsu P2000 */
  306. if (pdev->subsystem_vendor == 0x10CF &&
  307. pdev->subsystem_device == 0x10AF)
  308. return 1;
  309. /* Mitac 8317 (Winbook-A) and relatives */
  310. if (pdev->subsystem_vendor == 0x1071 &&
  311. pdev->subsystem_device == 0x8317)
  312. return 1;
  313. /* Systems by DMI */
  314. if (dmi_check_system(cable_dmi_table))
  315. return 1;
  316. return 0;
  317. }
  318. /**
  319. * ali_cable_detect - cable detection
  320. * @hwif: IDE interface
  321. *
  322. * This checks if the controller and the cable are capable
  323. * of UDMA66 transfers. It doesn't check the drives.
  324. * But see note 2 below!
  325. *
  326. * FIXME: frobs bits that are not defined on newer ALi devicea
  327. */
  328. static u8 ali_cable_detect(ide_hwif_t *hwif)
  329. {
  330. struct pci_dev *dev = to_pci_dev(hwif->dev);
  331. unsigned long flags;
  332. u8 cbl = ATA_CBL_PATA40, tmpbyte;
  333. local_irq_save(flags);
  334. if (m5229_revision >= 0xC2) {
  335. /*
  336. * m5229 80-pin cable detection (from Host View)
  337. *
  338. * 0x4a bit0 is 0 => primary channel has 80-pin
  339. * 0x4a bit1 is 0 => secondary channel has 80-pin
  340. *
  341. * Certain laptops use short but suitable cables
  342. * and don't implement the detect logic.
  343. */
  344. if (ali_cable_override(dev))
  345. cbl = ATA_CBL_PATA40_SHORT;
  346. else {
  347. pci_read_config_byte(dev, 0x4a, &tmpbyte);
  348. if ((tmpbyte & (1 << hwif->channel)) == 0)
  349. cbl = ATA_CBL_PATA80;
  350. }
  351. }
  352. local_irq_restore(flags);
  353. return cbl;
  354. }
  355. #if !defined(CONFIG_SPARC64) && !defined(CONFIG_PPC)
  356. /**
  357. * init_hwif_ali15x3 - Initialize the ALI IDE x86 stuff
  358. * @hwif: interface to configure
  359. *
  360. * Obtain the IRQ tables for an ALi based IDE solution on the PC
  361. * class platforms. This part of the code isn't applicable to the
  362. * Sparc and PowerPC systems.
  363. */
  364. static void __devinit init_hwif_ali15x3 (ide_hwif_t *hwif)
  365. {
  366. struct pci_dev *dev = to_pci_dev(hwif->dev);
  367. u8 ideic, inmir;
  368. s8 irq_routing_table[] = { -1, 9, 3, 10, 4, 5, 7, 6,
  369. 1, 11, 0, 12, 0, 14, 0, 15 };
  370. int irq = -1;
  371. if (dev->device == PCI_DEVICE_ID_AL_M5229)
  372. hwif->irq = hwif->channel ? 15 : 14;
  373. if (isa_dev) {
  374. /*
  375. * read IDE interface control
  376. */
  377. pci_read_config_byte(isa_dev, 0x58, &ideic);
  378. /* bit0, bit1 */
  379. ideic = ideic & 0x03;
  380. /* get IRQ for IDE Controller */
  381. if ((hwif->channel && ideic == 0x03) ||
  382. (!hwif->channel && !ideic)) {
  383. /*
  384. * get SIRQ1 routing table
  385. */
  386. pci_read_config_byte(isa_dev, 0x44, &inmir);
  387. inmir = inmir & 0x0f;
  388. irq = irq_routing_table[inmir];
  389. } else if (hwif->channel && !(ideic & 0x01)) {
  390. /*
  391. * get SIRQ2 routing table
  392. */
  393. pci_read_config_byte(isa_dev, 0x75, &inmir);
  394. inmir = inmir & 0x0f;
  395. irq = irq_routing_table[inmir];
  396. }
  397. if(irq >= 0)
  398. hwif->irq = irq;
  399. }
  400. }
  401. #else
  402. #define init_hwif_ali15x3 NULL
  403. #endif /* !defined(CONFIG_SPARC64) && !defined(CONFIG_PPC) */
  404. /**
  405. * init_dma_ali15x3 - set up DMA on ALi15x3
  406. * @hwif: IDE interface
  407. * @d: IDE port info
  408. *
  409. * Set up the DMA functionality on the ALi 15x3.
  410. */
  411. static int __devinit init_dma_ali15x3(ide_hwif_t *hwif,
  412. const struct ide_port_info *d)
  413. {
  414. struct pci_dev *dev = to_pci_dev(hwif->dev);
  415. unsigned long base = ide_pci_dma_base(hwif, d);
  416. if (base == 0)
  417. return -1;
  418. hwif->dma_base = base;
  419. if (ide_pci_check_simplex(hwif, d) < 0)
  420. return -1;
  421. if (ide_pci_set_master(dev, d->name) < 0)
  422. return -1;
  423. if (!hwif->channel)
  424. outb(inb(base + 2) & 0x60, base + 2);
  425. printk(KERN_INFO " %s: BM-DMA at 0x%04lx-0x%04lx\n",
  426. hwif->name, base, base + 7);
  427. if (ide_allocate_dma_engine(hwif))
  428. return -1;
  429. return 0;
  430. }
  431. static const struct ide_port_ops ali_port_ops = {
  432. .set_pio_mode = ali_set_pio_mode,
  433. .set_dma_mode = ali_set_dma_mode,
  434. .udma_filter = ali_udma_filter,
  435. .cable_detect = ali_cable_detect,
  436. };
  437. static const struct ide_dma_ops ali_dma_ops = {
  438. .dma_host_set = ide_dma_host_set,
  439. .dma_setup = ide_dma_setup,
  440. .dma_start = ide_dma_start,
  441. .dma_end = ide_dma_end,
  442. .dma_test_irq = ide_dma_test_irq,
  443. .dma_lost_irq = ide_dma_lost_irq,
  444. .dma_check = ali_dma_check,
  445. .dma_timer_expiry = ide_dma_sff_timer_expiry,
  446. .dma_sff_read_status = ide_dma_sff_read_status,
  447. };
  448. static const struct ide_port_info ali15x3_chipset __devinitdata = {
  449. .name = DRV_NAME,
  450. .init_chipset = init_chipset_ali15x3,
  451. .init_hwif = init_hwif_ali15x3,
  452. .init_dma = init_dma_ali15x3,
  453. .port_ops = &ali_port_ops,
  454. .dma_ops = &sff_dma_ops,
  455. .pio_mask = ATA_PIO5,
  456. .swdma_mask = ATA_SWDMA2,
  457. .mwdma_mask = ATA_MWDMA2,
  458. };
  459. /**
  460. * alim15x3_init_one - set up an ALi15x3 IDE controller
  461. * @dev: PCI device to set up
  462. *
  463. * Perform the actual set up for an ALi15x3 that has been found by the
  464. * hot plug layer.
  465. */
  466. static int __devinit alim15x3_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  467. {
  468. struct ide_port_info d = ali15x3_chipset;
  469. u8 rev = dev->revision, idx = id->driver_data;
  470. /* don't use LBA48 DMA on ALi devices before rev 0xC5 */
  471. if (rev <= 0xC4)
  472. d.host_flags |= IDE_HFLAG_NO_LBA48_DMA;
  473. if (rev >= 0x20) {
  474. if (rev == 0x20)
  475. d.host_flags |= IDE_HFLAG_NO_ATAPI_DMA;
  476. if (rev < 0xC2)
  477. d.udma_mask = ATA_UDMA2;
  478. else if (rev == 0xC2 || rev == 0xC3)
  479. d.udma_mask = ATA_UDMA4;
  480. else if (rev == 0xC4)
  481. d.udma_mask = ATA_UDMA5;
  482. else
  483. d.udma_mask = ATA_UDMA6;
  484. d.dma_ops = &ali_dma_ops;
  485. } else {
  486. d.host_flags |= IDE_HFLAG_NO_DMA;
  487. d.mwdma_mask = d.swdma_mask = 0;
  488. }
  489. if (idx == 0)
  490. d.host_flags |= IDE_HFLAG_CLEAR_SIMPLEX;
  491. return ide_pci_init_one(dev, &d, NULL);
  492. }
  493. static const struct pci_device_id alim15x3_pci_tbl[] = {
  494. { PCI_VDEVICE(AL, PCI_DEVICE_ID_AL_M5229), 0 },
  495. { PCI_VDEVICE(AL, PCI_DEVICE_ID_AL_M5228), 1 },
  496. { 0, },
  497. };
  498. MODULE_DEVICE_TABLE(pci, alim15x3_pci_tbl);
  499. static struct pci_driver alim15x3_pci_driver = {
  500. .name = "ALI15x3_IDE",
  501. .id_table = alim15x3_pci_tbl,
  502. .probe = alim15x3_init_one,
  503. .remove = ide_pci_remove,
  504. .suspend = ide_pci_suspend,
  505. .resume = ide_pci_resume,
  506. };
  507. static int __init ali15x3_ide_init(void)
  508. {
  509. return ide_pci_register_driver(&alim15x3_pci_driver);
  510. }
  511. static void __exit ali15x3_ide_exit(void)
  512. {
  513. pci_unregister_driver(&alim15x3_pci_driver);
  514. }
  515. module_init(ali15x3_ide_init);
  516. module_exit(ali15x3_ide_exit);
  517. MODULE_AUTHOR("Michael Aubry, Andrzej Krzysztofowicz, CJ, Andre Hedrick, Alan Cox");
  518. MODULE_DESCRIPTION("PCI driver module for ALi 15x3 IDE");
  519. MODULE_LICENSE("GPL");