radeon_cp.c 64 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216
  1. /* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
  2. /*
  3. * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * Copyright 2007 Advanced Micro Devices, Inc.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors:
  28. * Kevin E. Martin <martin@valinux.com>
  29. * Gareth Hughes <gareth@valinux.com>
  30. */
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_sarea.h"
  34. #include "radeon_drm.h"
  35. #include "radeon_drv.h"
  36. #include "r300_reg.h"
  37. #include "radeon_microcode.h"
  38. #define RADEON_FIFO_DEBUG 0
  39. static int radeon_do_cleanup_cp(struct drm_device * dev);
  40. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
  41. u32 radeon_read_ring_rptr(drm_radeon_private_t *dev_priv, u32 off)
  42. {
  43. u32 val;
  44. if (dev_priv->flags & RADEON_IS_AGP) {
  45. val = DRM_READ32(dev_priv->ring_rptr, off);
  46. } else {
  47. val = *(((volatile u32 *)
  48. dev_priv->ring_rptr->handle) +
  49. (off / sizeof(u32)));
  50. val = le32_to_cpu(val);
  51. }
  52. return val;
  53. }
  54. u32 radeon_get_ring_head(drm_radeon_private_t *dev_priv)
  55. {
  56. if (dev_priv->writeback_works)
  57. return radeon_read_ring_rptr(dev_priv, 0);
  58. else {
  59. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  60. return RADEON_READ(R600_CP_RB_RPTR);
  61. else
  62. return RADEON_READ(RADEON_CP_RB_RPTR);
  63. }
  64. }
  65. void radeon_write_ring_rptr(drm_radeon_private_t *dev_priv, u32 off, u32 val)
  66. {
  67. if (dev_priv->flags & RADEON_IS_AGP)
  68. DRM_WRITE32(dev_priv->ring_rptr, off, val);
  69. else
  70. *(((volatile u32 *) dev_priv->ring_rptr->handle) +
  71. (off / sizeof(u32))) = cpu_to_le32(val);
  72. }
  73. void radeon_set_ring_head(drm_radeon_private_t *dev_priv, u32 val)
  74. {
  75. radeon_write_ring_rptr(dev_priv, 0, val);
  76. }
  77. u32 radeon_get_scratch(drm_radeon_private_t *dev_priv, int index)
  78. {
  79. if (dev_priv->writeback_works) {
  80. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  81. return radeon_read_ring_rptr(dev_priv,
  82. R600_SCRATCHOFF(index));
  83. else
  84. return radeon_read_ring_rptr(dev_priv,
  85. RADEON_SCRATCHOFF(index));
  86. } else {
  87. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  88. return RADEON_READ(R600_SCRATCH_REG0 + 4*index);
  89. else
  90. return RADEON_READ(RADEON_SCRATCH_REG0 + 4*index);
  91. }
  92. }
  93. u32 RADEON_READ_MM(drm_radeon_private_t *dev_priv, int addr)
  94. {
  95. u32 ret;
  96. if (addr < 0x10000)
  97. ret = DRM_READ32(dev_priv->mmio, addr);
  98. else {
  99. DRM_WRITE32(dev_priv->mmio, RADEON_MM_INDEX, addr);
  100. ret = DRM_READ32(dev_priv->mmio, RADEON_MM_DATA);
  101. }
  102. return ret;
  103. }
  104. static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  105. {
  106. u32 ret;
  107. RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
  108. ret = RADEON_READ(R520_MC_IND_DATA);
  109. RADEON_WRITE(R520_MC_IND_INDEX, 0);
  110. return ret;
  111. }
  112. static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  113. {
  114. u32 ret;
  115. RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
  116. ret = RADEON_READ(RS480_NB_MC_DATA);
  117. RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
  118. return ret;
  119. }
  120. static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  121. {
  122. u32 ret;
  123. RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
  124. ret = RADEON_READ(RS690_MC_DATA);
  125. RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
  126. return ret;
  127. }
  128. static u32 RS600_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  129. {
  130. u32 ret;
  131. RADEON_WRITE(RS600_MC_INDEX, ((addr & RS600_MC_ADDR_MASK) |
  132. RS600_MC_IND_CITF_ARB0));
  133. ret = RADEON_READ(RS600_MC_DATA);
  134. return ret;
  135. }
  136. static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  137. {
  138. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  139. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  140. return RS690_READ_MCIND(dev_priv, addr);
  141. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  142. return RS600_READ_MCIND(dev_priv, addr);
  143. else
  144. return RS480_READ_MCIND(dev_priv, addr);
  145. }
  146. u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
  147. {
  148. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  149. return RADEON_READ(R700_MC_VM_FB_LOCATION);
  150. else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  151. return RADEON_READ(R600_MC_VM_FB_LOCATION);
  152. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  153. return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
  154. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  155. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  156. return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
  157. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  158. return RS600_READ_MCIND(dev_priv, RS600_MC_FB_LOCATION);
  159. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  160. return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
  161. else
  162. return RADEON_READ(RADEON_MC_FB_LOCATION);
  163. }
  164. static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
  165. {
  166. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  167. RADEON_WRITE(R700_MC_VM_FB_LOCATION, fb_loc);
  168. else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  169. RADEON_WRITE(R600_MC_VM_FB_LOCATION, fb_loc);
  170. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  171. R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
  172. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  173. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  174. RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
  175. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  176. RS600_WRITE_MCIND(RS600_MC_FB_LOCATION, fb_loc);
  177. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  178. R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
  179. else
  180. RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
  181. }
  182. void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
  183. {
  184. /*R6xx/R7xx: AGP_TOP and BOT are actually 18 bits each */
  185. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770) {
  186. RADEON_WRITE(R700_MC_VM_AGP_BOT, agp_loc & 0xffff); /* FIX ME */
  187. RADEON_WRITE(R700_MC_VM_AGP_TOP, (agp_loc >> 16) & 0xffff);
  188. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  189. RADEON_WRITE(R600_MC_VM_AGP_BOT, agp_loc & 0xffff); /* FIX ME */
  190. RADEON_WRITE(R600_MC_VM_AGP_TOP, (agp_loc >> 16) & 0xffff);
  191. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  192. R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
  193. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  194. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  195. RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
  196. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  197. RS600_WRITE_MCIND(RS600_MC_AGP_LOCATION, agp_loc);
  198. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  199. R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
  200. else
  201. RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
  202. }
  203. void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
  204. {
  205. u32 agp_base_hi = upper_32_bits(agp_base);
  206. u32 agp_base_lo = agp_base & 0xffffffff;
  207. u32 r6xx_agp_base = (agp_base >> 22) & 0x3ffff;
  208. /* R6xx/R7xx must be aligned to a 4MB boundry */
  209. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  210. RADEON_WRITE(R700_MC_VM_AGP_BASE, r6xx_agp_base);
  211. else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  212. RADEON_WRITE(R600_MC_VM_AGP_BASE, r6xx_agp_base);
  213. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
  214. R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
  215. R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
  216. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  217. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  218. RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
  219. RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
  220. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) {
  221. RS600_WRITE_MCIND(RS600_AGP_BASE, agp_base_lo);
  222. RS600_WRITE_MCIND(RS600_AGP_BASE_2, agp_base_hi);
  223. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
  224. R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
  225. R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
  226. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  227. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  228. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  229. RADEON_WRITE(RS480_AGP_BASE_2, agp_base_hi);
  230. } else {
  231. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  232. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
  233. RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
  234. }
  235. }
  236. void radeon_enable_bm(struct drm_radeon_private *dev_priv)
  237. {
  238. u32 tmp;
  239. /* Turn on bus mastering */
  240. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  241. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  242. /* rs600/rs690/rs740 */
  243. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  244. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  245. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV350) ||
  246. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  247. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  248. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  249. /* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  250. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  251. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  252. } /* PCIE cards appears to not need this */
  253. }
  254. static int RADEON_READ_PLL(struct drm_device * dev, int addr)
  255. {
  256. drm_radeon_private_t *dev_priv = dev->dev_private;
  257. RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
  258. return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
  259. }
  260. static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
  261. {
  262. RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
  263. return RADEON_READ(RADEON_PCIE_DATA);
  264. }
  265. #if RADEON_FIFO_DEBUG
  266. static void radeon_status(drm_radeon_private_t * dev_priv)
  267. {
  268. printk("%s:\n", __func__);
  269. printk("RBBM_STATUS = 0x%08x\n",
  270. (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
  271. printk("CP_RB_RTPR = 0x%08x\n",
  272. (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
  273. printk("CP_RB_WTPR = 0x%08x\n",
  274. (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
  275. printk("AIC_CNTL = 0x%08x\n",
  276. (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
  277. printk("AIC_STAT = 0x%08x\n",
  278. (unsigned int)RADEON_READ(RADEON_AIC_STAT));
  279. printk("AIC_PT_BASE = 0x%08x\n",
  280. (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
  281. printk("TLB_ADDR = 0x%08x\n",
  282. (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
  283. printk("TLB_DATA = 0x%08x\n",
  284. (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
  285. }
  286. #endif
  287. /* ================================================================
  288. * Engine, FIFO control
  289. */
  290. static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
  291. {
  292. u32 tmp;
  293. int i;
  294. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  295. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
  296. tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
  297. tmp |= RADEON_RB3D_DC_FLUSH_ALL;
  298. RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
  299. for (i = 0; i < dev_priv->usec_timeout; i++) {
  300. if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
  301. & RADEON_RB3D_DC_BUSY)) {
  302. return 0;
  303. }
  304. DRM_UDELAY(1);
  305. }
  306. } else {
  307. /* don't flush or purge cache here or lockup */
  308. return 0;
  309. }
  310. #if RADEON_FIFO_DEBUG
  311. DRM_ERROR("failed!\n");
  312. radeon_status(dev_priv);
  313. #endif
  314. return -EBUSY;
  315. }
  316. static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
  317. {
  318. int i;
  319. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  320. for (i = 0; i < dev_priv->usec_timeout; i++) {
  321. int slots = (RADEON_READ(RADEON_RBBM_STATUS)
  322. & RADEON_RBBM_FIFOCNT_MASK);
  323. if (slots >= entries)
  324. return 0;
  325. DRM_UDELAY(1);
  326. }
  327. DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
  328. RADEON_READ(RADEON_RBBM_STATUS),
  329. RADEON_READ(R300_VAP_CNTL_STATUS));
  330. #if RADEON_FIFO_DEBUG
  331. DRM_ERROR("failed!\n");
  332. radeon_status(dev_priv);
  333. #endif
  334. return -EBUSY;
  335. }
  336. static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
  337. {
  338. int i, ret;
  339. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  340. ret = radeon_do_wait_for_fifo(dev_priv, 64);
  341. if (ret)
  342. return ret;
  343. for (i = 0; i < dev_priv->usec_timeout; i++) {
  344. if (!(RADEON_READ(RADEON_RBBM_STATUS)
  345. & RADEON_RBBM_ACTIVE)) {
  346. radeon_do_pixcache_flush(dev_priv);
  347. return 0;
  348. }
  349. DRM_UDELAY(1);
  350. }
  351. DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
  352. RADEON_READ(RADEON_RBBM_STATUS),
  353. RADEON_READ(R300_VAP_CNTL_STATUS));
  354. #if RADEON_FIFO_DEBUG
  355. DRM_ERROR("failed!\n");
  356. radeon_status(dev_priv);
  357. #endif
  358. return -EBUSY;
  359. }
  360. static void radeon_init_pipes(drm_radeon_private_t *dev_priv)
  361. {
  362. uint32_t gb_tile_config, gb_pipe_sel = 0;
  363. /* RS4xx/RS6xx/R4xx/R5xx */
  364. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
  365. gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
  366. dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
  367. } else {
  368. /* R3xx */
  369. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  370. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350)) {
  371. dev_priv->num_gb_pipes = 2;
  372. } else {
  373. /* R3Vxx */
  374. dev_priv->num_gb_pipes = 1;
  375. }
  376. }
  377. DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);
  378. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);
  379. switch (dev_priv->num_gb_pipes) {
  380. case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
  381. case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
  382. case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
  383. default:
  384. case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
  385. }
  386. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
  387. RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
  388. RADEON_WRITE(R300_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
  389. }
  390. RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
  391. radeon_do_wait_for_idle(dev_priv);
  392. RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
  393. RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
  394. R300_DC_AUTOFLUSH_ENABLE |
  395. R300_DC_DC_DISABLE_IGNORE_PE));
  396. }
  397. /* ================================================================
  398. * CP control, initialization
  399. */
  400. /* Load the microcode for the CP */
  401. static void radeon_cp_load_microcode(drm_radeon_private_t * dev_priv)
  402. {
  403. int i;
  404. DRM_DEBUG("\n");
  405. radeon_do_wait_for_idle(dev_priv);
  406. RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
  407. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
  408. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
  409. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
  410. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
  411. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
  412. DRM_INFO("Loading R100 Microcode\n");
  413. for (i = 0; i < 256; i++) {
  414. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  415. R100_cp_microcode[i][1]);
  416. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  417. R100_cp_microcode[i][0]);
  418. }
  419. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
  420. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
  421. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
  422. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
  423. DRM_INFO("Loading R200 Microcode\n");
  424. for (i = 0; i < 256; i++) {
  425. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  426. R200_cp_microcode[i][1]);
  427. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  428. R200_cp_microcode[i][0]);
  429. }
  430. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  431. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
  432. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
  433. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
  434. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  435. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  436. DRM_INFO("Loading R300 Microcode\n");
  437. for (i = 0; i < 256; i++) {
  438. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  439. R300_cp_microcode[i][1]);
  440. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  441. R300_cp_microcode[i][0]);
  442. }
  443. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  444. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R423) ||
  445. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
  446. DRM_INFO("Loading R400 Microcode\n");
  447. for (i = 0; i < 256; i++) {
  448. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  449. R420_cp_microcode[i][1]);
  450. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  451. R420_cp_microcode[i][0]);
  452. }
  453. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  454. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  455. DRM_INFO("Loading RS690/RS740 Microcode\n");
  456. for (i = 0; i < 256; i++) {
  457. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  458. RS690_cp_microcode[i][1]);
  459. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  460. RS690_cp_microcode[i][0]);
  461. }
  462. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) {
  463. DRM_INFO("Loading RS600 Microcode\n");
  464. for (i = 0; i < 256; i++) {
  465. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  466. RS600_cp_microcode[i][1]);
  467. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  468. RS600_cp_microcode[i][0]);
  469. }
  470. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
  471. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
  472. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
  473. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
  474. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
  475. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
  476. DRM_INFO("Loading R500 Microcode\n");
  477. for (i = 0; i < 256; i++) {
  478. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  479. R520_cp_microcode[i][1]);
  480. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  481. R520_cp_microcode[i][0]);
  482. }
  483. }
  484. }
  485. /* Flush any pending commands to the CP. This should only be used just
  486. * prior to a wait for idle, as it informs the engine that the command
  487. * stream is ending.
  488. */
  489. static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
  490. {
  491. DRM_DEBUG("\n");
  492. #if 0
  493. u32 tmp;
  494. tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
  495. RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
  496. #endif
  497. }
  498. /* Wait for the CP to go idle.
  499. */
  500. int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
  501. {
  502. RING_LOCALS;
  503. DRM_DEBUG("\n");
  504. BEGIN_RING(6);
  505. RADEON_PURGE_CACHE();
  506. RADEON_PURGE_ZCACHE();
  507. RADEON_WAIT_UNTIL_IDLE();
  508. ADVANCE_RING();
  509. COMMIT_RING();
  510. return radeon_do_wait_for_idle(dev_priv);
  511. }
  512. /* Start the Command Processor.
  513. */
  514. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
  515. {
  516. RING_LOCALS;
  517. DRM_DEBUG("\n");
  518. radeon_do_wait_for_idle(dev_priv);
  519. RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
  520. dev_priv->cp_running = 1;
  521. BEGIN_RING(8);
  522. /* isync can only be written through cp on r5xx write it here */
  523. OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
  524. OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
  525. RADEON_ISYNC_ANY3D_IDLE2D |
  526. RADEON_ISYNC_WAIT_IDLEGUI |
  527. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  528. RADEON_PURGE_CACHE();
  529. RADEON_PURGE_ZCACHE();
  530. RADEON_WAIT_UNTIL_IDLE();
  531. ADVANCE_RING();
  532. COMMIT_RING();
  533. dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
  534. }
  535. /* Reset the Command Processor. This will not flush any pending
  536. * commands, so you must wait for the CP command stream to complete
  537. * before calling this routine.
  538. */
  539. static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
  540. {
  541. u32 cur_read_ptr;
  542. DRM_DEBUG("\n");
  543. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  544. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  545. SET_RING_HEAD(dev_priv, cur_read_ptr);
  546. dev_priv->ring.tail = cur_read_ptr;
  547. }
  548. /* Stop the Command Processor. This will not flush any pending
  549. * commands, so you must flush the command stream and wait for the CP
  550. * to go idle before calling this routine.
  551. */
  552. static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
  553. {
  554. DRM_DEBUG("\n");
  555. RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
  556. dev_priv->cp_running = 0;
  557. }
  558. /* Reset the engine. This will stop the CP if it is running.
  559. */
  560. static int radeon_do_engine_reset(struct drm_device * dev)
  561. {
  562. drm_radeon_private_t *dev_priv = dev->dev_private;
  563. u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
  564. DRM_DEBUG("\n");
  565. radeon_do_pixcache_flush(dev_priv);
  566. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  567. /* may need something similar for newer chips */
  568. clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
  569. mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
  570. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
  571. RADEON_FORCEON_MCLKA |
  572. RADEON_FORCEON_MCLKB |
  573. RADEON_FORCEON_YCLKA |
  574. RADEON_FORCEON_YCLKB |
  575. RADEON_FORCEON_MC |
  576. RADEON_FORCEON_AIC));
  577. }
  578. rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
  579. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
  580. RADEON_SOFT_RESET_CP |
  581. RADEON_SOFT_RESET_HI |
  582. RADEON_SOFT_RESET_SE |
  583. RADEON_SOFT_RESET_RE |
  584. RADEON_SOFT_RESET_PP |
  585. RADEON_SOFT_RESET_E2 |
  586. RADEON_SOFT_RESET_RB));
  587. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  588. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
  589. ~(RADEON_SOFT_RESET_CP |
  590. RADEON_SOFT_RESET_HI |
  591. RADEON_SOFT_RESET_SE |
  592. RADEON_SOFT_RESET_RE |
  593. RADEON_SOFT_RESET_PP |
  594. RADEON_SOFT_RESET_E2 |
  595. RADEON_SOFT_RESET_RB)));
  596. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  597. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  598. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
  599. RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
  600. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
  601. }
  602. /* setup the raster pipes */
  603. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
  604. radeon_init_pipes(dev_priv);
  605. /* Reset the CP ring */
  606. radeon_do_cp_reset(dev_priv);
  607. /* The CP is no longer running after an engine reset */
  608. dev_priv->cp_running = 0;
  609. /* Reset any pending vertex, indirect buffers */
  610. radeon_freelist_reset(dev);
  611. return 0;
  612. }
  613. static void radeon_cp_init_ring_buffer(struct drm_device * dev,
  614. drm_radeon_private_t *dev_priv,
  615. struct drm_file *file_priv)
  616. {
  617. struct drm_radeon_master_private *master_priv;
  618. u32 ring_start, cur_read_ptr;
  619. /* Initialize the memory controller. With new memory map, the fb location
  620. * is not changed, it should have been properly initialized already. Part
  621. * of the problem is that the code below is bogus, assuming the GART is
  622. * always appended to the fb which is not necessarily the case
  623. */
  624. if (!dev_priv->new_memmap)
  625. radeon_write_fb_location(dev_priv,
  626. ((dev_priv->gart_vm_start - 1) & 0xffff0000)
  627. | (dev_priv->fb_location >> 16));
  628. #if __OS_HAS_AGP
  629. if (dev_priv->flags & RADEON_IS_AGP) {
  630. radeon_write_agp_base(dev_priv, dev->agp->base);
  631. radeon_write_agp_location(dev_priv,
  632. (((dev_priv->gart_vm_start - 1 +
  633. dev_priv->gart_size) & 0xffff0000) |
  634. (dev_priv->gart_vm_start >> 16)));
  635. ring_start = (dev_priv->cp_ring->offset
  636. - dev->agp->base
  637. + dev_priv->gart_vm_start);
  638. } else
  639. #endif
  640. ring_start = (dev_priv->cp_ring->offset
  641. - (unsigned long)dev->sg->virtual
  642. + dev_priv->gart_vm_start);
  643. RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
  644. /* Set the write pointer delay */
  645. RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
  646. /* Initialize the ring buffer's read and write pointers */
  647. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  648. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  649. SET_RING_HEAD(dev_priv, cur_read_ptr);
  650. dev_priv->ring.tail = cur_read_ptr;
  651. #if __OS_HAS_AGP
  652. if (dev_priv->flags & RADEON_IS_AGP) {
  653. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  654. dev_priv->ring_rptr->offset
  655. - dev->agp->base + dev_priv->gart_vm_start);
  656. } else
  657. #endif
  658. {
  659. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  660. dev_priv->ring_rptr->offset
  661. - ((unsigned long) dev->sg->virtual)
  662. + dev_priv->gart_vm_start);
  663. }
  664. /* Set ring buffer size */
  665. #ifdef __BIG_ENDIAN
  666. RADEON_WRITE(RADEON_CP_RB_CNTL,
  667. RADEON_BUF_SWAP_32BIT |
  668. (dev_priv->ring.fetch_size_l2ow << 18) |
  669. (dev_priv->ring.rptr_update_l2qw << 8) |
  670. dev_priv->ring.size_l2qw);
  671. #else
  672. RADEON_WRITE(RADEON_CP_RB_CNTL,
  673. (dev_priv->ring.fetch_size_l2ow << 18) |
  674. (dev_priv->ring.rptr_update_l2qw << 8) |
  675. dev_priv->ring.size_l2qw);
  676. #endif
  677. /* Initialize the scratch register pointer. This will cause
  678. * the scratch register values to be written out to memory
  679. * whenever they are updated.
  680. *
  681. * We simply put this behind the ring read pointer, this works
  682. * with PCI GART as well as (whatever kind of) AGP GART
  683. */
  684. RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
  685. + RADEON_SCRATCH_REG_OFFSET);
  686. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
  687. radeon_enable_bm(dev_priv);
  688. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(0), 0);
  689. RADEON_WRITE(RADEON_LAST_FRAME_REG, 0);
  690. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
  691. RADEON_WRITE(RADEON_LAST_DISPATCH_REG, 0);
  692. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(2), 0);
  693. RADEON_WRITE(RADEON_LAST_CLEAR_REG, 0);
  694. /* reset sarea copies of these */
  695. master_priv = file_priv->master->driver_priv;
  696. if (master_priv->sarea_priv) {
  697. master_priv->sarea_priv->last_frame = 0;
  698. master_priv->sarea_priv->last_dispatch = 0;
  699. master_priv->sarea_priv->last_clear = 0;
  700. }
  701. radeon_do_wait_for_idle(dev_priv);
  702. /* Sync everything up */
  703. RADEON_WRITE(RADEON_ISYNC_CNTL,
  704. (RADEON_ISYNC_ANY2D_IDLE3D |
  705. RADEON_ISYNC_ANY3D_IDLE2D |
  706. RADEON_ISYNC_WAIT_IDLEGUI |
  707. RADEON_ISYNC_CPSCRATCH_IDLEGUI));
  708. }
  709. static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
  710. {
  711. u32 tmp;
  712. /* Start with assuming that writeback doesn't work */
  713. dev_priv->writeback_works = 0;
  714. /* Writeback doesn't seem to work everywhere, test it here and possibly
  715. * enable it if it appears to work
  716. */
  717. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
  718. RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
  719. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  720. u32 val;
  721. val = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
  722. if (val == 0xdeadbeef)
  723. break;
  724. DRM_UDELAY(1);
  725. }
  726. if (tmp < dev_priv->usec_timeout) {
  727. dev_priv->writeback_works = 1;
  728. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  729. } else {
  730. dev_priv->writeback_works = 0;
  731. DRM_INFO("writeback test failed\n");
  732. }
  733. if (radeon_no_wb == 1) {
  734. dev_priv->writeback_works = 0;
  735. DRM_INFO("writeback forced off\n");
  736. }
  737. if (!dev_priv->writeback_works) {
  738. /* Disable writeback to avoid unnecessary bus master transfer */
  739. RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
  740. RADEON_RB_NO_UPDATE);
  741. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
  742. }
  743. }
  744. /* Enable or disable IGP GART on the chip */
  745. static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
  746. {
  747. u32 temp;
  748. if (on) {
  749. DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
  750. dev_priv->gart_vm_start,
  751. (long)dev_priv->gart_info.bus_addr,
  752. dev_priv->gart_size);
  753. temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
  754. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  755. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  756. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
  757. RS690_BLOCK_GFX_D3_EN));
  758. else
  759. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
  760. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  761. RS480_VA_SIZE_32MB));
  762. temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
  763. IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
  764. RS480_TLB_ENABLE |
  765. RS480_GTW_LAC_EN |
  766. RS480_1LEVEL_GART));
  767. temp = dev_priv->gart_info.bus_addr & 0xfffff000;
  768. temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
  769. IGP_WRITE_MCIND(RS480_GART_BASE, temp);
  770. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
  771. IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
  772. RS480_REQ_TYPE_SNOOP_DIS));
  773. radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
  774. dev_priv->gart_size = 32*1024*1024;
  775. temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
  776. 0xffff0000) | (dev_priv->gart_vm_start >> 16));
  777. radeon_write_agp_location(dev_priv, temp);
  778. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
  779. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  780. RS480_VA_SIZE_32MB));
  781. do {
  782. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  783. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  784. break;
  785. DRM_UDELAY(1);
  786. } while (1);
  787. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
  788. RS480_GART_CACHE_INVALIDATE);
  789. do {
  790. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  791. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  792. break;
  793. DRM_UDELAY(1);
  794. } while (1);
  795. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
  796. } else {
  797. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
  798. }
  799. }
  800. /* Enable or disable IGP GART on the chip */
  801. static void rs600_set_igpgart(drm_radeon_private_t *dev_priv, int on)
  802. {
  803. u32 temp;
  804. int i;
  805. if (on) {
  806. DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
  807. dev_priv->gart_vm_start,
  808. (long)dev_priv->gart_info.bus_addr,
  809. dev_priv->gart_size);
  810. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, (RS600_EFFECTIVE_L2_CACHE_SIZE(6) |
  811. RS600_EFFECTIVE_L2_QUEUE_SIZE(6)));
  812. for (i = 0; i < 19; i++)
  813. IGP_WRITE_MCIND(RS600_MC_PT0_CLIENT0_CNTL + i,
  814. (RS600_ENABLE_TRANSLATION_MODE_OVERRIDE |
  815. RS600_SYSTEM_ACCESS_MODE_IN_SYS |
  816. RS600_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASSTHROUGH |
  817. RS600_EFFECTIVE_L1_CACHE_SIZE(3) |
  818. RS600_ENABLE_FRAGMENT_PROCESSING |
  819. RS600_EFFECTIVE_L1_QUEUE_SIZE(3)));
  820. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_CNTL, (RS600_ENABLE_PAGE_TABLE |
  821. RS600_PAGE_TABLE_TYPE_FLAT));
  822. /* disable all other contexts */
  823. for (i = 1; i < 8; i++)
  824. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_CNTL + i, 0);
  825. /* setup the page table aperture */
  826. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  827. dev_priv->gart_info.bus_addr);
  828. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_FLAT_START_ADDR,
  829. dev_priv->gart_vm_start);
  830. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_FLAT_END_ADDR,
  831. (dev_priv->gart_vm_start + dev_priv->gart_size - 1));
  832. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  833. /* setup the system aperture */
  834. IGP_WRITE_MCIND(RS600_MC_PT0_SYSTEM_APERTURE_LOW_ADDR,
  835. dev_priv->gart_vm_start);
  836. IGP_WRITE_MCIND(RS600_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR,
  837. (dev_priv->gart_vm_start + dev_priv->gart_size - 1));
  838. /* enable page tables */
  839. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  840. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, (temp | RS600_ENABLE_PT));
  841. temp = IGP_READ_MCIND(dev_priv, RS600_MC_CNTL1);
  842. IGP_WRITE_MCIND(RS600_MC_CNTL1, (temp | RS600_ENABLE_PAGE_TABLES));
  843. /* invalidate the cache */
  844. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  845. temp &= ~(RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE);
  846. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, temp);
  847. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  848. temp |= RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE;
  849. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, temp);
  850. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  851. temp &= ~(RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE);
  852. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, temp);
  853. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  854. } else {
  855. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, 0);
  856. temp = IGP_READ_MCIND(dev_priv, RS600_MC_CNTL1);
  857. temp &= ~RS600_ENABLE_PAGE_TABLES;
  858. IGP_WRITE_MCIND(RS600_MC_CNTL1, temp);
  859. }
  860. }
  861. static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
  862. {
  863. u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
  864. if (on) {
  865. DRM_DEBUG("programming pcie %08X %08lX %08X\n",
  866. dev_priv->gart_vm_start,
  867. (long)dev_priv->gart_info.bus_addr,
  868. dev_priv->gart_size);
  869. RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
  870. dev_priv->gart_vm_start);
  871. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
  872. dev_priv->gart_info.bus_addr);
  873. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
  874. dev_priv->gart_vm_start);
  875. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
  876. dev_priv->gart_vm_start +
  877. dev_priv->gart_size - 1);
  878. radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
  879. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  880. RADEON_PCIE_TX_GART_EN);
  881. } else {
  882. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  883. tmp & ~RADEON_PCIE_TX_GART_EN);
  884. }
  885. }
  886. /* Enable or disable PCI GART on the chip */
  887. static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
  888. {
  889. u32 tmp;
  890. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  891. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740) ||
  892. (dev_priv->flags & RADEON_IS_IGPGART)) {
  893. radeon_set_igpgart(dev_priv, on);
  894. return;
  895. }
  896. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) {
  897. rs600_set_igpgart(dev_priv, on);
  898. return;
  899. }
  900. if (dev_priv->flags & RADEON_IS_PCIE) {
  901. radeon_set_pciegart(dev_priv, on);
  902. return;
  903. }
  904. tmp = RADEON_READ(RADEON_AIC_CNTL);
  905. if (on) {
  906. RADEON_WRITE(RADEON_AIC_CNTL,
  907. tmp | RADEON_PCIGART_TRANSLATE_EN);
  908. /* set PCI GART page-table base address
  909. */
  910. RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
  911. /* set address range for PCI address translate
  912. */
  913. RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
  914. RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
  915. + dev_priv->gart_size - 1);
  916. /* Turn off AGP aperture -- is this required for PCI GART?
  917. */
  918. radeon_write_agp_location(dev_priv, 0xffffffc0);
  919. RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
  920. } else {
  921. RADEON_WRITE(RADEON_AIC_CNTL,
  922. tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  923. }
  924. }
  925. static int radeon_setup_pcigart_surface(drm_radeon_private_t *dev_priv)
  926. {
  927. struct drm_ati_pcigart_info *gart_info = &dev_priv->gart_info;
  928. struct radeon_virt_surface *vp;
  929. int i;
  930. for (i = 0; i < RADEON_MAX_SURFACES * 2; i++) {
  931. if (!dev_priv->virt_surfaces[i].file_priv ||
  932. dev_priv->virt_surfaces[i].file_priv == PCIGART_FILE_PRIV)
  933. break;
  934. }
  935. if (i >= 2 * RADEON_MAX_SURFACES)
  936. return -ENOMEM;
  937. vp = &dev_priv->virt_surfaces[i];
  938. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  939. struct radeon_surface *sp = &dev_priv->surfaces[i];
  940. if (sp->refcount)
  941. continue;
  942. vp->surface_index = i;
  943. vp->lower = gart_info->bus_addr;
  944. vp->upper = vp->lower + gart_info->table_size;
  945. vp->flags = 0;
  946. vp->file_priv = PCIGART_FILE_PRIV;
  947. sp->refcount = 1;
  948. sp->lower = vp->lower;
  949. sp->upper = vp->upper;
  950. sp->flags = 0;
  951. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, sp->flags);
  952. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND + 16 * i, sp->lower);
  953. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND + 16 * i, sp->upper);
  954. return 0;
  955. }
  956. return -ENOMEM;
  957. }
  958. static int radeon_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
  959. struct drm_file *file_priv)
  960. {
  961. drm_radeon_private_t *dev_priv = dev->dev_private;
  962. struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
  963. DRM_DEBUG("\n");
  964. /* if we require new memory map but we don't have it fail */
  965. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  966. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  967. radeon_do_cleanup_cp(dev);
  968. return -EINVAL;
  969. }
  970. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  971. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  972. dev_priv->flags &= ~RADEON_IS_AGP;
  973. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  974. && !init->is_pci) {
  975. DRM_DEBUG("Restoring AGP flag\n");
  976. dev_priv->flags |= RADEON_IS_AGP;
  977. }
  978. if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
  979. DRM_ERROR("PCI GART memory not allocated!\n");
  980. radeon_do_cleanup_cp(dev);
  981. return -EINVAL;
  982. }
  983. dev_priv->usec_timeout = init->usec_timeout;
  984. if (dev_priv->usec_timeout < 1 ||
  985. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  986. DRM_DEBUG("TIMEOUT problem!\n");
  987. radeon_do_cleanup_cp(dev);
  988. return -EINVAL;
  989. }
  990. /* Enable vblank on CRTC1 for older X servers
  991. */
  992. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  993. switch(init->func) {
  994. case RADEON_INIT_R200_CP:
  995. dev_priv->microcode_version = UCODE_R200;
  996. break;
  997. case RADEON_INIT_R300_CP:
  998. dev_priv->microcode_version = UCODE_R300;
  999. break;
  1000. default:
  1001. dev_priv->microcode_version = UCODE_R100;
  1002. }
  1003. dev_priv->do_boxes = 0;
  1004. dev_priv->cp_mode = init->cp_mode;
  1005. /* We don't support anything other than bus-mastering ring mode,
  1006. * but the ring can be in either AGP or PCI space for the ring
  1007. * read pointer.
  1008. */
  1009. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  1010. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  1011. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  1012. radeon_do_cleanup_cp(dev);
  1013. return -EINVAL;
  1014. }
  1015. switch (init->fb_bpp) {
  1016. case 16:
  1017. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  1018. break;
  1019. case 32:
  1020. default:
  1021. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  1022. break;
  1023. }
  1024. dev_priv->front_offset = init->front_offset;
  1025. dev_priv->front_pitch = init->front_pitch;
  1026. dev_priv->back_offset = init->back_offset;
  1027. dev_priv->back_pitch = init->back_pitch;
  1028. switch (init->depth_bpp) {
  1029. case 16:
  1030. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
  1031. break;
  1032. case 32:
  1033. default:
  1034. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
  1035. break;
  1036. }
  1037. dev_priv->depth_offset = init->depth_offset;
  1038. dev_priv->depth_pitch = init->depth_pitch;
  1039. /* Hardware state for depth clears. Remove this if/when we no
  1040. * longer clear the depth buffer with a 3D rectangle. Hard-code
  1041. * all values to prevent unwanted 3D state from slipping through
  1042. * and screwing with the clear operation.
  1043. */
  1044. dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
  1045. (dev_priv->color_fmt << 10) |
  1046. (dev_priv->microcode_version ==
  1047. UCODE_R100 ? RADEON_ZBLOCK16 : 0));
  1048. dev_priv->depth_clear.rb3d_zstencilcntl =
  1049. (dev_priv->depth_fmt |
  1050. RADEON_Z_TEST_ALWAYS |
  1051. RADEON_STENCIL_TEST_ALWAYS |
  1052. RADEON_STENCIL_S_FAIL_REPLACE |
  1053. RADEON_STENCIL_ZPASS_REPLACE |
  1054. RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
  1055. dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
  1056. RADEON_BFACE_SOLID |
  1057. RADEON_FFACE_SOLID |
  1058. RADEON_FLAT_SHADE_VTX_LAST |
  1059. RADEON_DIFFUSE_SHADE_FLAT |
  1060. RADEON_ALPHA_SHADE_FLAT |
  1061. RADEON_SPECULAR_SHADE_FLAT |
  1062. RADEON_FOG_SHADE_FLAT |
  1063. RADEON_VTX_PIX_CENTER_OGL |
  1064. RADEON_ROUND_MODE_TRUNC |
  1065. RADEON_ROUND_PREC_8TH_PIX);
  1066. dev_priv->ring_offset = init->ring_offset;
  1067. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  1068. dev_priv->buffers_offset = init->buffers_offset;
  1069. dev_priv->gart_textures_offset = init->gart_textures_offset;
  1070. master_priv->sarea = drm_getsarea(dev);
  1071. if (!master_priv->sarea) {
  1072. DRM_ERROR("could not find sarea!\n");
  1073. radeon_do_cleanup_cp(dev);
  1074. return -EINVAL;
  1075. }
  1076. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  1077. if (!dev_priv->cp_ring) {
  1078. DRM_ERROR("could not find cp ring region!\n");
  1079. radeon_do_cleanup_cp(dev);
  1080. return -EINVAL;
  1081. }
  1082. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  1083. if (!dev_priv->ring_rptr) {
  1084. DRM_ERROR("could not find ring read pointer!\n");
  1085. radeon_do_cleanup_cp(dev);
  1086. return -EINVAL;
  1087. }
  1088. dev->agp_buffer_token = init->buffers_offset;
  1089. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  1090. if (!dev->agp_buffer_map) {
  1091. DRM_ERROR("could not find dma buffer region!\n");
  1092. radeon_do_cleanup_cp(dev);
  1093. return -EINVAL;
  1094. }
  1095. if (init->gart_textures_offset) {
  1096. dev_priv->gart_textures =
  1097. drm_core_findmap(dev, init->gart_textures_offset);
  1098. if (!dev_priv->gart_textures) {
  1099. DRM_ERROR("could not find GART texture region!\n");
  1100. radeon_do_cleanup_cp(dev);
  1101. return -EINVAL;
  1102. }
  1103. }
  1104. #if __OS_HAS_AGP
  1105. if (dev_priv->flags & RADEON_IS_AGP) {
  1106. drm_core_ioremap_wc(dev_priv->cp_ring, dev);
  1107. drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
  1108. drm_core_ioremap_wc(dev->agp_buffer_map, dev);
  1109. if (!dev_priv->cp_ring->handle ||
  1110. !dev_priv->ring_rptr->handle ||
  1111. !dev->agp_buffer_map->handle) {
  1112. DRM_ERROR("could not find ioremap agp regions!\n");
  1113. radeon_do_cleanup_cp(dev);
  1114. return -EINVAL;
  1115. }
  1116. } else
  1117. #endif
  1118. {
  1119. dev_priv->cp_ring->handle =
  1120. (void *)(unsigned long)dev_priv->cp_ring->offset;
  1121. dev_priv->ring_rptr->handle =
  1122. (void *)(unsigned long)dev_priv->ring_rptr->offset;
  1123. dev->agp_buffer_map->handle =
  1124. (void *)(unsigned long)dev->agp_buffer_map->offset;
  1125. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  1126. dev_priv->cp_ring->handle);
  1127. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  1128. dev_priv->ring_rptr->handle);
  1129. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  1130. dev->agp_buffer_map->handle);
  1131. }
  1132. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
  1133. dev_priv->fb_size =
  1134. ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
  1135. - dev_priv->fb_location;
  1136. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  1137. ((dev_priv->front_offset
  1138. + dev_priv->fb_location) >> 10));
  1139. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  1140. ((dev_priv->back_offset
  1141. + dev_priv->fb_location) >> 10));
  1142. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  1143. ((dev_priv->depth_offset
  1144. + dev_priv->fb_location) >> 10));
  1145. dev_priv->gart_size = init->gart_size;
  1146. /* New let's set the memory map ... */
  1147. if (dev_priv->new_memmap) {
  1148. u32 base = 0;
  1149. DRM_INFO("Setting GART location based on new memory map\n");
  1150. /* If using AGP, try to locate the AGP aperture at the same
  1151. * location in the card and on the bus, though we have to
  1152. * align it down.
  1153. */
  1154. #if __OS_HAS_AGP
  1155. if (dev_priv->flags & RADEON_IS_AGP) {
  1156. base = dev->agp->base;
  1157. /* Check if valid */
  1158. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  1159. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  1160. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  1161. dev->agp->base);
  1162. base = 0;
  1163. }
  1164. }
  1165. #endif
  1166. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  1167. if (base == 0) {
  1168. base = dev_priv->fb_location + dev_priv->fb_size;
  1169. if (base < dev_priv->fb_location ||
  1170. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  1171. base = dev_priv->fb_location
  1172. - dev_priv->gart_size;
  1173. }
  1174. dev_priv->gart_vm_start = base & 0xffc00000u;
  1175. if (dev_priv->gart_vm_start != base)
  1176. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  1177. base, dev_priv->gart_vm_start);
  1178. } else {
  1179. DRM_INFO("Setting GART location based on old memory map\n");
  1180. dev_priv->gart_vm_start = dev_priv->fb_location +
  1181. RADEON_READ(RADEON_CONFIG_APER_SIZE);
  1182. }
  1183. #if __OS_HAS_AGP
  1184. if (dev_priv->flags & RADEON_IS_AGP)
  1185. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1186. - dev->agp->base
  1187. + dev_priv->gart_vm_start);
  1188. else
  1189. #endif
  1190. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1191. - (unsigned long)dev->sg->virtual
  1192. + dev_priv->gart_vm_start);
  1193. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  1194. DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
  1195. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
  1196. dev_priv->gart_buffers_offset);
  1197. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  1198. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  1199. + init->ring_size / sizeof(u32));
  1200. dev_priv->ring.size = init->ring_size;
  1201. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  1202. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  1203. dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
  1204. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  1205. dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
  1206. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  1207. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  1208. #if __OS_HAS_AGP
  1209. if (dev_priv->flags & RADEON_IS_AGP) {
  1210. /* Turn off PCI GART */
  1211. radeon_set_pcigart(dev_priv, 0);
  1212. } else
  1213. #endif
  1214. {
  1215. u32 sctrl;
  1216. int ret;
  1217. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  1218. /* if we have an offset set from userspace */
  1219. if (dev_priv->pcigart_offset_set) {
  1220. dev_priv->gart_info.bus_addr =
  1221. (resource_size_t)dev_priv->pcigart_offset + dev_priv->fb_location;
  1222. dev_priv->gart_info.mapping.offset =
  1223. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  1224. dev_priv->gart_info.mapping.size =
  1225. dev_priv->gart_info.table_size;
  1226. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  1227. dev_priv->gart_info.addr =
  1228. dev_priv->gart_info.mapping.handle;
  1229. if (dev_priv->flags & RADEON_IS_PCIE)
  1230. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
  1231. else
  1232. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1233. dev_priv->gart_info.gart_table_location =
  1234. DRM_ATI_GART_FB;
  1235. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  1236. dev_priv->gart_info.addr,
  1237. dev_priv->pcigart_offset);
  1238. } else {
  1239. if (dev_priv->flags & RADEON_IS_IGPGART)
  1240. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
  1241. else
  1242. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1243. dev_priv->gart_info.gart_table_location =
  1244. DRM_ATI_GART_MAIN;
  1245. dev_priv->gart_info.addr = NULL;
  1246. dev_priv->gart_info.bus_addr = 0;
  1247. if (dev_priv->flags & RADEON_IS_PCIE) {
  1248. DRM_ERROR
  1249. ("Cannot use PCI Express without GART in FB memory\n");
  1250. radeon_do_cleanup_cp(dev);
  1251. return -EINVAL;
  1252. }
  1253. }
  1254. sctrl = RADEON_READ(RADEON_SURFACE_CNTL);
  1255. RADEON_WRITE(RADEON_SURFACE_CNTL, 0);
  1256. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  1257. ret = r600_page_table_init(dev);
  1258. else
  1259. ret = drm_ati_pcigart_init(dev, &dev_priv->gart_info);
  1260. RADEON_WRITE(RADEON_SURFACE_CNTL, sctrl);
  1261. if (!ret) {
  1262. DRM_ERROR("failed to init PCI GART!\n");
  1263. radeon_do_cleanup_cp(dev);
  1264. return -ENOMEM;
  1265. }
  1266. ret = radeon_setup_pcigart_surface(dev_priv);
  1267. if (ret) {
  1268. DRM_ERROR("failed to setup GART surface!\n");
  1269. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  1270. r600_page_table_cleanup(dev, &dev_priv->gart_info);
  1271. else
  1272. drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info);
  1273. radeon_do_cleanup_cp(dev);
  1274. return ret;
  1275. }
  1276. /* Turn on PCI GART */
  1277. radeon_set_pcigart(dev_priv, 1);
  1278. }
  1279. radeon_cp_load_microcode(dev_priv);
  1280. radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1281. dev_priv->last_buf = 0;
  1282. radeon_do_engine_reset(dev);
  1283. radeon_test_writeback(dev_priv);
  1284. return 0;
  1285. }
  1286. static int radeon_do_cleanup_cp(struct drm_device * dev)
  1287. {
  1288. drm_radeon_private_t *dev_priv = dev->dev_private;
  1289. DRM_DEBUG("\n");
  1290. /* Make sure interrupts are disabled here because the uninstall ioctl
  1291. * may not have been called from userspace and after dev_private
  1292. * is freed, it's too late.
  1293. */
  1294. if (dev->irq_enabled)
  1295. drm_irq_uninstall(dev);
  1296. #if __OS_HAS_AGP
  1297. if (dev_priv->flags & RADEON_IS_AGP) {
  1298. if (dev_priv->cp_ring != NULL) {
  1299. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1300. dev_priv->cp_ring = NULL;
  1301. }
  1302. if (dev_priv->ring_rptr != NULL) {
  1303. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1304. dev_priv->ring_rptr = NULL;
  1305. }
  1306. if (dev->agp_buffer_map != NULL) {
  1307. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1308. dev->agp_buffer_map = NULL;
  1309. }
  1310. } else
  1311. #endif
  1312. {
  1313. if (dev_priv->gart_info.bus_addr) {
  1314. /* Turn off PCI GART */
  1315. radeon_set_pcigart(dev_priv, 0);
  1316. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  1317. r600_page_table_cleanup(dev, &dev_priv->gart_info);
  1318. else {
  1319. if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
  1320. DRM_ERROR("failed to cleanup PCI GART!\n");
  1321. }
  1322. }
  1323. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
  1324. {
  1325. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1326. dev_priv->gart_info.addr = NULL;
  1327. }
  1328. }
  1329. /* only clear to the start of flags */
  1330. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1331. return 0;
  1332. }
  1333. /* This code will reinit the Radeon CP hardware after a resume from disc.
  1334. * AFAIK, it would be very difficult to pickle the state at suspend time, so
  1335. * here we make sure that all Radeon hardware initialisation is re-done without
  1336. * affecting running applications.
  1337. *
  1338. * Charl P. Botha <http://cpbotha.net>
  1339. */
  1340. static int radeon_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
  1341. {
  1342. drm_radeon_private_t *dev_priv = dev->dev_private;
  1343. if (!dev_priv) {
  1344. DRM_ERROR("Called with no initialization\n");
  1345. return -EINVAL;
  1346. }
  1347. DRM_DEBUG("Starting radeon_do_resume_cp()\n");
  1348. #if __OS_HAS_AGP
  1349. if (dev_priv->flags & RADEON_IS_AGP) {
  1350. /* Turn off PCI GART */
  1351. radeon_set_pcigart(dev_priv, 0);
  1352. } else
  1353. #endif
  1354. {
  1355. /* Turn on PCI GART */
  1356. radeon_set_pcigart(dev_priv, 1);
  1357. }
  1358. radeon_cp_load_microcode(dev_priv);
  1359. radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1360. radeon_do_engine_reset(dev);
  1361. radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
  1362. DRM_DEBUG("radeon_do_resume_cp() complete\n");
  1363. return 0;
  1364. }
  1365. int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1366. {
  1367. drm_radeon_private_t *dev_priv = dev->dev_private;
  1368. drm_radeon_init_t *init = data;
  1369. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1370. if (init->func == RADEON_INIT_R300_CP)
  1371. r300_init_reg_flags(dev);
  1372. switch (init->func) {
  1373. case RADEON_INIT_CP:
  1374. case RADEON_INIT_R200_CP:
  1375. case RADEON_INIT_R300_CP:
  1376. return radeon_do_init_cp(dev, init, file_priv);
  1377. case RADEON_INIT_R600_CP:
  1378. return r600_do_init_cp(dev, init, file_priv);
  1379. case RADEON_CLEANUP_CP:
  1380. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1381. return r600_do_cleanup_cp(dev);
  1382. else
  1383. return radeon_do_cleanup_cp(dev);
  1384. }
  1385. return -EINVAL;
  1386. }
  1387. int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1388. {
  1389. drm_radeon_private_t *dev_priv = dev->dev_private;
  1390. DRM_DEBUG("\n");
  1391. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1392. if (dev_priv->cp_running) {
  1393. DRM_DEBUG("while CP running\n");
  1394. return 0;
  1395. }
  1396. if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
  1397. DRM_DEBUG("called with bogus CP mode (%d)\n",
  1398. dev_priv->cp_mode);
  1399. return 0;
  1400. }
  1401. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1402. r600_do_cp_start(dev_priv);
  1403. else
  1404. radeon_do_cp_start(dev_priv);
  1405. return 0;
  1406. }
  1407. /* Stop the CP. The engine must have been idled before calling this
  1408. * routine.
  1409. */
  1410. int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1411. {
  1412. drm_radeon_private_t *dev_priv = dev->dev_private;
  1413. drm_radeon_cp_stop_t *stop = data;
  1414. int ret;
  1415. DRM_DEBUG("\n");
  1416. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1417. if (!dev_priv->cp_running)
  1418. return 0;
  1419. /* Flush any pending CP commands. This ensures any outstanding
  1420. * commands are exectuted by the engine before we turn it off.
  1421. */
  1422. if (stop->flush) {
  1423. radeon_do_cp_flush(dev_priv);
  1424. }
  1425. /* If we fail to make the engine go idle, we return an error
  1426. * code so that the DRM ioctl wrapper can try again.
  1427. */
  1428. if (stop->idle) {
  1429. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1430. ret = r600_do_cp_idle(dev_priv);
  1431. else
  1432. ret = radeon_do_cp_idle(dev_priv);
  1433. if (ret)
  1434. return ret;
  1435. }
  1436. /* Finally, we can turn off the CP. If the engine isn't idle,
  1437. * we will get some dropped triangles as they won't be fully
  1438. * rendered before the CP is shut down.
  1439. */
  1440. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1441. r600_do_cp_stop(dev_priv);
  1442. else
  1443. radeon_do_cp_stop(dev_priv);
  1444. /* Reset the engine */
  1445. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1446. r600_do_engine_reset(dev);
  1447. else
  1448. radeon_do_engine_reset(dev);
  1449. return 0;
  1450. }
  1451. void radeon_do_release(struct drm_device * dev)
  1452. {
  1453. drm_radeon_private_t *dev_priv = dev->dev_private;
  1454. int i, ret;
  1455. if (dev_priv) {
  1456. if (dev_priv->cp_running) {
  1457. /* Stop the cp */
  1458. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  1459. while ((ret = r600_do_cp_idle(dev_priv)) != 0) {
  1460. DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
  1461. #ifdef __linux__
  1462. schedule();
  1463. #else
  1464. tsleep(&ret, PZERO, "rdnrel", 1);
  1465. #endif
  1466. }
  1467. } else {
  1468. while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
  1469. DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
  1470. #ifdef __linux__
  1471. schedule();
  1472. #else
  1473. tsleep(&ret, PZERO, "rdnrel", 1);
  1474. #endif
  1475. }
  1476. }
  1477. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  1478. r600_do_cp_stop(dev_priv);
  1479. r600_do_engine_reset(dev);
  1480. } else {
  1481. radeon_do_cp_stop(dev_priv);
  1482. radeon_do_engine_reset(dev);
  1483. }
  1484. }
  1485. if ((dev_priv->flags & RADEON_FAMILY_MASK) < CHIP_R600) {
  1486. /* Disable *all* interrupts */
  1487. if (dev_priv->mmio) /* remove this after permanent addmaps */
  1488. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  1489. if (dev_priv->mmio) { /* remove all surfaces */
  1490. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  1491. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
  1492. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
  1493. 16 * i, 0);
  1494. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
  1495. 16 * i, 0);
  1496. }
  1497. }
  1498. }
  1499. /* Free memory heap structures */
  1500. radeon_mem_takedown(&(dev_priv->gart_heap));
  1501. radeon_mem_takedown(&(dev_priv->fb_heap));
  1502. /* deallocate kernel resources */
  1503. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1504. r600_do_cleanup_cp(dev);
  1505. else
  1506. radeon_do_cleanup_cp(dev);
  1507. }
  1508. }
  1509. /* Just reset the CP ring. Called as part of an X Server engine reset.
  1510. */
  1511. int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1512. {
  1513. drm_radeon_private_t *dev_priv = dev->dev_private;
  1514. DRM_DEBUG("\n");
  1515. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1516. if (!dev_priv) {
  1517. DRM_DEBUG("called before init done\n");
  1518. return -EINVAL;
  1519. }
  1520. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1521. r600_do_cp_reset(dev_priv);
  1522. else
  1523. radeon_do_cp_reset(dev_priv);
  1524. /* The CP is no longer running after an engine reset */
  1525. dev_priv->cp_running = 0;
  1526. return 0;
  1527. }
  1528. int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1529. {
  1530. drm_radeon_private_t *dev_priv = dev->dev_private;
  1531. DRM_DEBUG("\n");
  1532. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1533. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1534. return r600_do_cp_idle(dev_priv);
  1535. else
  1536. return radeon_do_cp_idle(dev_priv);
  1537. }
  1538. /* Added by Charl P. Botha to call radeon_do_resume_cp().
  1539. */
  1540. int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1541. {
  1542. drm_radeon_private_t *dev_priv = dev->dev_private;
  1543. DRM_DEBUG("\n");
  1544. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1545. return r600_do_resume_cp(dev, file_priv);
  1546. else
  1547. return radeon_do_resume_cp(dev, file_priv);
  1548. }
  1549. int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1550. {
  1551. drm_radeon_private_t *dev_priv = dev->dev_private;
  1552. DRM_DEBUG("\n");
  1553. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1554. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1555. return r600_do_engine_reset(dev);
  1556. else
  1557. return radeon_do_engine_reset(dev);
  1558. }
  1559. /* ================================================================
  1560. * Fullscreen mode
  1561. */
  1562. /* KW: Deprecated to say the least:
  1563. */
  1564. int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1565. {
  1566. return 0;
  1567. }
  1568. /* ================================================================
  1569. * Freelist management
  1570. */
  1571. /* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
  1572. * bufs until freelist code is used. Note this hides a problem with
  1573. * the scratch register * (used to keep track of last buffer
  1574. * completed) being written to before * the last buffer has actually
  1575. * completed rendering.
  1576. *
  1577. * KW: It's also a good way to find free buffers quickly.
  1578. *
  1579. * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
  1580. * sleep. However, bugs in older versions of radeon_accel.c mean that
  1581. * we essentially have to do this, else old clients will break.
  1582. *
  1583. * However, it does leave open a potential deadlock where all the
  1584. * buffers are held by other clients, which can't release them because
  1585. * they can't get the lock.
  1586. */
  1587. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1588. {
  1589. struct drm_device_dma *dma = dev->dma;
  1590. drm_radeon_private_t *dev_priv = dev->dev_private;
  1591. drm_radeon_buf_priv_t *buf_priv;
  1592. struct drm_buf *buf;
  1593. int i, t;
  1594. int start;
  1595. if (++dev_priv->last_buf >= dma->buf_count)
  1596. dev_priv->last_buf = 0;
  1597. start = dev_priv->last_buf;
  1598. for (t = 0; t < dev_priv->usec_timeout; t++) {
  1599. u32 done_age = GET_SCRATCH(dev_priv, 1);
  1600. DRM_DEBUG("done_age = %d\n", done_age);
  1601. for (i = start; i < dma->buf_count; i++) {
  1602. buf = dma->buflist[i];
  1603. buf_priv = buf->dev_private;
  1604. if (buf->file_priv == NULL || (buf->pending &&
  1605. buf_priv->age <=
  1606. done_age)) {
  1607. dev_priv->stats.requested_bufs++;
  1608. buf->pending = 0;
  1609. return buf;
  1610. }
  1611. start = 0;
  1612. }
  1613. if (t) {
  1614. DRM_UDELAY(1);
  1615. dev_priv->stats.freelist_loops++;
  1616. }
  1617. }
  1618. DRM_DEBUG("returning NULL!\n");
  1619. return NULL;
  1620. }
  1621. #if 0
  1622. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1623. {
  1624. struct drm_device_dma *dma = dev->dma;
  1625. drm_radeon_private_t *dev_priv = dev->dev_private;
  1626. drm_radeon_buf_priv_t *buf_priv;
  1627. struct drm_buf *buf;
  1628. int i, t;
  1629. int start;
  1630. u32 done_age;
  1631. done_age = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
  1632. if (++dev_priv->last_buf >= dma->buf_count)
  1633. dev_priv->last_buf = 0;
  1634. start = dev_priv->last_buf;
  1635. dev_priv->stats.freelist_loops++;
  1636. for (t = 0; t < 2; t++) {
  1637. for (i = start; i < dma->buf_count; i++) {
  1638. buf = dma->buflist[i];
  1639. buf_priv = buf->dev_private;
  1640. if (buf->file_priv == 0 || (buf->pending &&
  1641. buf_priv->age <=
  1642. done_age)) {
  1643. dev_priv->stats.requested_bufs++;
  1644. buf->pending = 0;
  1645. return buf;
  1646. }
  1647. }
  1648. start = 0;
  1649. }
  1650. return NULL;
  1651. }
  1652. #endif
  1653. void radeon_freelist_reset(struct drm_device * dev)
  1654. {
  1655. struct drm_device_dma *dma = dev->dma;
  1656. drm_radeon_private_t *dev_priv = dev->dev_private;
  1657. int i;
  1658. dev_priv->last_buf = 0;
  1659. for (i = 0; i < dma->buf_count; i++) {
  1660. struct drm_buf *buf = dma->buflist[i];
  1661. drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
  1662. buf_priv->age = 0;
  1663. }
  1664. }
  1665. /* ================================================================
  1666. * CP command submission
  1667. */
  1668. int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
  1669. {
  1670. drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
  1671. int i;
  1672. u32 last_head = GET_RING_HEAD(dev_priv);
  1673. for (i = 0; i < dev_priv->usec_timeout; i++) {
  1674. u32 head = GET_RING_HEAD(dev_priv);
  1675. ring->space = (head - ring->tail) * sizeof(u32);
  1676. if (ring->space <= 0)
  1677. ring->space += ring->size;
  1678. if (ring->space > n)
  1679. return 0;
  1680. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  1681. if (head != last_head)
  1682. i = 0;
  1683. last_head = head;
  1684. DRM_UDELAY(1);
  1685. }
  1686. /* FIXME: This return value is ignored in the BEGIN_RING macro! */
  1687. #if RADEON_FIFO_DEBUG
  1688. radeon_status(dev_priv);
  1689. DRM_ERROR("failed!\n");
  1690. #endif
  1691. return -EBUSY;
  1692. }
  1693. static int radeon_cp_get_buffers(struct drm_device *dev,
  1694. struct drm_file *file_priv,
  1695. struct drm_dma * d)
  1696. {
  1697. int i;
  1698. struct drm_buf *buf;
  1699. for (i = d->granted_count; i < d->request_count; i++) {
  1700. buf = radeon_freelist_get(dev);
  1701. if (!buf)
  1702. return -EBUSY; /* NOTE: broken client */
  1703. buf->file_priv = file_priv;
  1704. if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
  1705. sizeof(buf->idx)))
  1706. return -EFAULT;
  1707. if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
  1708. sizeof(buf->total)))
  1709. return -EFAULT;
  1710. d->granted_count++;
  1711. }
  1712. return 0;
  1713. }
  1714. int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1715. {
  1716. struct drm_device_dma *dma = dev->dma;
  1717. int ret = 0;
  1718. struct drm_dma *d = data;
  1719. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1720. /* Please don't send us buffers.
  1721. */
  1722. if (d->send_count != 0) {
  1723. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  1724. DRM_CURRENTPID, d->send_count);
  1725. return -EINVAL;
  1726. }
  1727. /* We'll send you buffers.
  1728. */
  1729. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  1730. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  1731. DRM_CURRENTPID, d->request_count, dma->buf_count);
  1732. return -EINVAL;
  1733. }
  1734. d->granted_count = 0;
  1735. if (d->request_count) {
  1736. ret = radeon_cp_get_buffers(dev, file_priv, d);
  1737. }
  1738. return ret;
  1739. }
  1740. int radeon_driver_load(struct drm_device *dev, unsigned long flags)
  1741. {
  1742. drm_radeon_private_t *dev_priv;
  1743. int ret = 0;
  1744. dev_priv = drm_alloc(sizeof(drm_radeon_private_t), DRM_MEM_DRIVER);
  1745. if (dev_priv == NULL)
  1746. return -ENOMEM;
  1747. memset(dev_priv, 0, sizeof(drm_radeon_private_t));
  1748. dev->dev_private = (void *)dev_priv;
  1749. dev_priv->flags = flags;
  1750. switch (flags & RADEON_FAMILY_MASK) {
  1751. case CHIP_R100:
  1752. case CHIP_RV200:
  1753. case CHIP_R200:
  1754. case CHIP_R300:
  1755. case CHIP_R350:
  1756. case CHIP_R420:
  1757. case CHIP_R423:
  1758. case CHIP_RV410:
  1759. case CHIP_RV515:
  1760. case CHIP_R520:
  1761. case CHIP_RV570:
  1762. case CHIP_R580:
  1763. dev_priv->flags |= RADEON_HAS_HIERZ;
  1764. break;
  1765. default:
  1766. /* all other chips have no hierarchical z buffer */
  1767. break;
  1768. }
  1769. if (drm_device_is_agp(dev))
  1770. dev_priv->flags |= RADEON_IS_AGP;
  1771. else if (drm_device_is_pcie(dev))
  1772. dev_priv->flags |= RADEON_IS_PCIE;
  1773. else
  1774. dev_priv->flags |= RADEON_IS_PCI;
  1775. ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
  1776. drm_get_resource_len(dev, 2), _DRM_REGISTERS,
  1777. _DRM_READ_ONLY | _DRM_DRIVER, &dev_priv->mmio);
  1778. if (ret != 0)
  1779. return ret;
  1780. ret = drm_vblank_init(dev, 2);
  1781. if (ret) {
  1782. radeon_driver_unload(dev);
  1783. return ret;
  1784. }
  1785. DRM_DEBUG("%s card detected\n",
  1786. ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
  1787. return ret;
  1788. }
  1789. int radeon_master_create(struct drm_device *dev, struct drm_master *master)
  1790. {
  1791. struct drm_radeon_master_private *master_priv;
  1792. unsigned long sareapage;
  1793. int ret;
  1794. master_priv = drm_calloc(1, sizeof(*master_priv), DRM_MEM_DRIVER);
  1795. if (!master_priv)
  1796. return -ENOMEM;
  1797. /* prebuild the SAREA */
  1798. sareapage = max_t(unsigned long, SAREA_MAX, PAGE_SIZE);
  1799. ret = drm_addmap(dev, 0, sareapage, _DRM_SHM, _DRM_CONTAINS_LOCK|_DRM_DRIVER,
  1800. &master_priv->sarea);
  1801. if (ret) {
  1802. DRM_ERROR("SAREA setup failed\n");
  1803. return ret;
  1804. }
  1805. master_priv->sarea_priv = master_priv->sarea->handle + sizeof(struct drm_sarea);
  1806. master_priv->sarea_priv->pfCurrentPage = 0;
  1807. master->driver_priv = master_priv;
  1808. return 0;
  1809. }
  1810. void radeon_master_destroy(struct drm_device *dev, struct drm_master *master)
  1811. {
  1812. struct drm_radeon_master_private *master_priv = master->driver_priv;
  1813. if (!master_priv)
  1814. return;
  1815. if (master_priv->sarea_priv &&
  1816. master_priv->sarea_priv->pfCurrentPage != 0)
  1817. radeon_cp_dispatch_flip(dev, master);
  1818. master_priv->sarea_priv = NULL;
  1819. if (master_priv->sarea)
  1820. drm_rmmap_locked(dev, master_priv->sarea);
  1821. drm_free(master_priv, sizeof(*master_priv), DRM_MEM_DRIVER);
  1822. master->driver_priv = NULL;
  1823. }
  1824. /* Create mappings for registers and framebuffer so userland doesn't necessarily
  1825. * have to find them.
  1826. */
  1827. int radeon_driver_firstopen(struct drm_device *dev)
  1828. {
  1829. int ret;
  1830. drm_local_map_t *map;
  1831. drm_radeon_private_t *dev_priv = dev->dev_private;
  1832. dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
  1833. dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
  1834. ret = drm_addmap(dev, dev_priv->fb_aper_offset,
  1835. drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
  1836. _DRM_WRITE_COMBINING, &map);
  1837. if (ret != 0)
  1838. return ret;
  1839. return 0;
  1840. }
  1841. int radeon_driver_unload(struct drm_device *dev)
  1842. {
  1843. drm_radeon_private_t *dev_priv = dev->dev_private;
  1844. DRM_DEBUG("\n");
  1845. drm_rmmap(dev, dev_priv->mmio);
  1846. drm_free(dev_priv, sizeof(*dev_priv), DRM_MEM_DRIVER);
  1847. dev->dev_private = NULL;
  1848. return 0;
  1849. }
  1850. void radeon_commit_ring(drm_radeon_private_t *dev_priv)
  1851. {
  1852. int i;
  1853. u32 *ring;
  1854. int tail_aligned;
  1855. /* check if the ring is padded out to 16-dword alignment */
  1856. tail_aligned = dev_priv->ring.tail & 0xf;
  1857. if (tail_aligned) {
  1858. int num_p2 = 16 - tail_aligned;
  1859. ring = dev_priv->ring.start;
  1860. /* pad with some CP_PACKET2 */
  1861. for (i = 0; i < num_p2; i++)
  1862. ring[dev_priv->ring.tail + i] = CP_PACKET2();
  1863. dev_priv->ring.tail += i;
  1864. dev_priv->ring.space -= num_p2 * sizeof(u32);
  1865. }
  1866. dev_priv->ring.tail &= dev_priv->ring.tail_mask;
  1867. DRM_MEMORYBARRIER();
  1868. GET_RING_HEAD( dev_priv );
  1869. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  1870. RADEON_WRITE(R600_CP_RB_WPTR, dev_priv->ring.tail);
  1871. /* read from PCI bus to ensure correct posting */
  1872. RADEON_READ(R600_CP_RB_RPTR);
  1873. } else {
  1874. RADEON_WRITE(RADEON_CP_RB_WPTR, dev_priv->ring.tail);
  1875. /* read from PCI bus to ensure correct posting */
  1876. RADEON_READ(RADEON_CP_RB_RPTR);
  1877. }
  1878. }