r600_cp.c 69 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253
  1. /*
  2. * Copyright 2008-2009 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Dave Airlie <airlied@redhat.com>
  26. * Alex Deucher <alexander.deucher@amd.com>
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "radeon_drm.h"
  31. #include "radeon_drv.h"
  32. #include "r600_microcode.h"
  33. # define ATI_PCIGART_PAGE_SIZE 4096 /**< PCI GART page size */
  34. # define ATI_PCIGART_PAGE_MASK (~(ATI_PCIGART_PAGE_SIZE-1))
  35. #define R600_PTE_VALID (1 << 0)
  36. #define R600_PTE_SYSTEM (1 << 1)
  37. #define R600_PTE_SNOOPED (1 << 2)
  38. #define R600_PTE_READABLE (1 << 5)
  39. #define R600_PTE_WRITEABLE (1 << 6)
  40. /* MAX values used for gfx init */
  41. #define R6XX_MAX_SH_GPRS 256
  42. #define R6XX_MAX_TEMP_GPRS 16
  43. #define R6XX_MAX_SH_THREADS 256
  44. #define R6XX_MAX_SH_STACK_ENTRIES 4096
  45. #define R6XX_MAX_BACKENDS 8
  46. #define R6XX_MAX_BACKENDS_MASK 0xff
  47. #define R6XX_MAX_SIMDS 8
  48. #define R6XX_MAX_SIMDS_MASK 0xff
  49. #define R6XX_MAX_PIPES 8
  50. #define R6XX_MAX_PIPES_MASK 0xff
  51. #define R7XX_MAX_SH_GPRS 256
  52. #define R7XX_MAX_TEMP_GPRS 16
  53. #define R7XX_MAX_SH_THREADS 256
  54. #define R7XX_MAX_SH_STACK_ENTRIES 4096
  55. #define R7XX_MAX_BACKENDS 8
  56. #define R7XX_MAX_BACKENDS_MASK 0xff
  57. #define R7XX_MAX_SIMDS 16
  58. #define R7XX_MAX_SIMDS_MASK 0xffff
  59. #define R7XX_MAX_PIPES 8
  60. #define R7XX_MAX_PIPES_MASK 0xff
  61. static int r600_do_wait_for_fifo(drm_radeon_private_t *dev_priv, int entries)
  62. {
  63. int i;
  64. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  65. for (i = 0; i < dev_priv->usec_timeout; i++) {
  66. int slots;
  67. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  68. slots = (RADEON_READ(R600_GRBM_STATUS)
  69. & R700_CMDFIFO_AVAIL_MASK);
  70. else
  71. slots = (RADEON_READ(R600_GRBM_STATUS)
  72. & R600_CMDFIFO_AVAIL_MASK);
  73. if (slots >= entries)
  74. return 0;
  75. DRM_UDELAY(1);
  76. }
  77. DRM_INFO("wait for fifo failed status : 0x%08X 0x%08X\n",
  78. RADEON_READ(R600_GRBM_STATUS),
  79. RADEON_READ(R600_GRBM_STATUS2));
  80. return -EBUSY;
  81. }
  82. static int r600_do_wait_for_idle(drm_radeon_private_t *dev_priv)
  83. {
  84. int i, ret;
  85. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  86. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  87. ret = r600_do_wait_for_fifo(dev_priv, 8);
  88. else
  89. ret = r600_do_wait_for_fifo(dev_priv, 16);
  90. if (ret)
  91. return ret;
  92. for (i = 0; i < dev_priv->usec_timeout; i++) {
  93. if (!(RADEON_READ(R600_GRBM_STATUS) & R600_GUI_ACTIVE))
  94. return 0;
  95. DRM_UDELAY(1);
  96. }
  97. DRM_INFO("wait idle failed status : 0x%08X 0x%08X\n",
  98. RADEON_READ(R600_GRBM_STATUS),
  99. RADEON_READ(R600_GRBM_STATUS2));
  100. return -EBUSY;
  101. }
  102. void r600_page_table_cleanup(struct drm_device *dev, struct drm_ati_pcigart_info *gart_info)
  103. {
  104. struct drm_sg_mem *entry = dev->sg;
  105. int max_pages;
  106. int pages;
  107. int i;
  108. if (!entry)
  109. return;
  110. if (gart_info->bus_addr) {
  111. max_pages = (gart_info->table_size / sizeof(u64));
  112. pages = (entry->pages <= max_pages)
  113. ? entry->pages : max_pages;
  114. for (i = 0; i < pages; i++) {
  115. if (!entry->busaddr[i])
  116. break;
  117. pci_unmap_page(dev->pdev, entry->busaddr[i],
  118. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  119. }
  120. if (gart_info->gart_table_location == DRM_ATI_GART_MAIN)
  121. gart_info->bus_addr = 0;
  122. }
  123. }
  124. /* R600 has page table setup */
  125. int r600_page_table_init(struct drm_device *dev)
  126. {
  127. drm_radeon_private_t *dev_priv = dev->dev_private;
  128. struct drm_ati_pcigart_info *gart_info = &dev_priv->gart_info;
  129. struct drm_local_map *map = &gart_info->mapping;
  130. struct drm_sg_mem *entry = dev->sg;
  131. int ret = 0;
  132. int i, j;
  133. int pages;
  134. u64 page_base;
  135. dma_addr_t entry_addr;
  136. int max_ati_pages, max_real_pages, gart_idx;
  137. /* okay page table is available - lets rock */
  138. max_ati_pages = (gart_info->table_size / sizeof(u64));
  139. max_real_pages = max_ati_pages / (PAGE_SIZE / ATI_PCIGART_PAGE_SIZE);
  140. pages = (entry->pages <= max_real_pages) ?
  141. entry->pages : max_real_pages;
  142. memset_io((void __iomem *)map->handle, 0, max_ati_pages * sizeof(u64));
  143. gart_idx = 0;
  144. for (i = 0; i < pages; i++) {
  145. entry->busaddr[i] = pci_map_page(dev->pdev,
  146. entry->pagelist[i], 0,
  147. PAGE_SIZE,
  148. PCI_DMA_BIDIRECTIONAL);
  149. if (entry->busaddr[i] == 0) {
  150. DRM_ERROR("unable to map PCIGART pages!\n");
  151. r600_page_table_cleanup(dev, gart_info);
  152. goto done;
  153. }
  154. entry_addr = entry->busaddr[i];
  155. for (j = 0; j < (PAGE_SIZE / ATI_PCIGART_PAGE_SIZE); j++) {
  156. page_base = (u64) entry_addr & ATI_PCIGART_PAGE_MASK;
  157. page_base |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  158. page_base |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  159. DRM_WRITE64(map, gart_idx * sizeof(u64), page_base);
  160. gart_idx++;
  161. if ((i % 128) == 0)
  162. DRM_DEBUG("page entry %d: 0x%016llx\n",
  163. i, (unsigned long long)page_base);
  164. entry_addr += ATI_PCIGART_PAGE_SIZE;
  165. }
  166. }
  167. ret = 1;
  168. done:
  169. return ret;
  170. }
  171. static void r600_vm_flush_gart_range(struct drm_device *dev)
  172. {
  173. drm_radeon_private_t *dev_priv = dev->dev_private;
  174. u32 resp, countdown = 1000;
  175. RADEON_WRITE(R600_VM_CONTEXT0_INVALIDATION_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  176. RADEON_WRITE(R600_VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  177. RADEON_WRITE(R600_VM_CONTEXT0_REQUEST_RESPONSE, 2);
  178. do {
  179. resp = RADEON_READ(R600_VM_CONTEXT0_REQUEST_RESPONSE);
  180. countdown--;
  181. DRM_UDELAY(1);
  182. } while (((resp & 0xf0) == 0) && countdown);
  183. }
  184. static void r600_vm_init(struct drm_device *dev)
  185. {
  186. drm_radeon_private_t *dev_priv = dev->dev_private;
  187. /* initialise the VM to use the page table we constructed up there */
  188. u32 vm_c0, i;
  189. u32 mc_rd_a;
  190. u32 vm_l2_cntl, vm_l2_cntl3;
  191. /* okay set up the PCIE aperture type thingo */
  192. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  193. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  194. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  195. /* setup MC RD a */
  196. mc_rd_a = R600_MCD_L1_TLB | R600_MCD_L1_FRAG_PROC | R600_MCD_SYSTEM_ACCESS_MODE_IN_SYS |
  197. R600_MCD_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU | R600_MCD_EFFECTIVE_L1_TLB_SIZE(5) |
  198. R600_MCD_EFFECTIVE_L1_QUEUE_SIZE(5) | R600_MCD_WAIT_L2_QUERY;
  199. RADEON_WRITE(R600_MCD_RD_A_CNTL, mc_rd_a);
  200. RADEON_WRITE(R600_MCD_RD_B_CNTL, mc_rd_a);
  201. RADEON_WRITE(R600_MCD_WR_A_CNTL, mc_rd_a);
  202. RADEON_WRITE(R600_MCD_WR_B_CNTL, mc_rd_a);
  203. RADEON_WRITE(R600_MCD_RD_GFX_CNTL, mc_rd_a);
  204. RADEON_WRITE(R600_MCD_WR_GFX_CNTL, mc_rd_a);
  205. RADEON_WRITE(R600_MCD_RD_SYS_CNTL, mc_rd_a);
  206. RADEON_WRITE(R600_MCD_WR_SYS_CNTL, mc_rd_a);
  207. RADEON_WRITE(R600_MCD_RD_HDP_CNTL, mc_rd_a | R600_MCD_L1_STRICT_ORDERING);
  208. RADEON_WRITE(R600_MCD_WR_HDP_CNTL, mc_rd_a /*| R600_MCD_L1_STRICT_ORDERING*/);
  209. RADEON_WRITE(R600_MCD_RD_PDMA_CNTL, mc_rd_a);
  210. RADEON_WRITE(R600_MCD_WR_PDMA_CNTL, mc_rd_a);
  211. RADEON_WRITE(R600_MCD_RD_SEM_CNTL, mc_rd_a | R600_MCD_SEMAPHORE_MODE);
  212. RADEON_WRITE(R600_MCD_WR_SEM_CNTL, mc_rd_a);
  213. vm_l2_cntl = R600_VM_L2_CACHE_EN | R600_VM_L2_FRAG_PROC | R600_VM_ENABLE_PTE_CACHE_LRU_W;
  214. vm_l2_cntl |= R600_VM_L2_CNTL_QUEUE_SIZE(7);
  215. RADEON_WRITE(R600_VM_L2_CNTL, vm_l2_cntl);
  216. RADEON_WRITE(R600_VM_L2_CNTL2, 0);
  217. vm_l2_cntl3 = (R600_VM_L2_CNTL3_BANK_SELECT_0(0) |
  218. R600_VM_L2_CNTL3_BANK_SELECT_1(1) |
  219. R600_VM_L2_CNTL3_CACHE_UPDATE_MODE(2));
  220. RADEON_WRITE(R600_VM_L2_CNTL3, vm_l2_cntl3);
  221. vm_c0 = R600_VM_ENABLE_CONTEXT | R600_VM_PAGE_TABLE_DEPTH_FLAT;
  222. RADEON_WRITE(R600_VM_CONTEXT0_CNTL, vm_c0);
  223. vm_c0 &= ~R600_VM_ENABLE_CONTEXT;
  224. /* disable all other contexts */
  225. for (i = 1; i < 8; i++)
  226. RADEON_WRITE(R600_VM_CONTEXT0_CNTL + (i * 4), vm_c0);
  227. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, dev_priv->gart_info.bus_addr >> 12);
  228. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_START_ADDR, dev_priv->gart_vm_start >> 12);
  229. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_END_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  230. r600_vm_flush_gart_range(dev);
  231. }
  232. /* load r600 microcode */
  233. static void r600_cp_load_microcode(drm_radeon_private_t *dev_priv)
  234. {
  235. int i;
  236. r600_do_cp_stop(dev_priv);
  237. RADEON_WRITE(R600_CP_RB_CNTL,
  238. R600_RB_NO_UPDATE |
  239. R600_RB_BLKSZ(15) |
  240. R600_RB_BUFSZ(3));
  241. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  242. RADEON_READ(R600_GRBM_SOFT_RESET);
  243. DRM_UDELAY(15000);
  244. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  245. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  246. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600)) {
  247. DRM_INFO("Loading R600 CP Microcode\n");
  248. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  249. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  250. R600_cp_microcode[i][0]);
  251. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  252. R600_cp_microcode[i][1]);
  253. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  254. R600_cp_microcode[i][2]);
  255. }
  256. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  257. DRM_INFO("Loading R600 PFP Microcode\n");
  258. for (i = 0; i < PFP_UCODE_SIZE; i++)
  259. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, R600_pfp_microcode[i]);
  260. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610)) {
  261. DRM_INFO("Loading RV610 CP Microcode\n");
  262. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  263. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  264. RV610_cp_microcode[i][0]);
  265. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  266. RV610_cp_microcode[i][1]);
  267. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  268. RV610_cp_microcode[i][2]);
  269. }
  270. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  271. DRM_INFO("Loading RV610 PFP Microcode\n");
  272. for (i = 0; i < PFP_UCODE_SIZE; i++)
  273. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV610_pfp_microcode[i]);
  274. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630)) {
  275. DRM_INFO("Loading RV630 CP Microcode\n");
  276. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  277. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  278. RV630_cp_microcode[i][0]);
  279. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  280. RV630_cp_microcode[i][1]);
  281. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  282. RV630_cp_microcode[i][2]);
  283. }
  284. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  285. DRM_INFO("Loading RV630 PFP Microcode\n");
  286. for (i = 0; i < PFP_UCODE_SIZE; i++)
  287. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV630_pfp_microcode[i]);
  288. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620)) {
  289. DRM_INFO("Loading RV620 CP Microcode\n");
  290. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  291. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  292. RV620_cp_microcode[i][0]);
  293. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  294. RV620_cp_microcode[i][1]);
  295. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  296. RV620_cp_microcode[i][2]);
  297. }
  298. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  299. DRM_INFO("Loading RV620 PFP Microcode\n");
  300. for (i = 0; i < PFP_UCODE_SIZE; i++)
  301. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV620_pfp_microcode[i]);
  302. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV635)) {
  303. DRM_INFO("Loading RV635 CP Microcode\n");
  304. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  305. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  306. RV635_cp_microcode[i][0]);
  307. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  308. RV635_cp_microcode[i][1]);
  309. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  310. RV635_cp_microcode[i][2]);
  311. }
  312. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  313. DRM_INFO("Loading RV635 PFP Microcode\n");
  314. for (i = 0; i < PFP_UCODE_SIZE; i++)
  315. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV635_pfp_microcode[i]);
  316. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670)) {
  317. DRM_INFO("Loading RV670 CP Microcode\n");
  318. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  319. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  320. RV670_cp_microcode[i][0]);
  321. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  322. RV670_cp_microcode[i][1]);
  323. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  324. RV670_cp_microcode[i][2]);
  325. }
  326. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  327. DRM_INFO("Loading RV670 PFP Microcode\n");
  328. for (i = 0; i < PFP_UCODE_SIZE; i++)
  329. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV670_pfp_microcode[i]);
  330. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780)) {
  331. DRM_INFO("Loading RS780 CP Microcode\n");
  332. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  333. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  334. RS780_cp_microcode[i][0]);
  335. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  336. RS780_cp_microcode[i][1]);
  337. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  338. RS780_cp_microcode[i][2]);
  339. }
  340. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  341. DRM_INFO("Loading RS780 PFP Microcode\n");
  342. for (i = 0; i < PFP_UCODE_SIZE; i++)
  343. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RS780_pfp_microcode[i]);
  344. }
  345. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  346. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  347. RADEON_WRITE(R600_CP_ME_RAM_RADDR, 0);
  348. }
  349. static void r700_vm_init(struct drm_device *dev)
  350. {
  351. drm_radeon_private_t *dev_priv = dev->dev_private;
  352. /* initialise the VM to use the page table we constructed up there */
  353. u32 vm_c0, i;
  354. u32 mc_vm_md_l1;
  355. u32 vm_l2_cntl, vm_l2_cntl3;
  356. /* okay set up the PCIE aperture type thingo */
  357. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  358. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  359. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  360. mc_vm_md_l1 = R700_ENABLE_L1_TLB |
  361. R700_ENABLE_L1_FRAGMENT_PROCESSING |
  362. R700_SYSTEM_ACCESS_MODE_IN_SYS |
  363. R700_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  364. R700_EFFECTIVE_L1_TLB_SIZE(5) |
  365. R700_EFFECTIVE_L1_QUEUE_SIZE(5);
  366. RADEON_WRITE(R700_MC_VM_MD_L1_TLB0_CNTL, mc_vm_md_l1);
  367. RADEON_WRITE(R700_MC_VM_MD_L1_TLB1_CNTL, mc_vm_md_l1);
  368. RADEON_WRITE(R700_MC_VM_MD_L1_TLB2_CNTL, mc_vm_md_l1);
  369. RADEON_WRITE(R700_MC_VM_MB_L1_TLB0_CNTL, mc_vm_md_l1);
  370. RADEON_WRITE(R700_MC_VM_MB_L1_TLB1_CNTL, mc_vm_md_l1);
  371. RADEON_WRITE(R700_MC_VM_MB_L1_TLB2_CNTL, mc_vm_md_l1);
  372. RADEON_WRITE(R700_MC_VM_MB_L1_TLB3_CNTL, mc_vm_md_l1);
  373. vm_l2_cntl = R600_VM_L2_CACHE_EN | R600_VM_L2_FRAG_PROC | R600_VM_ENABLE_PTE_CACHE_LRU_W;
  374. vm_l2_cntl |= R700_VM_L2_CNTL_QUEUE_SIZE(7);
  375. RADEON_WRITE(R600_VM_L2_CNTL, vm_l2_cntl);
  376. RADEON_WRITE(R600_VM_L2_CNTL2, 0);
  377. vm_l2_cntl3 = R700_VM_L2_CNTL3_BANK_SELECT(0) | R700_VM_L2_CNTL3_CACHE_UPDATE_MODE(2);
  378. RADEON_WRITE(R600_VM_L2_CNTL3, vm_l2_cntl3);
  379. vm_c0 = R600_VM_ENABLE_CONTEXT | R600_VM_PAGE_TABLE_DEPTH_FLAT;
  380. RADEON_WRITE(R600_VM_CONTEXT0_CNTL, vm_c0);
  381. vm_c0 &= ~R600_VM_ENABLE_CONTEXT;
  382. /* disable all other contexts */
  383. for (i = 1; i < 8; i++)
  384. RADEON_WRITE(R600_VM_CONTEXT0_CNTL + (i * 4), vm_c0);
  385. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, dev_priv->gart_info.bus_addr >> 12);
  386. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_START_ADDR, dev_priv->gart_vm_start >> 12);
  387. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_END_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  388. r600_vm_flush_gart_range(dev);
  389. }
  390. /* load r600 microcode */
  391. static void r700_cp_load_microcode(drm_radeon_private_t *dev_priv)
  392. {
  393. int i;
  394. r600_do_cp_stop(dev_priv);
  395. RADEON_WRITE(R600_CP_RB_CNTL,
  396. R600_RB_NO_UPDATE |
  397. (15 << 8) |
  398. (3 << 0));
  399. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  400. RADEON_READ(R600_GRBM_SOFT_RESET);
  401. DRM_UDELAY(15000);
  402. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  403. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV770)) {
  404. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  405. DRM_INFO("Loading RV770 PFP Microcode\n");
  406. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  407. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV770_pfp_microcode[i]);
  408. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  409. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  410. DRM_INFO("Loading RV770 CP Microcode\n");
  411. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  412. RADEON_WRITE(R600_CP_ME_RAM_DATA, RV770_cp_microcode[i]);
  413. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  414. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV730)) {
  415. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  416. DRM_INFO("Loading RV730 PFP Microcode\n");
  417. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  418. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV730_pfp_microcode[i]);
  419. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  420. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  421. DRM_INFO("Loading RV730 CP Microcode\n");
  422. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  423. RADEON_WRITE(R600_CP_ME_RAM_DATA, RV730_cp_microcode[i]);
  424. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  425. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)) {
  426. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  427. DRM_INFO("Loading RV710 PFP Microcode\n");
  428. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  429. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV710_pfp_microcode[i]);
  430. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  431. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  432. DRM_INFO("Loading RV710 CP Microcode\n");
  433. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  434. RADEON_WRITE(R600_CP_ME_RAM_DATA, RV710_cp_microcode[i]);
  435. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  436. }
  437. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  438. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  439. RADEON_WRITE(R600_CP_ME_RAM_RADDR, 0);
  440. }
  441. static void r600_test_writeback(drm_radeon_private_t *dev_priv)
  442. {
  443. u32 tmp;
  444. /* Start with assuming that writeback doesn't work */
  445. dev_priv->writeback_works = 0;
  446. /* Writeback doesn't seem to work everywhere, test it here and possibly
  447. * enable it if it appears to work
  448. */
  449. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(1), 0);
  450. RADEON_WRITE(R600_SCRATCH_REG1, 0xdeadbeef);
  451. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  452. u32 val;
  453. val = radeon_read_ring_rptr(dev_priv, R600_SCRATCHOFF(1));
  454. if (val == 0xdeadbeef)
  455. break;
  456. DRM_UDELAY(1);
  457. }
  458. if (tmp < dev_priv->usec_timeout) {
  459. dev_priv->writeback_works = 1;
  460. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  461. } else {
  462. dev_priv->writeback_works = 0;
  463. DRM_INFO("writeback test failed\n");
  464. }
  465. if (radeon_no_wb == 1) {
  466. dev_priv->writeback_works = 0;
  467. DRM_INFO("writeback forced off\n");
  468. }
  469. if (!dev_priv->writeback_works) {
  470. /* Disable writeback to avoid unnecessary bus master transfer */
  471. RADEON_WRITE(R600_CP_RB_CNTL, RADEON_READ(R600_CP_RB_CNTL) |
  472. RADEON_RB_NO_UPDATE);
  473. RADEON_WRITE(R600_SCRATCH_UMSK, 0);
  474. }
  475. }
  476. int r600_do_engine_reset(struct drm_device *dev)
  477. {
  478. drm_radeon_private_t *dev_priv = dev->dev_private;
  479. u32 cp_ptr, cp_me_cntl, cp_rb_cntl;
  480. DRM_INFO("Resetting GPU\n");
  481. cp_ptr = RADEON_READ(R600_CP_RB_WPTR);
  482. cp_me_cntl = RADEON_READ(R600_CP_ME_CNTL);
  483. RADEON_WRITE(R600_CP_ME_CNTL, R600_CP_ME_HALT);
  484. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0x7fff);
  485. RADEON_READ(R600_GRBM_SOFT_RESET);
  486. DRM_UDELAY(50);
  487. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  488. RADEON_READ(R600_GRBM_SOFT_RESET);
  489. RADEON_WRITE(R600_CP_RB_WPTR_DELAY, 0);
  490. cp_rb_cntl = RADEON_READ(R600_CP_RB_CNTL);
  491. RADEON_WRITE(R600_CP_RB_CNTL, R600_RB_RPTR_WR_ENA);
  492. RADEON_WRITE(R600_CP_RB_RPTR_WR, cp_ptr);
  493. RADEON_WRITE(R600_CP_RB_WPTR, cp_ptr);
  494. RADEON_WRITE(R600_CP_RB_CNTL, cp_rb_cntl);
  495. RADEON_WRITE(R600_CP_ME_CNTL, cp_me_cntl);
  496. /* Reset the CP ring */
  497. r600_do_cp_reset(dev_priv);
  498. /* The CP is no longer running after an engine reset */
  499. dev_priv->cp_running = 0;
  500. /* Reset any pending vertex, indirect buffers */
  501. radeon_freelist_reset(dev);
  502. return 0;
  503. }
  504. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  505. u32 num_backends,
  506. u32 backend_disable_mask)
  507. {
  508. u32 backend_map = 0;
  509. u32 enabled_backends_mask;
  510. u32 enabled_backends_count;
  511. u32 cur_pipe;
  512. u32 swizzle_pipe[R6XX_MAX_PIPES];
  513. u32 cur_backend;
  514. u32 i;
  515. if (num_tile_pipes > R6XX_MAX_PIPES)
  516. num_tile_pipes = R6XX_MAX_PIPES;
  517. if (num_tile_pipes < 1)
  518. num_tile_pipes = 1;
  519. if (num_backends > R6XX_MAX_BACKENDS)
  520. num_backends = R6XX_MAX_BACKENDS;
  521. if (num_backends < 1)
  522. num_backends = 1;
  523. enabled_backends_mask = 0;
  524. enabled_backends_count = 0;
  525. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  526. if (((backend_disable_mask >> i) & 1) == 0) {
  527. enabled_backends_mask |= (1 << i);
  528. ++enabled_backends_count;
  529. }
  530. if (enabled_backends_count == num_backends)
  531. break;
  532. }
  533. if (enabled_backends_count == 0) {
  534. enabled_backends_mask = 1;
  535. enabled_backends_count = 1;
  536. }
  537. if (enabled_backends_count != num_backends)
  538. num_backends = enabled_backends_count;
  539. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  540. switch (num_tile_pipes) {
  541. case 1:
  542. swizzle_pipe[0] = 0;
  543. break;
  544. case 2:
  545. swizzle_pipe[0] = 0;
  546. swizzle_pipe[1] = 1;
  547. break;
  548. case 3:
  549. swizzle_pipe[0] = 0;
  550. swizzle_pipe[1] = 1;
  551. swizzle_pipe[2] = 2;
  552. break;
  553. case 4:
  554. swizzle_pipe[0] = 0;
  555. swizzle_pipe[1] = 1;
  556. swizzle_pipe[2] = 2;
  557. swizzle_pipe[3] = 3;
  558. break;
  559. case 5:
  560. swizzle_pipe[0] = 0;
  561. swizzle_pipe[1] = 1;
  562. swizzle_pipe[2] = 2;
  563. swizzle_pipe[3] = 3;
  564. swizzle_pipe[4] = 4;
  565. break;
  566. case 6:
  567. swizzle_pipe[0] = 0;
  568. swizzle_pipe[1] = 2;
  569. swizzle_pipe[2] = 4;
  570. swizzle_pipe[3] = 5;
  571. swizzle_pipe[4] = 1;
  572. swizzle_pipe[5] = 3;
  573. break;
  574. case 7:
  575. swizzle_pipe[0] = 0;
  576. swizzle_pipe[1] = 2;
  577. swizzle_pipe[2] = 4;
  578. swizzle_pipe[3] = 6;
  579. swizzle_pipe[4] = 1;
  580. swizzle_pipe[5] = 3;
  581. swizzle_pipe[6] = 5;
  582. break;
  583. case 8:
  584. swizzle_pipe[0] = 0;
  585. swizzle_pipe[1] = 2;
  586. swizzle_pipe[2] = 4;
  587. swizzle_pipe[3] = 6;
  588. swizzle_pipe[4] = 1;
  589. swizzle_pipe[5] = 3;
  590. swizzle_pipe[6] = 5;
  591. swizzle_pipe[7] = 7;
  592. break;
  593. }
  594. cur_backend = 0;
  595. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  596. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  597. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  598. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  599. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  600. }
  601. return backend_map;
  602. }
  603. static int r600_count_pipe_bits(uint32_t val)
  604. {
  605. int i, ret = 0;
  606. for (i = 0; i < 32; i++) {
  607. ret += val & 1;
  608. val >>= 1;
  609. }
  610. return ret;
  611. }
  612. static void r600_gfx_init(struct drm_device *dev,
  613. drm_radeon_private_t *dev_priv)
  614. {
  615. int i, j, num_qd_pipes;
  616. u32 sx_debug_1;
  617. u32 tc_cntl;
  618. u32 arb_pop;
  619. u32 num_gs_verts_per_thread;
  620. u32 vgt_gs_per_es;
  621. u32 gs_prim_buffer_depth = 0;
  622. u32 sq_ms_fifo_sizes;
  623. u32 sq_config;
  624. u32 sq_gpr_resource_mgmt_1 = 0;
  625. u32 sq_gpr_resource_mgmt_2 = 0;
  626. u32 sq_thread_resource_mgmt = 0;
  627. u32 sq_stack_resource_mgmt_1 = 0;
  628. u32 sq_stack_resource_mgmt_2 = 0;
  629. u32 hdp_host_path_cntl;
  630. u32 backend_map;
  631. u32 gb_tiling_config = 0;
  632. u32 cc_rb_backend_disable = 0;
  633. u32 cc_gc_shader_pipe_config = 0;
  634. u32 ramcfg;
  635. /* setup chip specs */
  636. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  637. case CHIP_R600:
  638. dev_priv->r600_max_pipes = 4;
  639. dev_priv->r600_max_tile_pipes = 8;
  640. dev_priv->r600_max_simds = 4;
  641. dev_priv->r600_max_backends = 4;
  642. dev_priv->r600_max_gprs = 256;
  643. dev_priv->r600_max_threads = 192;
  644. dev_priv->r600_max_stack_entries = 256;
  645. dev_priv->r600_max_hw_contexts = 8;
  646. dev_priv->r600_max_gs_threads = 16;
  647. dev_priv->r600_sx_max_export_size = 128;
  648. dev_priv->r600_sx_max_export_pos_size = 16;
  649. dev_priv->r600_sx_max_export_smx_size = 128;
  650. dev_priv->r600_sq_num_cf_insts = 2;
  651. break;
  652. case CHIP_RV630:
  653. case CHIP_RV635:
  654. dev_priv->r600_max_pipes = 2;
  655. dev_priv->r600_max_tile_pipes = 2;
  656. dev_priv->r600_max_simds = 3;
  657. dev_priv->r600_max_backends = 1;
  658. dev_priv->r600_max_gprs = 128;
  659. dev_priv->r600_max_threads = 192;
  660. dev_priv->r600_max_stack_entries = 128;
  661. dev_priv->r600_max_hw_contexts = 8;
  662. dev_priv->r600_max_gs_threads = 4;
  663. dev_priv->r600_sx_max_export_size = 128;
  664. dev_priv->r600_sx_max_export_pos_size = 16;
  665. dev_priv->r600_sx_max_export_smx_size = 128;
  666. dev_priv->r600_sq_num_cf_insts = 2;
  667. break;
  668. case CHIP_RV610:
  669. case CHIP_RS780:
  670. case CHIP_RV620:
  671. dev_priv->r600_max_pipes = 1;
  672. dev_priv->r600_max_tile_pipes = 1;
  673. dev_priv->r600_max_simds = 2;
  674. dev_priv->r600_max_backends = 1;
  675. dev_priv->r600_max_gprs = 128;
  676. dev_priv->r600_max_threads = 192;
  677. dev_priv->r600_max_stack_entries = 128;
  678. dev_priv->r600_max_hw_contexts = 4;
  679. dev_priv->r600_max_gs_threads = 4;
  680. dev_priv->r600_sx_max_export_size = 128;
  681. dev_priv->r600_sx_max_export_pos_size = 16;
  682. dev_priv->r600_sx_max_export_smx_size = 128;
  683. dev_priv->r600_sq_num_cf_insts = 1;
  684. break;
  685. case CHIP_RV670:
  686. dev_priv->r600_max_pipes = 4;
  687. dev_priv->r600_max_tile_pipes = 4;
  688. dev_priv->r600_max_simds = 4;
  689. dev_priv->r600_max_backends = 4;
  690. dev_priv->r600_max_gprs = 192;
  691. dev_priv->r600_max_threads = 192;
  692. dev_priv->r600_max_stack_entries = 256;
  693. dev_priv->r600_max_hw_contexts = 8;
  694. dev_priv->r600_max_gs_threads = 16;
  695. dev_priv->r600_sx_max_export_size = 128;
  696. dev_priv->r600_sx_max_export_pos_size = 16;
  697. dev_priv->r600_sx_max_export_smx_size = 128;
  698. dev_priv->r600_sq_num_cf_insts = 2;
  699. break;
  700. default:
  701. break;
  702. }
  703. /* Initialize HDP */
  704. j = 0;
  705. for (i = 0; i < 32; i++) {
  706. RADEON_WRITE((0x2c14 + j), 0x00000000);
  707. RADEON_WRITE((0x2c18 + j), 0x00000000);
  708. RADEON_WRITE((0x2c1c + j), 0x00000000);
  709. RADEON_WRITE((0x2c20 + j), 0x00000000);
  710. RADEON_WRITE((0x2c24 + j), 0x00000000);
  711. j += 0x18;
  712. }
  713. RADEON_WRITE(R600_GRBM_CNTL, R600_GRBM_READ_TIMEOUT(0xff));
  714. /* setup tiling, simd, pipe config */
  715. ramcfg = RADEON_READ(R600_RAMCFG);
  716. switch (dev_priv->r600_max_tile_pipes) {
  717. case 1:
  718. gb_tiling_config |= R600_PIPE_TILING(0);
  719. break;
  720. case 2:
  721. gb_tiling_config |= R600_PIPE_TILING(1);
  722. break;
  723. case 4:
  724. gb_tiling_config |= R600_PIPE_TILING(2);
  725. break;
  726. case 8:
  727. gb_tiling_config |= R600_PIPE_TILING(3);
  728. break;
  729. default:
  730. break;
  731. }
  732. gb_tiling_config |= R600_BANK_TILING((ramcfg >> R600_NOOFBANK_SHIFT) & R600_NOOFBANK_MASK);
  733. gb_tiling_config |= R600_GROUP_SIZE(0);
  734. if (((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK) > 3) {
  735. gb_tiling_config |= R600_ROW_TILING(3);
  736. gb_tiling_config |= R600_SAMPLE_SPLIT(3);
  737. } else {
  738. gb_tiling_config |=
  739. R600_ROW_TILING(((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK));
  740. gb_tiling_config |=
  741. R600_SAMPLE_SPLIT(((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK));
  742. }
  743. gb_tiling_config |= R600_BANK_SWAPS(1);
  744. backend_map = r600_get_tile_pipe_to_backend_map(dev_priv->r600_max_tile_pipes,
  745. dev_priv->r600_max_backends,
  746. (0xff << dev_priv->r600_max_backends) & 0xff);
  747. gb_tiling_config |= R600_BACKEND_MAP(backend_map);
  748. cc_gc_shader_pipe_config =
  749. R600_INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << dev_priv->r600_max_pipes) & R6XX_MAX_PIPES_MASK);
  750. cc_gc_shader_pipe_config |=
  751. R600_INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << dev_priv->r600_max_simds) & R6XX_MAX_SIMDS_MASK);
  752. cc_rb_backend_disable =
  753. R600_BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << dev_priv->r600_max_backends) & R6XX_MAX_BACKENDS_MASK);
  754. RADEON_WRITE(R600_GB_TILING_CONFIG, gb_tiling_config);
  755. RADEON_WRITE(R600_DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  756. RADEON_WRITE(R600_HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  757. RADEON_WRITE(R600_CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  758. RADEON_WRITE(R600_CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  759. RADEON_WRITE(R600_GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  760. num_qd_pipes =
  761. R6XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & R600_INACTIVE_QD_PIPES_MASK);
  762. RADEON_WRITE(R600_VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & R600_DEALLOC_DIST_MASK);
  763. RADEON_WRITE(R600_VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & R600_VTX_REUSE_DEPTH_MASK);
  764. /* set HW defaults for 3D engine */
  765. RADEON_WRITE(R600_CP_QUEUE_THRESHOLDS, (R600_ROQ_IB1_START(0x16) |
  766. R600_ROQ_IB2_START(0x2b)));
  767. RADEON_WRITE(R600_CP_MEQ_THRESHOLDS, (R600_MEQ_END(0x40) |
  768. R600_ROQ_END(0x40)));
  769. RADEON_WRITE(R600_TA_CNTL_AUX, (R600_DISABLE_CUBE_ANISO |
  770. R600_SYNC_GRADIENT |
  771. R600_SYNC_WALKER |
  772. R600_SYNC_ALIGNER));
  773. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670)
  774. RADEON_WRITE(R600_ARB_GDEC_RD_CNTL, 0x00000021);
  775. sx_debug_1 = RADEON_READ(R600_SX_DEBUG_1);
  776. sx_debug_1 |= R600_SMX_EVENT_RELEASE;
  777. if (((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_R600))
  778. sx_debug_1 |= R600_ENABLE_NEW_SMX_ADDRESS;
  779. RADEON_WRITE(R600_SX_DEBUG_1, sx_debug_1);
  780. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) ||
  781. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630) ||
  782. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  783. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  784. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780))
  785. RADEON_WRITE(R600_DB_DEBUG, R600_PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  786. else
  787. RADEON_WRITE(R600_DB_DEBUG, 0);
  788. RADEON_WRITE(R600_DB_WATERMARKS, (R600_DEPTH_FREE(4) |
  789. R600_DEPTH_FLUSH(16) |
  790. R600_DEPTH_PENDING_FREE(4) |
  791. R600_DEPTH_CACHELINE_FREE(16)));
  792. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  793. RADEON_WRITE(R600_VGT_NUM_INSTANCES, 0);
  794. RADEON_WRITE(R600_SPI_CONFIG_CNTL, R600_GPR_WRITE_PRIORITY(0));
  795. RADEON_WRITE(R600_SPI_CONFIG_CNTL_1, R600_VTX_DONE_DELAY(0));
  796. sq_ms_fifo_sizes = RADEON_READ(R600_SQ_MS_FIFO_SIZES);
  797. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  798. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  799. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780)) {
  800. sq_ms_fifo_sizes = (R600_CACHE_FIFO_SIZE(0xa) |
  801. R600_FETCH_FIFO_HIWATER(0xa) |
  802. R600_DONE_FIFO_HIWATER(0xe0) |
  803. R600_ALU_UPDATE_FIFO_HIWATER(0x8));
  804. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) ||
  805. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630)) {
  806. sq_ms_fifo_sizes &= ~R600_DONE_FIFO_HIWATER(0xff);
  807. sq_ms_fifo_sizes |= R600_DONE_FIFO_HIWATER(0x4);
  808. }
  809. RADEON_WRITE(R600_SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  810. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  811. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  812. */
  813. sq_config = RADEON_READ(R600_SQ_CONFIG);
  814. sq_config &= ~(R600_PS_PRIO(3) |
  815. R600_VS_PRIO(3) |
  816. R600_GS_PRIO(3) |
  817. R600_ES_PRIO(3));
  818. sq_config |= (R600_DX9_CONSTS |
  819. R600_VC_ENABLE |
  820. R600_PS_PRIO(0) |
  821. R600_VS_PRIO(1) |
  822. R600_GS_PRIO(2) |
  823. R600_ES_PRIO(3));
  824. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) {
  825. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(124) |
  826. R600_NUM_VS_GPRS(124) |
  827. R600_NUM_CLAUSE_TEMP_GPRS(4));
  828. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(0) |
  829. R600_NUM_ES_GPRS(0));
  830. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(136) |
  831. R600_NUM_VS_THREADS(48) |
  832. R600_NUM_GS_THREADS(4) |
  833. R600_NUM_ES_THREADS(4));
  834. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(128) |
  835. R600_NUM_VS_STACK_ENTRIES(128));
  836. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(0) |
  837. R600_NUM_ES_STACK_ENTRIES(0));
  838. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  839. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  840. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780)) {
  841. /* no vertex cache */
  842. sq_config &= ~R600_VC_ENABLE;
  843. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  844. R600_NUM_VS_GPRS(44) |
  845. R600_NUM_CLAUSE_TEMP_GPRS(2));
  846. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(17) |
  847. R600_NUM_ES_GPRS(17));
  848. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  849. R600_NUM_VS_THREADS(78) |
  850. R600_NUM_GS_THREADS(4) |
  851. R600_NUM_ES_THREADS(31));
  852. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(40) |
  853. R600_NUM_VS_STACK_ENTRIES(40));
  854. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(32) |
  855. R600_NUM_ES_STACK_ENTRIES(16));
  856. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630) ||
  857. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV635)) {
  858. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  859. R600_NUM_VS_GPRS(44) |
  860. R600_NUM_CLAUSE_TEMP_GPRS(2));
  861. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(18) |
  862. R600_NUM_ES_GPRS(18));
  863. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  864. R600_NUM_VS_THREADS(78) |
  865. R600_NUM_GS_THREADS(4) |
  866. R600_NUM_ES_THREADS(31));
  867. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(40) |
  868. R600_NUM_VS_STACK_ENTRIES(40));
  869. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(32) |
  870. R600_NUM_ES_STACK_ENTRIES(16));
  871. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670) {
  872. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  873. R600_NUM_VS_GPRS(44) |
  874. R600_NUM_CLAUSE_TEMP_GPRS(2));
  875. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(17) |
  876. R600_NUM_ES_GPRS(17));
  877. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  878. R600_NUM_VS_THREADS(78) |
  879. R600_NUM_GS_THREADS(4) |
  880. R600_NUM_ES_THREADS(31));
  881. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(64) |
  882. R600_NUM_VS_STACK_ENTRIES(64));
  883. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(64) |
  884. R600_NUM_ES_STACK_ENTRIES(64));
  885. }
  886. RADEON_WRITE(R600_SQ_CONFIG, sq_config);
  887. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  888. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  889. RADEON_WRITE(R600_SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  890. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  891. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  892. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  893. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  894. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780))
  895. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, R600_CACHE_INVALIDATION(R600_TC_ONLY));
  896. else
  897. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, R600_CACHE_INVALIDATION(R600_VC_AND_TC));
  898. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_2S, (R600_S0_X(0xc) |
  899. R600_S0_Y(0x4) |
  900. R600_S1_X(0x4) |
  901. R600_S1_Y(0xc)));
  902. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_4S, (R600_S0_X(0xe) |
  903. R600_S0_Y(0xe) |
  904. R600_S1_X(0x2) |
  905. R600_S1_Y(0x2) |
  906. R600_S2_X(0xa) |
  907. R600_S2_Y(0x6) |
  908. R600_S3_X(0x6) |
  909. R600_S3_Y(0xa)));
  910. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_8S_WD0, (R600_S0_X(0xe) |
  911. R600_S0_Y(0xb) |
  912. R600_S1_X(0x4) |
  913. R600_S1_Y(0xc) |
  914. R600_S2_X(0x1) |
  915. R600_S2_Y(0x6) |
  916. R600_S3_X(0xa) |
  917. R600_S3_Y(0xe)));
  918. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_8S_WD1, (R600_S4_X(0x6) |
  919. R600_S4_Y(0x1) |
  920. R600_S5_X(0x0) |
  921. R600_S5_Y(0x0) |
  922. R600_S6_X(0xb) |
  923. R600_S6_Y(0x4) |
  924. R600_S7_X(0x7) |
  925. R600_S7_Y(0x8)));
  926. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  927. case CHIP_R600:
  928. case CHIP_RV630:
  929. case CHIP_RV635:
  930. gs_prim_buffer_depth = 0;
  931. break;
  932. case CHIP_RV610:
  933. case CHIP_RS780:
  934. case CHIP_RV620:
  935. gs_prim_buffer_depth = 32;
  936. break;
  937. case CHIP_RV670:
  938. gs_prim_buffer_depth = 128;
  939. break;
  940. default:
  941. break;
  942. }
  943. num_gs_verts_per_thread = dev_priv->r600_max_pipes * 16;
  944. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  945. /* Max value for this is 256 */
  946. if (vgt_gs_per_es > 256)
  947. vgt_gs_per_es = 256;
  948. RADEON_WRITE(R600_VGT_ES_PER_GS, 128);
  949. RADEON_WRITE(R600_VGT_GS_PER_ES, vgt_gs_per_es);
  950. RADEON_WRITE(R600_VGT_GS_PER_VS, 2);
  951. RADEON_WRITE(R600_VGT_GS_VERTEX_REUSE, 16);
  952. /* more default values. 2D/3D driver should adjust as needed */
  953. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE_STATE, 0);
  954. RADEON_WRITE(R600_VGT_STRMOUT_EN, 0);
  955. RADEON_WRITE(R600_SX_MISC, 0);
  956. RADEON_WRITE(R600_PA_SC_MODE_CNTL, 0);
  957. RADEON_WRITE(R600_PA_SC_AA_CONFIG, 0);
  958. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE, 0);
  959. RADEON_WRITE(R600_SPI_INPUT_Z, 0);
  960. RADEON_WRITE(R600_SPI_PS_IN_CONTROL_0, R600_NUM_INTERP(2));
  961. RADEON_WRITE(R600_CB_COLOR7_FRAG, 0);
  962. /* clear render buffer base addresses */
  963. RADEON_WRITE(R600_CB_COLOR0_BASE, 0);
  964. RADEON_WRITE(R600_CB_COLOR1_BASE, 0);
  965. RADEON_WRITE(R600_CB_COLOR2_BASE, 0);
  966. RADEON_WRITE(R600_CB_COLOR3_BASE, 0);
  967. RADEON_WRITE(R600_CB_COLOR4_BASE, 0);
  968. RADEON_WRITE(R600_CB_COLOR5_BASE, 0);
  969. RADEON_WRITE(R600_CB_COLOR6_BASE, 0);
  970. RADEON_WRITE(R600_CB_COLOR7_BASE, 0);
  971. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  972. case CHIP_RV610:
  973. case CHIP_RS780:
  974. case CHIP_RV620:
  975. tc_cntl = R600_TC_L2_SIZE(8);
  976. break;
  977. case CHIP_RV630:
  978. case CHIP_RV635:
  979. tc_cntl = R600_TC_L2_SIZE(4);
  980. break;
  981. case CHIP_R600:
  982. tc_cntl = R600_TC_L2_SIZE(0) | R600_L2_DISABLE_LATE_HIT;
  983. break;
  984. default:
  985. tc_cntl = R600_TC_L2_SIZE(0);
  986. break;
  987. }
  988. RADEON_WRITE(R600_TC_CNTL, tc_cntl);
  989. hdp_host_path_cntl = RADEON_READ(R600_HDP_HOST_PATH_CNTL);
  990. RADEON_WRITE(R600_HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  991. arb_pop = RADEON_READ(R600_ARB_POP);
  992. arb_pop |= R600_ENABLE_TC128;
  993. RADEON_WRITE(R600_ARB_POP, arb_pop);
  994. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  995. RADEON_WRITE(R600_PA_CL_ENHANCE, (R600_CLIP_VTX_REORDER_ENA |
  996. R600_NUM_CLIP_SEQ(3)));
  997. RADEON_WRITE(R600_PA_SC_ENHANCE, R600_FORCE_EOV_MAX_CLK_CNT(4095));
  998. }
  999. static u32 r700_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1000. u32 num_backends,
  1001. u32 backend_disable_mask)
  1002. {
  1003. u32 backend_map = 0;
  1004. u32 enabled_backends_mask;
  1005. u32 enabled_backends_count;
  1006. u32 cur_pipe;
  1007. u32 swizzle_pipe[R7XX_MAX_PIPES];
  1008. u32 cur_backend;
  1009. u32 i;
  1010. if (num_tile_pipes > R7XX_MAX_PIPES)
  1011. num_tile_pipes = R7XX_MAX_PIPES;
  1012. if (num_tile_pipes < 1)
  1013. num_tile_pipes = 1;
  1014. if (num_backends > R7XX_MAX_BACKENDS)
  1015. num_backends = R7XX_MAX_BACKENDS;
  1016. if (num_backends < 1)
  1017. num_backends = 1;
  1018. enabled_backends_mask = 0;
  1019. enabled_backends_count = 0;
  1020. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  1021. if (((backend_disable_mask >> i) & 1) == 0) {
  1022. enabled_backends_mask |= (1 << i);
  1023. ++enabled_backends_count;
  1024. }
  1025. if (enabled_backends_count == num_backends)
  1026. break;
  1027. }
  1028. if (enabled_backends_count == 0) {
  1029. enabled_backends_mask = 1;
  1030. enabled_backends_count = 1;
  1031. }
  1032. if (enabled_backends_count != num_backends)
  1033. num_backends = enabled_backends_count;
  1034. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  1035. switch (num_tile_pipes) {
  1036. case 1:
  1037. swizzle_pipe[0] = 0;
  1038. break;
  1039. case 2:
  1040. swizzle_pipe[0] = 0;
  1041. swizzle_pipe[1] = 1;
  1042. break;
  1043. case 3:
  1044. swizzle_pipe[0] = 0;
  1045. swizzle_pipe[1] = 2;
  1046. swizzle_pipe[2] = 1;
  1047. break;
  1048. case 4:
  1049. swizzle_pipe[0] = 0;
  1050. swizzle_pipe[1] = 2;
  1051. swizzle_pipe[2] = 3;
  1052. swizzle_pipe[3] = 1;
  1053. break;
  1054. case 5:
  1055. swizzle_pipe[0] = 0;
  1056. swizzle_pipe[1] = 2;
  1057. swizzle_pipe[2] = 4;
  1058. swizzle_pipe[3] = 1;
  1059. swizzle_pipe[4] = 3;
  1060. break;
  1061. case 6:
  1062. swizzle_pipe[0] = 0;
  1063. swizzle_pipe[1] = 2;
  1064. swizzle_pipe[2] = 4;
  1065. swizzle_pipe[3] = 5;
  1066. swizzle_pipe[4] = 3;
  1067. swizzle_pipe[5] = 1;
  1068. break;
  1069. case 7:
  1070. swizzle_pipe[0] = 0;
  1071. swizzle_pipe[1] = 2;
  1072. swizzle_pipe[2] = 4;
  1073. swizzle_pipe[3] = 6;
  1074. swizzle_pipe[4] = 3;
  1075. swizzle_pipe[5] = 1;
  1076. swizzle_pipe[6] = 5;
  1077. break;
  1078. case 8:
  1079. swizzle_pipe[0] = 0;
  1080. swizzle_pipe[1] = 2;
  1081. swizzle_pipe[2] = 4;
  1082. swizzle_pipe[3] = 6;
  1083. swizzle_pipe[4] = 3;
  1084. swizzle_pipe[5] = 1;
  1085. swizzle_pipe[6] = 7;
  1086. swizzle_pipe[7] = 5;
  1087. break;
  1088. }
  1089. cur_backend = 0;
  1090. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1091. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1092. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  1093. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1094. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  1095. }
  1096. return backend_map;
  1097. }
  1098. static void r700_gfx_init(struct drm_device *dev,
  1099. drm_radeon_private_t *dev_priv)
  1100. {
  1101. int i, j, num_qd_pipes;
  1102. u32 sx_debug_1;
  1103. u32 smx_dc_ctl0;
  1104. u32 num_gs_verts_per_thread;
  1105. u32 vgt_gs_per_es;
  1106. u32 gs_prim_buffer_depth = 0;
  1107. u32 sq_ms_fifo_sizes;
  1108. u32 sq_config;
  1109. u32 sq_thread_resource_mgmt;
  1110. u32 hdp_host_path_cntl;
  1111. u32 sq_dyn_gpr_size_simd_ab_0;
  1112. u32 backend_map;
  1113. u32 gb_tiling_config = 0;
  1114. u32 cc_rb_backend_disable = 0;
  1115. u32 cc_gc_shader_pipe_config = 0;
  1116. u32 mc_arb_ramcfg;
  1117. u32 db_debug4;
  1118. /* setup chip specs */
  1119. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1120. case CHIP_RV770:
  1121. dev_priv->r600_max_pipes = 4;
  1122. dev_priv->r600_max_tile_pipes = 8;
  1123. dev_priv->r600_max_simds = 10;
  1124. dev_priv->r600_max_backends = 4;
  1125. dev_priv->r600_max_gprs = 256;
  1126. dev_priv->r600_max_threads = 248;
  1127. dev_priv->r600_max_stack_entries = 512;
  1128. dev_priv->r600_max_hw_contexts = 8;
  1129. dev_priv->r600_max_gs_threads = 16 * 2;
  1130. dev_priv->r600_sx_max_export_size = 128;
  1131. dev_priv->r600_sx_max_export_pos_size = 16;
  1132. dev_priv->r600_sx_max_export_smx_size = 112;
  1133. dev_priv->r600_sq_num_cf_insts = 2;
  1134. dev_priv->r700_sx_num_of_sets = 7;
  1135. dev_priv->r700_sc_prim_fifo_size = 0xF9;
  1136. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1137. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1138. break;
  1139. case CHIP_RV730:
  1140. dev_priv->r600_max_pipes = 2;
  1141. dev_priv->r600_max_tile_pipes = 4;
  1142. dev_priv->r600_max_simds = 8;
  1143. dev_priv->r600_max_backends = 2;
  1144. dev_priv->r600_max_gprs = 128;
  1145. dev_priv->r600_max_threads = 248;
  1146. dev_priv->r600_max_stack_entries = 256;
  1147. dev_priv->r600_max_hw_contexts = 8;
  1148. dev_priv->r600_max_gs_threads = 16 * 2;
  1149. dev_priv->r600_sx_max_export_size = 256;
  1150. dev_priv->r600_sx_max_export_pos_size = 32;
  1151. dev_priv->r600_sx_max_export_smx_size = 224;
  1152. dev_priv->r600_sq_num_cf_insts = 2;
  1153. dev_priv->r700_sx_num_of_sets = 7;
  1154. dev_priv->r700_sc_prim_fifo_size = 0xf9;
  1155. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1156. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1157. break;
  1158. case CHIP_RV710:
  1159. dev_priv->r600_max_pipes = 2;
  1160. dev_priv->r600_max_tile_pipes = 2;
  1161. dev_priv->r600_max_simds = 2;
  1162. dev_priv->r600_max_backends = 1;
  1163. dev_priv->r600_max_gprs = 256;
  1164. dev_priv->r600_max_threads = 192;
  1165. dev_priv->r600_max_stack_entries = 256;
  1166. dev_priv->r600_max_hw_contexts = 4;
  1167. dev_priv->r600_max_gs_threads = 8 * 2;
  1168. dev_priv->r600_sx_max_export_size = 128;
  1169. dev_priv->r600_sx_max_export_pos_size = 16;
  1170. dev_priv->r600_sx_max_export_smx_size = 112;
  1171. dev_priv->r600_sq_num_cf_insts = 1;
  1172. dev_priv->r700_sx_num_of_sets = 7;
  1173. dev_priv->r700_sc_prim_fifo_size = 0x40;
  1174. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1175. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1176. break;
  1177. default:
  1178. break;
  1179. }
  1180. /* Initialize HDP */
  1181. j = 0;
  1182. for (i = 0; i < 32; i++) {
  1183. RADEON_WRITE((0x2c14 + j), 0x00000000);
  1184. RADEON_WRITE((0x2c18 + j), 0x00000000);
  1185. RADEON_WRITE((0x2c1c + j), 0x00000000);
  1186. RADEON_WRITE((0x2c20 + j), 0x00000000);
  1187. RADEON_WRITE((0x2c24 + j), 0x00000000);
  1188. j += 0x18;
  1189. }
  1190. RADEON_WRITE(R600_GRBM_CNTL, R600_GRBM_READ_TIMEOUT(0xff));
  1191. /* setup tiling, simd, pipe config */
  1192. mc_arb_ramcfg = RADEON_READ(R700_MC_ARB_RAMCFG);
  1193. switch (dev_priv->r600_max_tile_pipes) {
  1194. case 1:
  1195. gb_tiling_config |= R600_PIPE_TILING(0);
  1196. break;
  1197. case 2:
  1198. gb_tiling_config |= R600_PIPE_TILING(1);
  1199. break;
  1200. case 4:
  1201. gb_tiling_config |= R600_PIPE_TILING(2);
  1202. break;
  1203. case 8:
  1204. gb_tiling_config |= R600_PIPE_TILING(3);
  1205. break;
  1206. default:
  1207. break;
  1208. }
  1209. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV770)
  1210. gb_tiling_config |= R600_BANK_TILING(1);
  1211. else
  1212. gb_tiling_config |= R600_BANK_TILING((mc_arb_ramcfg >> R700_NOOFBANK_SHIFT) & R700_NOOFBANK_MASK);
  1213. gb_tiling_config |= R600_GROUP_SIZE(0);
  1214. if (((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK) > 3) {
  1215. gb_tiling_config |= R600_ROW_TILING(3);
  1216. gb_tiling_config |= R600_SAMPLE_SPLIT(3);
  1217. } else {
  1218. gb_tiling_config |=
  1219. R600_ROW_TILING(((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK));
  1220. gb_tiling_config |=
  1221. R600_SAMPLE_SPLIT(((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK));
  1222. }
  1223. gb_tiling_config |= R600_BANK_SWAPS(1);
  1224. backend_map = r700_get_tile_pipe_to_backend_map(dev_priv->r600_max_tile_pipes,
  1225. dev_priv->r600_max_backends,
  1226. (0xff << dev_priv->r600_max_backends) & 0xff);
  1227. gb_tiling_config |= R600_BACKEND_MAP(backend_map);
  1228. cc_gc_shader_pipe_config =
  1229. R600_INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << dev_priv->r600_max_pipes) & R7XX_MAX_PIPES_MASK);
  1230. cc_gc_shader_pipe_config |=
  1231. R600_INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << dev_priv->r600_max_simds) & R7XX_MAX_SIMDS_MASK);
  1232. cc_rb_backend_disable =
  1233. R600_BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << dev_priv->r600_max_backends) & R7XX_MAX_BACKENDS_MASK);
  1234. RADEON_WRITE(R600_GB_TILING_CONFIG, gb_tiling_config);
  1235. RADEON_WRITE(R600_DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  1236. RADEON_WRITE(R600_HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  1237. RADEON_WRITE(R600_CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1238. RADEON_WRITE(R600_CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1239. RADEON_WRITE(R600_GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1240. RADEON_WRITE(R700_CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1241. RADEON_WRITE(R700_CGTS_SYS_TCC_DISABLE, 0);
  1242. RADEON_WRITE(R700_CGTS_TCC_DISABLE, 0);
  1243. RADEON_WRITE(R700_CGTS_USER_SYS_TCC_DISABLE, 0);
  1244. RADEON_WRITE(R700_CGTS_USER_TCC_DISABLE, 0);
  1245. num_qd_pipes =
  1246. R7XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & R600_INACTIVE_QD_PIPES_MASK);
  1247. RADEON_WRITE(R600_VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & R600_DEALLOC_DIST_MASK);
  1248. RADEON_WRITE(R600_VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & R600_VTX_REUSE_DEPTH_MASK);
  1249. /* set HW defaults for 3D engine */
  1250. RADEON_WRITE(R600_CP_QUEUE_THRESHOLDS, (R600_ROQ_IB1_START(0x16) |
  1251. R600_ROQ_IB2_START(0x2b)));
  1252. RADEON_WRITE(R600_CP_MEQ_THRESHOLDS, R700_STQ_SPLIT(0x30));
  1253. RADEON_WRITE(R600_TA_CNTL_AUX, (R600_DISABLE_CUBE_ANISO |
  1254. R600_SYNC_GRADIENT |
  1255. R600_SYNC_WALKER |
  1256. R600_SYNC_ALIGNER));
  1257. sx_debug_1 = RADEON_READ(R700_SX_DEBUG_1);
  1258. sx_debug_1 |= R700_ENABLE_NEW_SMX_ADDRESS;
  1259. RADEON_WRITE(R700_SX_DEBUG_1, sx_debug_1);
  1260. smx_dc_ctl0 = RADEON_READ(R600_SMX_DC_CTL0);
  1261. smx_dc_ctl0 &= ~R700_CACHE_DEPTH(0x1ff);
  1262. smx_dc_ctl0 |= R700_CACHE_DEPTH((dev_priv->r700_sx_num_of_sets * 64) - 1);
  1263. RADEON_WRITE(R600_SMX_DC_CTL0, smx_dc_ctl0);
  1264. RADEON_WRITE(R700_SMX_EVENT_CTL, (R700_ES_FLUSH_CTL(4) |
  1265. R700_GS_FLUSH_CTL(4) |
  1266. R700_ACK_FLUSH_CTL(3) |
  1267. R700_SYNC_FLUSH_CTL));
  1268. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV770)
  1269. RADEON_WRITE(R700_DB_DEBUG3, R700_DB_CLK_OFF_DELAY(0x1f));
  1270. else {
  1271. db_debug4 = RADEON_READ(RV700_DB_DEBUG4);
  1272. db_debug4 |= RV700_DISABLE_TILE_COVERED_FOR_PS_ITER;
  1273. RADEON_WRITE(RV700_DB_DEBUG4, db_debug4);
  1274. }
  1275. RADEON_WRITE(R600_SX_EXPORT_BUFFER_SIZES, (R600_COLOR_BUFFER_SIZE((dev_priv->r600_sx_max_export_size / 4) - 1) |
  1276. R600_POSITION_BUFFER_SIZE((dev_priv->r600_sx_max_export_pos_size / 4) - 1) |
  1277. R600_SMX_BUFFER_SIZE((dev_priv->r600_sx_max_export_smx_size / 4) - 1)));
  1278. RADEON_WRITE(R700_PA_SC_FIFO_SIZE_R7XX, (R700_SC_PRIM_FIFO_SIZE(dev_priv->r700_sc_prim_fifo_size) |
  1279. R700_SC_HIZ_TILE_FIFO_SIZE(dev_priv->r700_sc_hiz_tile_fifo_size) |
  1280. R700_SC_EARLYZ_TILE_FIFO_SIZE(dev_priv->r700_sc_earlyz_tile_fifo_fize)));
  1281. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  1282. RADEON_WRITE(R600_VGT_NUM_INSTANCES, 1);
  1283. RADEON_WRITE(R600_SPI_CONFIG_CNTL, R600_GPR_WRITE_PRIORITY(0));
  1284. RADEON_WRITE(R600_SPI_CONFIG_CNTL_1, R600_VTX_DONE_DELAY(4));
  1285. RADEON_WRITE(R600_CP_PERFMON_CNTL, 0);
  1286. sq_ms_fifo_sizes = (R600_CACHE_FIFO_SIZE(16 * dev_priv->r600_sq_num_cf_insts) |
  1287. R600_DONE_FIFO_HIWATER(0xe0) |
  1288. R600_ALU_UPDATE_FIFO_HIWATER(0x8));
  1289. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1290. case CHIP_RV770:
  1291. sq_ms_fifo_sizes |= R600_FETCH_FIFO_HIWATER(0x1);
  1292. break;
  1293. case CHIP_RV730:
  1294. case CHIP_RV710:
  1295. default:
  1296. sq_ms_fifo_sizes |= R600_FETCH_FIFO_HIWATER(0x4);
  1297. break;
  1298. }
  1299. RADEON_WRITE(R600_SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  1300. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1301. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1302. */
  1303. sq_config = RADEON_READ(R600_SQ_CONFIG);
  1304. sq_config &= ~(R600_PS_PRIO(3) |
  1305. R600_VS_PRIO(3) |
  1306. R600_GS_PRIO(3) |
  1307. R600_ES_PRIO(3));
  1308. sq_config |= (R600_DX9_CONSTS |
  1309. R600_VC_ENABLE |
  1310. R600_EXPORT_SRC_C |
  1311. R600_PS_PRIO(0) |
  1312. R600_VS_PRIO(1) |
  1313. R600_GS_PRIO(2) |
  1314. R600_ES_PRIO(3));
  1315. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)
  1316. /* no vertex cache */
  1317. sq_config &= ~R600_VC_ENABLE;
  1318. RADEON_WRITE(R600_SQ_CONFIG, sq_config);
  1319. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_1, (R600_NUM_PS_GPRS((dev_priv->r600_max_gprs * 24)/64) |
  1320. R600_NUM_VS_GPRS((dev_priv->r600_max_gprs * 24)/64) |
  1321. R600_NUM_CLAUSE_TEMP_GPRS(((dev_priv->r600_max_gprs * 24)/64)/2)));
  1322. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_2, (R600_NUM_GS_GPRS((dev_priv->r600_max_gprs * 7)/64) |
  1323. R600_NUM_ES_GPRS((dev_priv->r600_max_gprs * 7)/64)));
  1324. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS((dev_priv->r600_max_threads * 4)/8) |
  1325. R600_NUM_VS_THREADS((dev_priv->r600_max_threads * 2)/8) |
  1326. R600_NUM_ES_THREADS((dev_priv->r600_max_threads * 1)/8));
  1327. if (((dev_priv->r600_max_threads * 1) / 8) > dev_priv->r600_max_gs_threads)
  1328. sq_thread_resource_mgmt |= R600_NUM_GS_THREADS(dev_priv->r600_max_gs_threads);
  1329. else
  1330. sq_thread_resource_mgmt |= R600_NUM_GS_THREADS((dev_priv->r600_max_gs_threads * 1)/8);
  1331. RADEON_WRITE(R600_SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1332. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_1, (R600_NUM_PS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4) |
  1333. R600_NUM_VS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4)));
  1334. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_2, (R600_NUM_GS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4) |
  1335. R600_NUM_ES_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4)));
  1336. sq_dyn_gpr_size_simd_ab_0 = (R700_SIMDA_RING0((dev_priv->r600_max_gprs * 38)/64) |
  1337. R700_SIMDA_RING1((dev_priv->r600_max_gprs * 38)/64) |
  1338. R700_SIMDB_RING0((dev_priv->r600_max_gprs * 38)/64) |
  1339. R700_SIMDB_RING1((dev_priv->r600_max_gprs * 38)/64));
  1340. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  1341. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  1342. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  1343. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  1344. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  1345. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  1346. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  1347. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  1348. RADEON_WRITE(R700_PA_SC_FORCE_EOV_MAX_CNTS, (R700_FORCE_EOV_MAX_CLK_CNT(4095) |
  1349. R700_FORCE_EOV_MAX_REZ_CNT(255)));
  1350. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)
  1351. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, (R600_CACHE_INVALIDATION(R600_TC_ONLY) |
  1352. R700_AUTO_INVLD_EN(R700_ES_AND_GS_AUTO)));
  1353. else
  1354. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, (R600_CACHE_INVALIDATION(R600_VC_AND_TC) |
  1355. R700_AUTO_INVLD_EN(R700_ES_AND_GS_AUTO)));
  1356. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1357. case CHIP_RV770:
  1358. case CHIP_RV730:
  1359. gs_prim_buffer_depth = 384;
  1360. break;
  1361. case CHIP_RV710:
  1362. gs_prim_buffer_depth = 128;
  1363. break;
  1364. default:
  1365. break;
  1366. }
  1367. num_gs_verts_per_thread = dev_priv->r600_max_pipes * 16;
  1368. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  1369. /* Max value for this is 256 */
  1370. if (vgt_gs_per_es > 256)
  1371. vgt_gs_per_es = 256;
  1372. RADEON_WRITE(R600_VGT_ES_PER_GS, 128);
  1373. RADEON_WRITE(R600_VGT_GS_PER_ES, vgt_gs_per_es);
  1374. RADEON_WRITE(R600_VGT_GS_PER_VS, 2);
  1375. /* more default values. 2D/3D driver should adjust as needed */
  1376. RADEON_WRITE(R600_VGT_GS_VERTEX_REUSE, 16);
  1377. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE_STATE, 0);
  1378. RADEON_WRITE(R600_VGT_STRMOUT_EN, 0);
  1379. RADEON_WRITE(R600_SX_MISC, 0);
  1380. RADEON_WRITE(R600_PA_SC_MODE_CNTL, 0);
  1381. RADEON_WRITE(R700_PA_SC_EDGERULE, 0xaaaaaaaa);
  1382. RADEON_WRITE(R600_PA_SC_AA_CONFIG, 0);
  1383. RADEON_WRITE(R600_PA_SC_CLIPRECT_RULE, 0xffff);
  1384. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE, 0);
  1385. RADEON_WRITE(R600_SPI_INPUT_Z, 0);
  1386. RADEON_WRITE(R600_SPI_PS_IN_CONTROL_0, R600_NUM_INTERP(2));
  1387. RADEON_WRITE(R600_CB_COLOR7_FRAG, 0);
  1388. /* clear render buffer base addresses */
  1389. RADEON_WRITE(R600_CB_COLOR0_BASE, 0);
  1390. RADEON_WRITE(R600_CB_COLOR1_BASE, 0);
  1391. RADEON_WRITE(R600_CB_COLOR2_BASE, 0);
  1392. RADEON_WRITE(R600_CB_COLOR3_BASE, 0);
  1393. RADEON_WRITE(R600_CB_COLOR4_BASE, 0);
  1394. RADEON_WRITE(R600_CB_COLOR5_BASE, 0);
  1395. RADEON_WRITE(R600_CB_COLOR6_BASE, 0);
  1396. RADEON_WRITE(R600_CB_COLOR7_BASE, 0);
  1397. RADEON_WRITE(R700_TCP_CNTL, 0);
  1398. hdp_host_path_cntl = RADEON_READ(R600_HDP_HOST_PATH_CNTL);
  1399. RADEON_WRITE(R600_HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1400. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  1401. RADEON_WRITE(R600_PA_CL_ENHANCE, (R600_CLIP_VTX_REORDER_ENA |
  1402. R600_NUM_CLIP_SEQ(3)));
  1403. }
  1404. static void r600_cp_init_ring_buffer(struct drm_device *dev,
  1405. drm_radeon_private_t *dev_priv,
  1406. struct drm_file *file_priv)
  1407. {
  1408. struct drm_radeon_master_private *master_priv;
  1409. u32 ring_start;
  1410. u64 rptr_addr;
  1411. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1412. r700_gfx_init(dev, dev_priv);
  1413. else
  1414. r600_gfx_init(dev, dev_priv);
  1415. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  1416. RADEON_READ(R600_GRBM_SOFT_RESET);
  1417. DRM_UDELAY(15000);
  1418. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  1419. /* Set ring buffer size */
  1420. #ifdef __BIG_ENDIAN
  1421. RADEON_WRITE(R600_CP_RB_CNTL,
  1422. RADEON_BUF_SWAP_32BIT |
  1423. RADEON_RB_NO_UPDATE |
  1424. (dev_priv->ring.rptr_update_l2qw << 8) |
  1425. dev_priv->ring.size_l2qw);
  1426. #else
  1427. RADEON_WRITE(R600_CP_RB_CNTL,
  1428. RADEON_RB_NO_UPDATE |
  1429. (dev_priv->ring.rptr_update_l2qw << 8) |
  1430. dev_priv->ring.size_l2qw);
  1431. #endif
  1432. RADEON_WRITE(R600_CP_SEM_WAIT_TIMER, 0x4);
  1433. /* Set the write pointer delay */
  1434. RADEON_WRITE(R600_CP_RB_WPTR_DELAY, 0);
  1435. #ifdef __BIG_ENDIAN
  1436. RADEON_WRITE(R600_CP_RB_CNTL,
  1437. RADEON_BUF_SWAP_32BIT |
  1438. RADEON_RB_NO_UPDATE |
  1439. RADEON_RB_RPTR_WR_ENA |
  1440. (dev_priv->ring.rptr_update_l2qw << 8) |
  1441. dev_priv->ring.size_l2qw);
  1442. #else
  1443. RADEON_WRITE(R600_CP_RB_CNTL,
  1444. RADEON_RB_NO_UPDATE |
  1445. RADEON_RB_RPTR_WR_ENA |
  1446. (dev_priv->ring.rptr_update_l2qw << 8) |
  1447. dev_priv->ring.size_l2qw);
  1448. #endif
  1449. /* Initialize the ring buffer's read and write pointers */
  1450. RADEON_WRITE(R600_CP_RB_RPTR_WR, 0);
  1451. RADEON_WRITE(R600_CP_RB_WPTR, 0);
  1452. SET_RING_HEAD(dev_priv, 0);
  1453. dev_priv->ring.tail = 0;
  1454. #if __OS_HAS_AGP
  1455. if (dev_priv->flags & RADEON_IS_AGP) {
  1456. rptr_addr = dev_priv->ring_rptr->offset
  1457. - dev->agp->base +
  1458. dev_priv->gart_vm_start;
  1459. } else
  1460. #endif
  1461. {
  1462. rptr_addr = dev_priv->ring_rptr->offset
  1463. - ((unsigned long) dev->sg->virtual)
  1464. + dev_priv->gart_vm_start;
  1465. }
  1466. RADEON_WRITE(R600_CP_RB_RPTR_ADDR,
  1467. rptr_addr & 0xffffffff);
  1468. RADEON_WRITE(R600_CP_RB_RPTR_ADDR_HI,
  1469. upper_32_bits(rptr_addr));
  1470. #ifdef __BIG_ENDIAN
  1471. RADEON_WRITE(R600_CP_RB_CNTL,
  1472. RADEON_BUF_SWAP_32BIT |
  1473. (dev_priv->ring.rptr_update_l2qw << 8) |
  1474. dev_priv->ring.size_l2qw);
  1475. #else
  1476. RADEON_WRITE(R600_CP_RB_CNTL,
  1477. (dev_priv->ring.rptr_update_l2qw << 8) |
  1478. dev_priv->ring.size_l2qw);
  1479. #endif
  1480. #if __OS_HAS_AGP
  1481. if (dev_priv->flags & RADEON_IS_AGP) {
  1482. /* XXX */
  1483. radeon_write_agp_base(dev_priv, dev->agp->base);
  1484. /* XXX */
  1485. radeon_write_agp_location(dev_priv,
  1486. (((dev_priv->gart_vm_start - 1 +
  1487. dev_priv->gart_size) & 0xffff0000) |
  1488. (dev_priv->gart_vm_start >> 16)));
  1489. ring_start = (dev_priv->cp_ring->offset
  1490. - dev->agp->base
  1491. + dev_priv->gart_vm_start);
  1492. } else
  1493. #endif
  1494. ring_start = (dev_priv->cp_ring->offset
  1495. - (unsigned long)dev->sg->virtual
  1496. + dev_priv->gart_vm_start);
  1497. RADEON_WRITE(R600_CP_RB_BASE, ring_start >> 8);
  1498. RADEON_WRITE(R600_CP_ME_CNTL, 0xff);
  1499. RADEON_WRITE(R600_CP_DEBUG, (1 << 27) | (1 << 28));
  1500. /* Initialize the scratch register pointer. This will cause
  1501. * the scratch register values to be written out to memory
  1502. * whenever they are updated.
  1503. *
  1504. * We simply put this behind the ring read pointer, this works
  1505. * with PCI GART as well as (whatever kind of) AGP GART
  1506. */
  1507. {
  1508. u64 scratch_addr;
  1509. scratch_addr = RADEON_READ(R600_CP_RB_RPTR_ADDR);
  1510. scratch_addr |= ((u64)RADEON_READ(R600_CP_RB_RPTR_ADDR_HI)) << 32;
  1511. scratch_addr += R600_SCRATCH_REG_OFFSET;
  1512. scratch_addr >>= 8;
  1513. scratch_addr &= 0xffffffff;
  1514. RADEON_WRITE(R600_SCRATCH_ADDR, (uint32_t)scratch_addr);
  1515. }
  1516. RADEON_WRITE(R600_SCRATCH_UMSK, 0x7);
  1517. /* Turn on bus mastering */
  1518. radeon_enable_bm(dev_priv);
  1519. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(0), 0);
  1520. RADEON_WRITE(R600_LAST_FRAME_REG, 0);
  1521. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(1), 0);
  1522. RADEON_WRITE(R600_LAST_DISPATCH_REG, 0);
  1523. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(2), 0);
  1524. RADEON_WRITE(R600_LAST_CLEAR_REG, 0);
  1525. /* reset sarea copies of these */
  1526. master_priv = file_priv->master->driver_priv;
  1527. if (master_priv->sarea_priv) {
  1528. master_priv->sarea_priv->last_frame = 0;
  1529. master_priv->sarea_priv->last_dispatch = 0;
  1530. master_priv->sarea_priv->last_clear = 0;
  1531. }
  1532. r600_do_wait_for_idle(dev_priv);
  1533. }
  1534. int r600_do_cleanup_cp(struct drm_device *dev)
  1535. {
  1536. drm_radeon_private_t *dev_priv = dev->dev_private;
  1537. DRM_DEBUG("\n");
  1538. /* Make sure interrupts are disabled here because the uninstall ioctl
  1539. * may not have been called from userspace and after dev_private
  1540. * is freed, it's too late.
  1541. */
  1542. if (dev->irq_enabled)
  1543. drm_irq_uninstall(dev);
  1544. #if __OS_HAS_AGP
  1545. if (dev_priv->flags & RADEON_IS_AGP) {
  1546. if (dev_priv->cp_ring != NULL) {
  1547. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1548. dev_priv->cp_ring = NULL;
  1549. }
  1550. if (dev_priv->ring_rptr != NULL) {
  1551. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1552. dev_priv->ring_rptr = NULL;
  1553. }
  1554. if (dev->agp_buffer_map != NULL) {
  1555. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1556. dev->agp_buffer_map = NULL;
  1557. }
  1558. } else
  1559. #endif
  1560. {
  1561. if (dev_priv->gart_info.bus_addr)
  1562. r600_page_table_cleanup(dev, &dev_priv->gart_info);
  1563. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB) {
  1564. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1565. dev_priv->gart_info.addr = NULL;
  1566. }
  1567. }
  1568. /* only clear to the start of flags */
  1569. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1570. return 0;
  1571. }
  1572. int r600_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
  1573. struct drm_file *file_priv)
  1574. {
  1575. drm_radeon_private_t *dev_priv = dev->dev_private;
  1576. struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
  1577. DRM_DEBUG("\n");
  1578. /* if we require new memory map but we don't have it fail */
  1579. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  1580. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  1581. r600_do_cleanup_cp(dev);
  1582. return -EINVAL;
  1583. }
  1584. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  1585. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  1586. dev_priv->flags &= ~RADEON_IS_AGP;
  1587. /* The writeback test succeeds, but when writeback is enabled,
  1588. * the ring buffer read ptr update fails after first 128 bytes.
  1589. */
  1590. radeon_no_wb = 1;
  1591. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  1592. && !init->is_pci) {
  1593. DRM_DEBUG("Restoring AGP flag\n");
  1594. dev_priv->flags |= RADEON_IS_AGP;
  1595. }
  1596. dev_priv->usec_timeout = init->usec_timeout;
  1597. if (dev_priv->usec_timeout < 1 ||
  1598. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  1599. DRM_DEBUG("TIMEOUT problem!\n");
  1600. r600_do_cleanup_cp(dev);
  1601. return -EINVAL;
  1602. }
  1603. /* Enable vblank on CRTC1 for older X servers
  1604. */
  1605. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  1606. dev_priv->cp_mode = init->cp_mode;
  1607. /* We don't support anything other than bus-mastering ring mode,
  1608. * but the ring can be in either AGP or PCI space for the ring
  1609. * read pointer.
  1610. */
  1611. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  1612. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  1613. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  1614. r600_do_cleanup_cp(dev);
  1615. return -EINVAL;
  1616. }
  1617. switch (init->fb_bpp) {
  1618. case 16:
  1619. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  1620. break;
  1621. case 32:
  1622. default:
  1623. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  1624. break;
  1625. }
  1626. dev_priv->front_offset = init->front_offset;
  1627. dev_priv->front_pitch = init->front_pitch;
  1628. dev_priv->back_offset = init->back_offset;
  1629. dev_priv->back_pitch = init->back_pitch;
  1630. dev_priv->ring_offset = init->ring_offset;
  1631. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  1632. dev_priv->buffers_offset = init->buffers_offset;
  1633. dev_priv->gart_textures_offset = init->gart_textures_offset;
  1634. master_priv->sarea = drm_getsarea(dev);
  1635. if (!master_priv->sarea) {
  1636. DRM_ERROR("could not find sarea!\n");
  1637. r600_do_cleanup_cp(dev);
  1638. return -EINVAL;
  1639. }
  1640. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  1641. if (!dev_priv->cp_ring) {
  1642. DRM_ERROR("could not find cp ring region!\n");
  1643. r600_do_cleanup_cp(dev);
  1644. return -EINVAL;
  1645. }
  1646. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  1647. if (!dev_priv->ring_rptr) {
  1648. DRM_ERROR("could not find ring read pointer!\n");
  1649. r600_do_cleanup_cp(dev);
  1650. return -EINVAL;
  1651. }
  1652. dev->agp_buffer_token = init->buffers_offset;
  1653. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  1654. if (!dev->agp_buffer_map) {
  1655. DRM_ERROR("could not find dma buffer region!\n");
  1656. r600_do_cleanup_cp(dev);
  1657. return -EINVAL;
  1658. }
  1659. if (init->gart_textures_offset) {
  1660. dev_priv->gart_textures =
  1661. drm_core_findmap(dev, init->gart_textures_offset);
  1662. if (!dev_priv->gart_textures) {
  1663. DRM_ERROR("could not find GART texture region!\n");
  1664. r600_do_cleanup_cp(dev);
  1665. return -EINVAL;
  1666. }
  1667. }
  1668. #if __OS_HAS_AGP
  1669. /* XXX */
  1670. if (dev_priv->flags & RADEON_IS_AGP) {
  1671. drm_core_ioremap_wc(dev_priv->cp_ring, dev);
  1672. drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
  1673. drm_core_ioremap_wc(dev->agp_buffer_map, dev);
  1674. if (!dev_priv->cp_ring->handle ||
  1675. !dev_priv->ring_rptr->handle ||
  1676. !dev->agp_buffer_map->handle) {
  1677. DRM_ERROR("could not find ioremap agp regions!\n");
  1678. r600_do_cleanup_cp(dev);
  1679. return -EINVAL;
  1680. }
  1681. } else
  1682. #endif
  1683. {
  1684. dev_priv->cp_ring->handle = (void *)dev_priv->cp_ring->offset;
  1685. dev_priv->ring_rptr->handle =
  1686. (void *)dev_priv->ring_rptr->offset;
  1687. dev->agp_buffer_map->handle =
  1688. (void *)dev->agp_buffer_map->offset;
  1689. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  1690. dev_priv->cp_ring->handle);
  1691. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  1692. dev_priv->ring_rptr->handle);
  1693. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  1694. dev->agp_buffer_map->handle);
  1695. }
  1696. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 24;
  1697. dev_priv->fb_size =
  1698. (((radeon_read_fb_location(dev_priv) & 0xffff0000u) << 8) + 0x1000000)
  1699. - dev_priv->fb_location;
  1700. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  1701. ((dev_priv->front_offset
  1702. + dev_priv->fb_location) >> 10));
  1703. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  1704. ((dev_priv->back_offset
  1705. + dev_priv->fb_location) >> 10));
  1706. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  1707. ((dev_priv->depth_offset
  1708. + dev_priv->fb_location) >> 10));
  1709. dev_priv->gart_size = init->gart_size;
  1710. /* New let's set the memory map ... */
  1711. if (dev_priv->new_memmap) {
  1712. u32 base = 0;
  1713. DRM_INFO("Setting GART location based on new memory map\n");
  1714. /* If using AGP, try to locate the AGP aperture at the same
  1715. * location in the card and on the bus, though we have to
  1716. * align it down.
  1717. */
  1718. #if __OS_HAS_AGP
  1719. /* XXX */
  1720. if (dev_priv->flags & RADEON_IS_AGP) {
  1721. base = dev->agp->base;
  1722. /* Check if valid */
  1723. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  1724. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  1725. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  1726. dev->agp->base);
  1727. base = 0;
  1728. }
  1729. }
  1730. #endif
  1731. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  1732. if (base == 0) {
  1733. base = dev_priv->fb_location + dev_priv->fb_size;
  1734. if (base < dev_priv->fb_location ||
  1735. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  1736. base = dev_priv->fb_location
  1737. - dev_priv->gart_size;
  1738. }
  1739. dev_priv->gart_vm_start = base & 0xffc00000u;
  1740. if (dev_priv->gart_vm_start != base)
  1741. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  1742. base, dev_priv->gart_vm_start);
  1743. }
  1744. #if __OS_HAS_AGP
  1745. /* XXX */
  1746. if (dev_priv->flags & RADEON_IS_AGP)
  1747. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1748. - dev->agp->base
  1749. + dev_priv->gart_vm_start);
  1750. else
  1751. #endif
  1752. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1753. - (unsigned long)dev->sg->virtual
  1754. + dev_priv->gart_vm_start);
  1755. DRM_DEBUG("fb 0x%08x size %d\n",
  1756. (unsigned int) dev_priv->fb_location,
  1757. (unsigned int) dev_priv->fb_size);
  1758. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  1759. DRM_DEBUG("dev_priv->gart_vm_start 0x%08x\n",
  1760. (unsigned int) dev_priv->gart_vm_start);
  1761. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%08lx\n",
  1762. dev_priv->gart_buffers_offset);
  1763. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  1764. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  1765. + init->ring_size / sizeof(u32));
  1766. dev_priv->ring.size = init->ring_size;
  1767. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  1768. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  1769. dev_priv->ring.rptr_update_l2qw = drm_order(/* init->rptr_update */ 4096 / 8);
  1770. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  1771. dev_priv->ring.fetch_size_l2ow = drm_order(/* init->fetch_size */ 32 / 16);
  1772. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  1773. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  1774. #if __OS_HAS_AGP
  1775. if (dev_priv->flags & RADEON_IS_AGP) {
  1776. /* XXX turn off pcie gart */
  1777. } else
  1778. #endif
  1779. {
  1780. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  1781. /* if we have an offset set from userspace */
  1782. if (!dev_priv->pcigart_offset_set) {
  1783. DRM_ERROR("Need gart offset from userspace\n");
  1784. r600_do_cleanup_cp(dev);
  1785. return -EINVAL;
  1786. }
  1787. DRM_DEBUG("Using gart offset 0x%08lx\n", dev_priv->pcigart_offset);
  1788. dev_priv->gart_info.bus_addr =
  1789. dev_priv->pcigart_offset + dev_priv->fb_location;
  1790. dev_priv->gart_info.mapping.offset =
  1791. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  1792. dev_priv->gart_info.mapping.size =
  1793. dev_priv->gart_info.table_size;
  1794. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  1795. if (!dev_priv->gart_info.mapping.handle) {
  1796. DRM_ERROR("ioremap failed.\n");
  1797. r600_do_cleanup_cp(dev);
  1798. return -EINVAL;
  1799. }
  1800. dev_priv->gart_info.addr =
  1801. dev_priv->gart_info.mapping.handle;
  1802. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  1803. dev_priv->gart_info.addr,
  1804. dev_priv->pcigart_offset);
  1805. if (!r600_page_table_init(dev)) {
  1806. DRM_ERROR("Failed to init GART table\n");
  1807. r600_do_cleanup_cp(dev);
  1808. return -EINVAL;
  1809. }
  1810. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1811. r700_vm_init(dev);
  1812. else
  1813. r600_vm_init(dev);
  1814. }
  1815. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1816. r700_cp_load_microcode(dev_priv);
  1817. else
  1818. r600_cp_load_microcode(dev_priv);
  1819. r600_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1820. dev_priv->last_buf = 0;
  1821. r600_do_engine_reset(dev);
  1822. r600_test_writeback(dev_priv);
  1823. return 0;
  1824. }
  1825. int r600_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
  1826. {
  1827. drm_radeon_private_t *dev_priv = dev->dev_private;
  1828. DRM_DEBUG("\n");
  1829. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)) {
  1830. r700_vm_init(dev);
  1831. r700_cp_load_microcode(dev_priv);
  1832. } else {
  1833. r600_vm_init(dev);
  1834. r600_cp_load_microcode(dev_priv);
  1835. }
  1836. r600_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1837. r600_do_engine_reset(dev);
  1838. return 0;
  1839. }
  1840. /* Wait for the CP to go idle.
  1841. */
  1842. int r600_do_cp_idle(drm_radeon_private_t *dev_priv)
  1843. {
  1844. RING_LOCALS;
  1845. DRM_DEBUG("\n");
  1846. BEGIN_RING(5);
  1847. OUT_RING(CP_PACKET3(R600_IT_EVENT_WRITE, 0));
  1848. OUT_RING(R600_CACHE_FLUSH_AND_INV_EVENT);
  1849. /* wait for 3D idle clean */
  1850. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1));
  1851. OUT_RING((R600_WAIT_UNTIL - R600_SET_CONFIG_REG_OFFSET) >> 2);
  1852. OUT_RING(RADEON_WAIT_3D_IDLE | RADEON_WAIT_3D_IDLECLEAN);
  1853. ADVANCE_RING();
  1854. COMMIT_RING();
  1855. return r600_do_wait_for_idle(dev_priv);
  1856. }
  1857. /* Start the Command Processor.
  1858. */
  1859. void r600_do_cp_start(drm_radeon_private_t *dev_priv)
  1860. {
  1861. u32 cp_me;
  1862. RING_LOCALS;
  1863. DRM_DEBUG("\n");
  1864. BEGIN_RING(7);
  1865. OUT_RING(CP_PACKET3(R600_IT_ME_INITIALIZE, 5));
  1866. OUT_RING(0x00000001);
  1867. if (((dev_priv->flags & RADEON_FAMILY_MASK) < CHIP_RV770))
  1868. OUT_RING(0x00000003);
  1869. else
  1870. OUT_RING(0x00000000);
  1871. OUT_RING((dev_priv->r600_max_hw_contexts - 1));
  1872. OUT_RING(R600_ME_INITIALIZE_DEVICE_ID(1));
  1873. OUT_RING(0x00000000);
  1874. OUT_RING(0x00000000);
  1875. ADVANCE_RING();
  1876. COMMIT_RING();
  1877. /* set the mux and reset the halt bit */
  1878. cp_me = 0xff;
  1879. RADEON_WRITE(R600_CP_ME_CNTL, cp_me);
  1880. dev_priv->cp_running = 1;
  1881. }
  1882. void r600_do_cp_reset(drm_radeon_private_t *dev_priv)
  1883. {
  1884. u32 cur_read_ptr;
  1885. DRM_DEBUG("\n");
  1886. cur_read_ptr = RADEON_READ(R600_CP_RB_RPTR);
  1887. RADEON_WRITE(R600_CP_RB_WPTR, cur_read_ptr);
  1888. SET_RING_HEAD(dev_priv, cur_read_ptr);
  1889. dev_priv->ring.tail = cur_read_ptr;
  1890. }
  1891. void r600_do_cp_stop(drm_radeon_private_t *dev_priv)
  1892. {
  1893. uint32_t cp_me;
  1894. DRM_DEBUG("\n");
  1895. cp_me = 0xff | R600_CP_ME_HALT;
  1896. RADEON_WRITE(R600_CP_ME_CNTL, cp_me);
  1897. dev_priv->cp_running = 0;
  1898. }
  1899. int r600_cp_dispatch_indirect(struct drm_device *dev,
  1900. struct drm_buf *buf, int start, int end)
  1901. {
  1902. drm_radeon_private_t *dev_priv = dev->dev_private;
  1903. RING_LOCALS;
  1904. if (start != end) {
  1905. unsigned long offset = (dev_priv->gart_buffers_offset
  1906. + buf->offset + start);
  1907. int dwords = (end - start + 3) / sizeof(u32);
  1908. DRM_DEBUG("dwords:%d\n", dwords);
  1909. DRM_DEBUG("offset 0x%lx\n", offset);
  1910. /* Indirect buffer data must be a multiple of 16 dwords.
  1911. * pad the data with a Type-2 CP packet.
  1912. */
  1913. while (dwords & 0xf) {
  1914. u32 *data = (u32 *)
  1915. ((char *)dev->agp_buffer_map->handle
  1916. + buf->offset + start);
  1917. data[dwords++] = RADEON_CP_PACKET2;
  1918. }
  1919. /* Fire off the indirect buffer */
  1920. BEGIN_RING(4);
  1921. OUT_RING(CP_PACKET3(R600_IT_INDIRECT_BUFFER, 2));
  1922. OUT_RING((offset & 0xfffffffc));
  1923. OUT_RING((upper_32_bits(offset) & 0xff));
  1924. OUT_RING(dwords);
  1925. ADVANCE_RING();
  1926. }
  1927. return 0;
  1928. }