i915_gem_tiling.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. *
  26. */
  27. #include "linux/string.h"
  28. #include "linux/bitops.h"
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drm.h"
  32. #include "i915_drv.h"
  33. /** @file i915_gem_tiling.c
  34. *
  35. * Support for managing tiling state of buffer objects.
  36. *
  37. * The idea behind tiling is to increase cache hit rates by rearranging
  38. * pixel data so that a group of pixel accesses are in the same cacheline.
  39. * Performance improvement from doing this on the back/depth buffer are on
  40. * the order of 30%.
  41. *
  42. * Intel architectures make this somewhat more complicated, though, by
  43. * adjustments made to addressing of data when the memory is in interleaved
  44. * mode (matched pairs of DIMMS) to improve memory bandwidth.
  45. * For interleaved memory, the CPU sends every sequential 64 bytes
  46. * to an alternate memory channel so it can get the bandwidth from both.
  47. *
  48. * The GPU also rearranges its accesses for increased bandwidth to interleaved
  49. * memory, and it matches what the CPU does for non-tiled. However, when tiled
  50. * it does it a little differently, since one walks addresses not just in the
  51. * X direction but also Y. So, along with alternating channels when bit
  52. * 6 of the address flips, it also alternates when other bits flip -- Bits 9
  53. * (every 512 bytes, an X tile scanline) and 10 (every two X tile scanlines)
  54. * are common to both the 915 and 965-class hardware.
  55. *
  56. * The CPU also sometimes XORs in higher bits as well, to improve
  57. * bandwidth doing strided access like we do so frequently in graphics. This
  58. * is called "Channel XOR Randomization" in the MCH documentation. The result
  59. * is that the CPU is XORing in either bit 11 or bit 17 to bit 6 of its address
  60. * decode.
  61. *
  62. * All of this bit 6 XORing has an effect on our memory management,
  63. * as we need to make sure that the 3d driver can correctly address object
  64. * contents.
  65. *
  66. * If we don't have interleaved memory, all tiling is safe and no swizzling is
  67. * required.
  68. *
  69. * When bit 17 is XORed in, we simply refuse to tile at all. Bit
  70. * 17 is not just a page offset, so as we page an objet out and back in,
  71. * individual pages in it will have different bit 17 addresses, resulting in
  72. * each 64 bytes being swapped with its neighbor!
  73. *
  74. * Otherwise, if interleaved, we have to tell the 3d driver what the address
  75. * swizzling it needs to do is, since it's writing with the CPU to the pages
  76. * (bit 6 and potentially bit 11 XORed in), and the GPU is reading from the
  77. * pages (bit 6, 9, and 10 XORed in), resulting in a cumulative bit swizzling
  78. * required by the CPU of XORing in bit 6, 9, 10, and potentially 11, in order
  79. * to match what the GPU expects.
  80. */
  81. /**
  82. * Detects bit 6 swizzling of address lookup between IGD access and CPU
  83. * access through main memory.
  84. */
  85. void
  86. i915_gem_detect_bit_6_swizzle(struct drm_device *dev)
  87. {
  88. drm_i915_private_t *dev_priv = dev->dev_private;
  89. uint32_t swizzle_x = I915_BIT_6_SWIZZLE_UNKNOWN;
  90. uint32_t swizzle_y = I915_BIT_6_SWIZZLE_UNKNOWN;
  91. if (!IS_I9XX(dev)) {
  92. /* As far as we know, the 865 doesn't have these bit 6
  93. * swizzling issues.
  94. */
  95. swizzle_x = I915_BIT_6_SWIZZLE_NONE;
  96. swizzle_y = I915_BIT_6_SWIZZLE_NONE;
  97. } else if (IS_MOBILE(dev)) {
  98. uint32_t dcc;
  99. /* On mobile 9xx chipsets, channel interleave by the CPU is
  100. * determined by DCC. For single-channel, neither the CPU
  101. * nor the GPU do swizzling. For dual channel interleaved,
  102. * the GPU's interleave is bit 9 and 10 for X tiled, and bit
  103. * 9 for Y tiled. The CPU's interleave is independent, and
  104. * can be based on either bit 11 (haven't seen this yet) or
  105. * bit 17 (common).
  106. */
  107. dcc = I915_READ(DCC);
  108. switch (dcc & DCC_ADDRESSING_MODE_MASK) {
  109. case DCC_ADDRESSING_MODE_SINGLE_CHANNEL:
  110. case DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC:
  111. swizzle_x = I915_BIT_6_SWIZZLE_NONE;
  112. swizzle_y = I915_BIT_6_SWIZZLE_NONE;
  113. break;
  114. case DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED:
  115. if (dcc & DCC_CHANNEL_XOR_DISABLE) {
  116. /* This is the base swizzling by the GPU for
  117. * tiled buffers.
  118. */
  119. swizzle_x = I915_BIT_6_SWIZZLE_9_10;
  120. swizzle_y = I915_BIT_6_SWIZZLE_9;
  121. } else if ((dcc & DCC_CHANNEL_XOR_BIT_17) == 0) {
  122. /* Bit 11 swizzling by the CPU in addition. */
  123. swizzle_x = I915_BIT_6_SWIZZLE_9_10_11;
  124. swizzle_y = I915_BIT_6_SWIZZLE_9_11;
  125. } else {
  126. /* Bit 17 swizzling by the CPU in addition. */
  127. swizzle_x = I915_BIT_6_SWIZZLE_9_10_17;
  128. swizzle_y = I915_BIT_6_SWIZZLE_9_17;
  129. }
  130. break;
  131. }
  132. if (dcc == 0xffffffff) {
  133. DRM_ERROR("Couldn't read from MCHBAR. "
  134. "Disabling tiling.\n");
  135. swizzle_x = I915_BIT_6_SWIZZLE_UNKNOWN;
  136. swizzle_y = I915_BIT_6_SWIZZLE_UNKNOWN;
  137. }
  138. } else {
  139. /* The 965, G33, and newer, have a very flexible memory
  140. * configuration. It will enable dual-channel mode
  141. * (interleaving) on as much memory as it can, and the GPU
  142. * will additionally sometimes enable different bit 6
  143. * swizzling for tiled objects from the CPU.
  144. *
  145. * Here's what I found on the G965:
  146. * slot fill memory size swizzling
  147. * 0A 0B 1A 1B 1-ch 2-ch
  148. * 512 0 0 0 512 0 O
  149. * 512 0 512 0 16 1008 X
  150. * 512 0 0 512 16 1008 X
  151. * 0 512 0 512 16 1008 X
  152. * 1024 1024 1024 0 2048 1024 O
  153. *
  154. * We could probably detect this based on either the DRB
  155. * matching, which was the case for the swizzling required in
  156. * the table above, or from the 1-ch value being less than
  157. * the minimum size of a rank.
  158. */
  159. if (I915_READ16(C0DRB3) != I915_READ16(C1DRB3)) {
  160. swizzle_x = I915_BIT_6_SWIZZLE_NONE;
  161. swizzle_y = I915_BIT_6_SWIZZLE_NONE;
  162. } else {
  163. swizzle_x = I915_BIT_6_SWIZZLE_9_10;
  164. swizzle_y = I915_BIT_6_SWIZZLE_9;
  165. }
  166. }
  167. dev_priv->mm.bit_6_swizzle_x = swizzle_x;
  168. dev_priv->mm.bit_6_swizzle_y = swizzle_y;
  169. }
  170. /**
  171. * Returns the size of the fence for a tiled object of the given size.
  172. */
  173. static int
  174. i915_get_fence_size(struct drm_device *dev, int size)
  175. {
  176. int i;
  177. int start;
  178. if (IS_I965G(dev)) {
  179. /* The 965 can have fences at any page boundary. */
  180. return ALIGN(size, 4096);
  181. } else {
  182. /* Align the size to a power of two greater than the smallest
  183. * fence size.
  184. */
  185. if (IS_I9XX(dev))
  186. start = 1024 * 1024;
  187. else
  188. start = 512 * 1024;
  189. for (i = start; i < size; i <<= 1)
  190. ;
  191. return i;
  192. }
  193. }
  194. /* Check pitch constriants for all chips & tiling formats */
  195. static bool
  196. i915_tiling_ok(struct drm_device *dev, int stride, int size, int tiling_mode)
  197. {
  198. int tile_width;
  199. /* Linear is always fine */
  200. if (tiling_mode == I915_TILING_NONE)
  201. return true;
  202. if (tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
  203. tile_width = 128;
  204. else
  205. tile_width = 512;
  206. /* check maximum stride & object size */
  207. if (IS_I965G(dev)) {
  208. /* i965 stores the end address of the gtt mapping in the fence
  209. * reg, so dont bother to check the size */
  210. if (stride / 128 > I965_FENCE_MAX_PITCH_VAL)
  211. return false;
  212. } else if (IS_I9XX(dev)) {
  213. if (stride / tile_width > I830_FENCE_MAX_PITCH_VAL ||
  214. size > (I830_FENCE_MAX_SIZE_VAL << 20))
  215. return false;
  216. } else {
  217. if (stride / 128 > I830_FENCE_MAX_PITCH_VAL ||
  218. size > (I830_FENCE_MAX_SIZE_VAL << 19))
  219. return false;
  220. }
  221. /* 965+ just needs multiples of tile width */
  222. if (IS_I965G(dev)) {
  223. if (stride & (tile_width - 1))
  224. return false;
  225. return true;
  226. }
  227. /* Pre-965 needs power of two tile widths */
  228. if (stride < tile_width)
  229. return false;
  230. if (stride & (stride - 1))
  231. return false;
  232. /* We don't handle the aperture area covered by the fence being bigger
  233. * than the object size.
  234. */
  235. if (i915_get_fence_size(dev, size) != size)
  236. return false;
  237. return true;
  238. }
  239. /**
  240. * Sets the tiling mode of an object, returning the required swizzling of
  241. * bit 6 of addresses in the object.
  242. */
  243. int
  244. i915_gem_set_tiling(struct drm_device *dev, void *data,
  245. struct drm_file *file_priv)
  246. {
  247. struct drm_i915_gem_set_tiling *args = data;
  248. drm_i915_private_t *dev_priv = dev->dev_private;
  249. struct drm_gem_object *obj;
  250. struct drm_i915_gem_object *obj_priv;
  251. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  252. if (obj == NULL)
  253. return -EINVAL;
  254. obj_priv = obj->driver_private;
  255. if (!i915_tiling_ok(dev, args->stride, obj->size, args->tiling_mode)) {
  256. drm_gem_object_unreference(obj);
  257. return -EINVAL;
  258. }
  259. mutex_lock(&dev->struct_mutex);
  260. if (args->tiling_mode == I915_TILING_NONE) {
  261. args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
  262. } else {
  263. if (args->tiling_mode == I915_TILING_X)
  264. args->swizzle_mode = dev_priv->mm.bit_6_swizzle_x;
  265. else
  266. args->swizzle_mode = dev_priv->mm.bit_6_swizzle_y;
  267. /* Hide bit 17 swizzling from the user. This prevents old Mesa
  268. * from aborting the application on sw fallbacks to bit 17,
  269. * and we use the pread/pwrite bit17 paths to swizzle for it.
  270. * If there was a user that was relying on the swizzle
  271. * information for drm_intel_bo_map()ed reads/writes this would
  272. * break it, but we don't have any of those.
  273. */
  274. if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_17)
  275. args->swizzle_mode = I915_BIT_6_SWIZZLE_9;
  276. if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_10_17)
  277. args->swizzle_mode = I915_BIT_6_SWIZZLE_9_10;
  278. /* If we can't handle the swizzling, make it untiled. */
  279. if (args->swizzle_mode == I915_BIT_6_SWIZZLE_UNKNOWN) {
  280. args->tiling_mode = I915_TILING_NONE;
  281. args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
  282. }
  283. }
  284. if (args->tiling_mode != obj_priv->tiling_mode) {
  285. int ret;
  286. /* Unbind the object, as switching tiling means we're
  287. * switching the cache organization due to fencing, probably.
  288. */
  289. ret = i915_gem_object_unbind(obj);
  290. if (ret != 0) {
  291. WARN(ret != -ERESTARTSYS,
  292. "failed to unbind object for tiling switch");
  293. args->tiling_mode = obj_priv->tiling_mode;
  294. mutex_unlock(&dev->struct_mutex);
  295. drm_gem_object_unreference(obj);
  296. return ret;
  297. }
  298. obj_priv->tiling_mode = args->tiling_mode;
  299. }
  300. obj_priv->stride = args->stride;
  301. drm_gem_object_unreference(obj);
  302. mutex_unlock(&dev->struct_mutex);
  303. return 0;
  304. }
  305. /**
  306. * Returns the current tiling mode and required bit 6 swizzling for the object.
  307. */
  308. int
  309. i915_gem_get_tiling(struct drm_device *dev, void *data,
  310. struct drm_file *file_priv)
  311. {
  312. struct drm_i915_gem_get_tiling *args = data;
  313. drm_i915_private_t *dev_priv = dev->dev_private;
  314. struct drm_gem_object *obj;
  315. struct drm_i915_gem_object *obj_priv;
  316. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  317. if (obj == NULL)
  318. return -EINVAL;
  319. obj_priv = obj->driver_private;
  320. mutex_lock(&dev->struct_mutex);
  321. args->tiling_mode = obj_priv->tiling_mode;
  322. switch (obj_priv->tiling_mode) {
  323. case I915_TILING_X:
  324. args->swizzle_mode = dev_priv->mm.bit_6_swizzle_x;
  325. break;
  326. case I915_TILING_Y:
  327. args->swizzle_mode = dev_priv->mm.bit_6_swizzle_y;
  328. break;
  329. case I915_TILING_NONE:
  330. args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
  331. break;
  332. default:
  333. DRM_ERROR("unknown tiling mode\n");
  334. }
  335. /* Hide bit 17 from the user -- see comment in i915_gem_set_tiling */
  336. if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_17)
  337. args->swizzle_mode = I915_BIT_6_SWIZZLE_9;
  338. if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_10_17)
  339. args->swizzle_mode = I915_BIT_6_SWIZZLE_9_10;
  340. drm_gem_object_unreference(obj);
  341. mutex_unlock(&dev->struct_mutex);
  342. return 0;
  343. }
  344. /**
  345. * Swap every 64 bytes of this page around, to account for it having a new
  346. * bit 17 of its physical address and therefore being interpreted differently
  347. * by the GPU.
  348. */
  349. static int
  350. i915_gem_swizzle_page(struct page *page)
  351. {
  352. char *vaddr;
  353. int i;
  354. char temp[64];
  355. vaddr = kmap(page);
  356. if (vaddr == NULL)
  357. return -ENOMEM;
  358. for (i = 0; i < PAGE_SIZE; i += 128) {
  359. memcpy(temp, &vaddr[i], 64);
  360. memcpy(&vaddr[i], &vaddr[i + 64], 64);
  361. memcpy(&vaddr[i + 64], temp, 64);
  362. }
  363. kunmap(page);
  364. return 0;
  365. }
  366. void
  367. i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj)
  368. {
  369. struct drm_device *dev = obj->dev;
  370. drm_i915_private_t *dev_priv = dev->dev_private;
  371. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  372. int page_count = obj->size >> PAGE_SHIFT;
  373. int i;
  374. if (dev_priv->mm.bit_6_swizzle_x != I915_BIT_6_SWIZZLE_9_10_17)
  375. return;
  376. if (obj_priv->bit_17 == NULL)
  377. return;
  378. for (i = 0; i < page_count; i++) {
  379. char new_bit_17 = page_to_phys(obj_priv->pages[i]) >> 17;
  380. if ((new_bit_17 & 0x1) !=
  381. (test_bit(i, obj_priv->bit_17) != 0)) {
  382. int ret = i915_gem_swizzle_page(obj_priv->pages[i]);
  383. if (ret != 0) {
  384. DRM_ERROR("Failed to swizzle page\n");
  385. return;
  386. }
  387. set_page_dirty(obj_priv->pages[i]);
  388. }
  389. }
  390. }
  391. void
  392. i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj)
  393. {
  394. struct drm_device *dev = obj->dev;
  395. drm_i915_private_t *dev_priv = dev->dev_private;
  396. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  397. int page_count = obj->size >> PAGE_SHIFT;
  398. int i;
  399. if (dev_priv->mm.bit_6_swizzle_x != I915_BIT_6_SWIZZLE_9_10_17)
  400. return;
  401. if (obj_priv->bit_17 == NULL) {
  402. obj_priv->bit_17 = kmalloc(BITS_TO_LONGS(page_count) *
  403. sizeof(long), GFP_KERNEL);
  404. if (obj_priv->bit_17 == NULL) {
  405. DRM_ERROR("Failed to allocate memory for bit 17 "
  406. "record\n");
  407. return;
  408. }
  409. }
  410. for (i = 0; i < page_count; i++) {
  411. if (page_to_phys(obj_priv->pages[i]) & (1 << 17))
  412. __set_bit(i, obj_priv->bit_17);
  413. else
  414. __clear_bit(i, obj_priv->bit_17);
  415. }
  416. }