intel-agp.c 71 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  12. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  13. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  14. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  15. #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
  16. #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
  17. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  18. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  19. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  20. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  21. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  22. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  23. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  24. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  25. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  26. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  27. #define PCI_DEVICE_ID_INTEL_IGDGM_HB 0xA010
  28. #define PCI_DEVICE_ID_INTEL_IGDGM_IG 0xA011
  29. #define PCI_DEVICE_ID_INTEL_IGDG_HB 0xA000
  30. #define PCI_DEVICE_ID_INTEL_IGDG_IG 0xA001
  31. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  32. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  33. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  34. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  35. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  36. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  37. #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
  38. #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
  39. #define PCI_DEVICE_ID_INTEL_IGD_E_HB 0x2E00
  40. #define PCI_DEVICE_ID_INTEL_IGD_E_IG 0x2E02
  41. #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
  42. #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
  43. #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
  44. #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
  45. #define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
  46. #define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
  47. /* cover 915 and 945 variants */
  48. #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
  49. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
  50. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
  51. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
  52. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
  53. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
  54. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  55. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
  56. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  57. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  58. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  59. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  60. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  61. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  62. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
  63. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
  64. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
  65. #define IS_IGD (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
  66. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
  67. #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_E_HB || \
  68. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
  69. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
  70. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
  71. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB)
  72. extern int agp_memory_reserved;
  73. /* Intel 815 register */
  74. #define INTEL_815_APCONT 0x51
  75. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  76. /* Intel i820 registers */
  77. #define INTEL_I820_RDCR 0x51
  78. #define INTEL_I820_ERRSTS 0xc8
  79. /* Intel i840 registers */
  80. #define INTEL_I840_MCHCFG 0x50
  81. #define INTEL_I840_ERRSTS 0xc8
  82. /* Intel i850 registers */
  83. #define INTEL_I850_MCHCFG 0x50
  84. #define INTEL_I850_ERRSTS 0xc8
  85. /* intel 915G registers */
  86. #define I915_GMADDR 0x18
  87. #define I915_MMADDR 0x10
  88. #define I915_PTEADDR 0x1C
  89. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  90. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  91. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  92. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  93. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  94. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  95. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  96. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  97. #define I915_IFPADDR 0x60
  98. /* Intel 965G registers */
  99. #define I965_MSAC 0x62
  100. #define I965_IFPADDR 0x70
  101. /* Intel 7505 registers */
  102. #define INTEL_I7505_APSIZE 0x74
  103. #define INTEL_I7505_NCAPID 0x60
  104. #define INTEL_I7505_NISTAT 0x6c
  105. #define INTEL_I7505_ATTBASE 0x78
  106. #define INTEL_I7505_ERRSTS 0x42
  107. #define INTEL_I7505_AGPCTRL 0x70
  108. #define INTEL_I7505_MCHCFG 0x50
  109. static const struct aper_size_info_fixed intel_i810_sizes[] =
  110. {
  111. {64, 16384, 4},
  112. /* The 32M mode still requires a 64k gatt */
  113. {32, 8192, 4}
  114. };
  115. #define AGP_DCACHE_MEMORY 1
  116. #define AGP_PHYS_MEMORY 2
  117. #define INTEL_AGP_CACHED_MEMORY 3
  118. static struct gatt_mask intel_i810_masks[] =
  119. {
  120. {.mask = I810_PTE_VALID, .type = 0},
  121. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  122. {.mask = I810_PTE_VALID, .type = 0},
  123. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  124. .type = INTEL_AGP_CACHED_MEMORY}
  125. };
  126. static struct _intel_private {
  127. struct pci_dev *pcidev; /* device one */
  128. u8 __iomem *registers;
  129. u32 __iomem *gtt; /* I915G */
  130. int num_dcache_entries;
  131. /* gtt_entries is the number of gtt entries that are already mapped
  132. * to stolen memory. Stolen memory is larger than the memory mapped
  133. * through gtt_entries, as it includes some reserved space for the BIOS
  134. * popup and for the GTT.
  135. */
  136. int gtt_entries; /* i830+ */
  137. union {
  138. void __iomem *i9xx_flush_page;
  139. void *i8xx_flush_page;
  140. };
  141. struct page *i8xx_page;
  142. struct resource ifp_resource;
  143. int resource_valid;
  144. } intel_private;
  145. static int intel_i810_fetch_size(void)
  146. {
  147. u32 smram_miscc;
  148. struct aper_size_info_fixed *values;
  149. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  150. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  151. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  152. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  153. return 0;
  154. }
  155. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  156. agp_bridge->previous_size =
  157. agp_bridge->current_size = (void *) (values + 1);
  158. agp_bridge->aperture_size_idx = 1;
  159. return values[1].size;
  160. } else {
  161. agp_bridge->previous_size =
  162. agp_bridge->current_size = (void *) (values);
  163. agp_bridge->aperture_size_idx = 0;
  164. return values[0].size;
  165. }
  166. return 0;
  167. }
  168. static int intel_i810_configure(void)
  169. {
  170. struct aper_size_info_fixed *current_size;
  171. u32 temp;
  172. int i;
  173. current_size = A_SIZE_FIX(agp_bridge->current_size);
  174. if (!intel_private.registers) {
  175. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  176. temp &= 0xfff80000;
  177. intel_private.registers = ioremap(temp, 128 * 4096);
  178. if (!intel_private.registers) {
  179. dev_err(&intel_private.pcidev->dev,
  180. "can't remap memory\n");
  181. return -ENOMEM;
  182. }
  183. }
  184. if ((readl(intel_private.registers+I810_DRAM_CTL)
  185. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  186. /* This will need to be dynamically assigned */
  187. dev_info(&intel_private.pcidev->dev,
  188. "detected 4MB dedicated video ram\n");
  189. intel_private.num_dcache_entries = 1024;
  190. }
  191. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  192. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  193. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  194. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  195. if (agp_bridge->driver->needs_scratch_page) {
  196. for (i = 0; i < current_size->num_entries; i++) {
  197. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  198. }
  199. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  200. }
  201. global_cache_flush();
  202. return 0;
  203. }
  204. static void intel_i810_cleanup(void)
  205. {
  206. writel(0, intel_private.registers+I810_PGETBL_CTL);
  207. readl(intel_private.registers); /* PCI Posting. */
  208. iounmap(intel_private.registers);
  209. }
  210. static void intel_i810_tlbflush(struct agp_memory *mem)
  211. {
  212. return;
  213. }
  214. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  215. {
  216. return;
  217. }
  218. /* Exists to support ARGB cursors */
  219. static void *i8xx_alloc_pages(void)
  220. {
  221. struct page *page;
  222. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  223. if (page == NULL)
  224. return NULL;
  225. if (set_pages_uc(page, 4) < 0) {
  226. set_pages_wb(page, 4);
  227. __free_pages(page, 2);
  228. return NULL;
  229. }
  230. get_page(page);
  231. atomic_inc(&agp_bridge->current_memory_agp);
  232. return page_address(page);
  233. }
  234. static void i8xx_destroy_pages(void *addr)
  235. {
  236. struct page *page;
  237. if (addr == NULL)
  238. return;
  239. page = virt_to_page(addr);
  240. set_pages_wb(page, 4);
  241. put_page(page);
  242. __free_pages(page, 2);
  243. atomic_dec(&agp_bridge->current_memory_agp);
  244. }
  245. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  246. int type)
  247. {
  248. if (type < AGP_USER_TYPES)
  249. return type;
  250. else if (type == AGP_USER_CACHED_MEMORY)
  251. return INTEL_AGP_CACHED_MEMORY;
  252. else
  253. return 0;
  254. }
  255. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  256. int type)
  257. {
  258. int i, j, num_entries;
  259. void *temp;
  260. int ret = -EINVAL;
  261. int mask_type;
  262. if (mem->page_count == 0)
  263. goto out;
  264. temp = agp_bridge->current_size;
  265. num_entries = A_SIZE_FIX(temp)->num_entries;
  266. if ((pg_start + mem->page_count) > num_entries)
  267. goto out_err;
  268. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  269. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  270. ret = -EBUSY;
  271. goto out_err;
  272. }
  273. }
  274. if (type != mem->type)
  275. goto out_err;
  276. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  277. switch (mask_type) {
  278. case AGP_DCACHE_MEMORY:
  279. if (!mem->is_flushed)
  280. global_cache_flush();
  281. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  282. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  283. intel_private.registers+I810_PTE_BASE+(i*4));
  284. }
  285. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  286. break;
  287. case AGP_PHYS_MEMORY:
  288. case AGP_NORMAL_MEMORY:
  289. if (!mem->is_flushed)
  290. global_cache_flush();
  291. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  292. writel(agp_bridge->driver->mask_memory(agp_bridge,
  293. mem->memory[i],
  294. mask_type),
  295. intel_private.registers+I810_PTE_BASE+(j*4));
  296. }
  297. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  298. break;
  299. default:
  300. goto out_err;
  301. }
  302. agp_bridge->driver->tlb_flush(mem);
  303. out:
  304. ret = 0;
  305. out_err:
  306. mem->is_flushed = true;
  307. return ret;
  308. }
  309. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  310. int type)
  311. {
  312. int i;
  313. if (mem->page_count == 0)
  314. return 0;
  315. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  316. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  317. }
  318. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  319. agp_bridge->driver->tlb_flush(mem);
  320. return 0;
  321. }
  322. /*
  323. * The i810/i830 requires a physical address to program its mouse
  324. * pointer into hardware.
  325. * However the Xserver still writes to it through the agp aperture.
  326. */
  327. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  328. {
  329. struct agp_memory *new;
  330. void *addr;
  331. switch (pg_count) {
  332. case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
  333. break;
  334. case 4:
  335. /* kludge to get 4 physical pages for ARGB cursor */
  336. addr = i8xx_alloc_pages();
  337. break;
  338. default:
  339. return NULL;
  340. }
  341. if (addr == NULL)
  342. return NULL;
  343. new = agp_create_memory(pg_count);
  344. if (new == NULL)
  345. return NULL;
  346. new->memory[0] = virt_to_gart(addr);
  347. if (pg_count == 4) {
  348. /* kludge to get 4 physical pages for ARGB cursor */
  349. new->memory[1] = new->memory[0] + PAGE_SIZE;
  350. new->memory[2] = new->memory[1] + PAGE_SIZE;
  351. new->memory[3] = new->memory[2] + PAGE_SIZE;
  352. }
  353. new->page_count = pg_count;
  354. new->num_scratch_pages = pg_count;
  355. new->type = AGP_PHYS_MEMORY;
  356. new->physical = new->memory[0];
  357. return new;
  358. }
  359. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  360. {
  361. struct agp_memory *new;
  362. if (type == AGP_DCACHE_MEMORY) {
  363. if (pg_count != intel_private.num_dcache_entries)
  364. return NULL;
  365. new = agp_create_memory(1);
  366. if (new == NULL)
  367. return NULL;
  368. new->type = AGP_DCACHE_MEMORY;
  369. new->page_count = pg_count;
  370. new->num_scratch_pages = 0;
  371. agp_free_page_array(new);
  372. return new;
  373. }
  374. if (type == AGP_PHYS_MEMORY)
  375. return alloc_agpphysmem_i8xx(pg_count, type);
  376. return NULL;
  377. }
  378. static void intel_i810_free_by_type(struct agp_memory *curr)
  379. {
  380. agp_free_key(curr->key);
  381. if (curr->type == AGP_PHYS_MEMORY) {
  382. if (curr->page_count == 4)
  383. i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
  384. else {
  385. void *va = gart_to_virt(curr->memory[0]);
  386. agp_bridge->driver->agp_destroy_page(va,
  387. AGP_PAGE_DESTROY_UNMAP);
  388. agp_bridge->driver->agp_destroy_page(va,
  389. AGP_PAGE_DESTROY_FREE);
  390. }
  391. agp_free_page_array(curr);
  392. }
  393. kfree(curr);
  394. }
  395. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  396. unsigned long addr, int type)
  397. {
  398. /* Type checking must be done elsewhere */
  399. return addr | bridge->driver->masks[type].mask;
  400. }
  401. static struct aper_size_info_fixed intel_i830_sizes[] =
  402. {
  403. {128, 32768, 5},
  404. /* The 64M mode still requires a 128k gatt */
  405. {64, 16384, 5},
  406. {256, 65536, 6},
  407. {512, 131072, 7},
  408. };
  409. static void intel_i830_init_gtt_entries(void)
  410. {
  411. u16 gmch_ctrl;
  412. int gtt_entries;
  413. u8 rdct;
  414. int local = 0;
  415. static const int ddt[4] = { 0, 16, 32, 64 };
  416. int size; /* reserved space (in kb) at the top of stolen memory */
  417. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  418. if (IS_I965) {
  419. u32 pgetbl_ctl;
  420. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  421. /* The 965 has a field telling us the size of the GTT,
  422. * which may be larger than what is necessary to map the
  423. * aperture.
  424. */
  425. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  426. case I965_PGETBL_SIZE_128KB:
  427. size = 128;
  428. break;
  429. case I965_PGETBL_SIZE_256KB:
  430. size = 256;
  431. break;
  432. case I965_PGETBL_SIZE_512KB:
  433. size = 512;
  434. break;
  435. case I965_PGETBL_SIZE_1MB:
  436. size = 1024;
  437. break;
  438. case I965_PGETBL_SIZE_2MB:
  439. size = 2048;
  440. break;
  441. case I965_PGETBL_SIZE_1_5MB:
  442. size = 1024 + 512;
  443. break;
  444. default:
  445. dev_info(&intel_private.pcidev->dev,
  446. "unknown page table size, assuming 512KB\n");
  447. size = 512;
  448. }
  449. size += 4; /* add in BIOS popup space */
  450. } else if (IS_G33 && !IS_IGD) {
  451. /* G33's GTT size defined in gmch_ctrl */
  452. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  453. case G33_PGETBL_SIZE_1M:
  454. size = 1024;
  455. break;
  456. case G33_PGETBL_SIZE_2M:
  457. size = 2048;
  458. break;
  459. default:
  460. dev_info(&agp_bridge->dev->dev,
  461. "unknown page table size 0x%x, assuming 512KB\n",
  462. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  463. size = 512;
  464. }
  465. size += 4;
  466. } else if (IS_G4X || IS_IGD) {
  467. /* On 4 series hardware, GTT stolen is separate from graphics
  468. * stolen, ignore it in stolen gtt entries counting. However,
  469. * 4KB of the stolen memory doesn't get mapped to the GTT.
  470. */
  471. size = 4;
  472. } else {
  473. /* On previous hardware, the GTT size was just what was
  474. * required to map the aperture.
  475. */
  476. size = agp_bridge->driver->fetch_size() + 4;
  477. }
  478. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  479. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  480. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  481. case I830_GMCH_GMS_STOLEN_512:
  482. gtt_entries = KB(512) - KB(size);
  483. break;
  484. case I830_GMCH_GMS_STOLEN_1024:
  485. gtt_entries = MB(1) - KB(size);
  486. break;
  487. case I830_GMCH_GMS_STOLEN_8192:
  488. gtt_entries = MB(8) - KB(size);
  489. break;
  490. case I830_GMCH_GMS_LOCAL:
  491. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  492. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  493. MB(ddt[I830_RDRAM_DDT(rdct)]);
  494. local = 1;
  495. break;
  496. default:
  497. gtt_entries = 0;
  498. break;
  499. }
  500. } else {
  501. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  502. case I855_GMCH_GMS_STOLEN_1M:
  503. gtt_entries = MB(1) - KB(size);
  504. break;
  505. case I855_GMCH_GMS_STOLEN_4M:
  506. gtt_entries = MB(4) - KB(size);
  507. break;
  508. case I855_GMCH_GMS_STOLEN_8M:
  509. gtt_entries = MB(8) - KB(size);
  510. break;
  511. case I855_GMCH_GMS_STOLEN_16M:
  512. gtt_entries = MB(16) - KB(size);
  513. break;
  514. case I855_GMCH_GMS_STOLEN_32M:
  515. gtt_entries = MB(32) - KB(size);
  516. break;
  517. case I915_GMCH_GMS_STOLEN_48M:
  518. /* Check it's really I915G */
  519. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  520. gtt_entries = MB(48) - KB(size);
  521. else
  522. gtt_entries = 0;
  523. break;
  524. case I915_GMCH_GMS_STOLEN_64M:
  525. /* Check it's really I915G */
  526. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  527. gtt_entries = MB(64) - KB(size);
  528. else
  529. gtt_entries = 0;
  530. break;
  531. case G33_GMCH_GMS_STOLEN_128M:
  532. if (IS_G33 || IS_I965 || IS_G4X)
  533. gtt_entries = MB(128) - KB(size);
  534. else
  535. gtt_entries = 0;
  536. break;
  537. case G33_GMCH_GMS_STOLEN_256M:
  538. if (IS_G33 || IS_I965 || IS_G4X)
  539. gtt_entries = MB(256) - KB(size);
  540. else
  541. gtt_entries = 0;
  542. break;
  543. case INTEL_GMCH_GMS_STOLEN_96M:
  544. if (IS_I965 || IS_G4X)
  545. gtt_entries = MB(96) - KB(size);
  546. else
  547. gtt_entries = 0;
  548. break;
  549. case INTEL_GMCH_GMS_STOLEN_160M:
  550. if (IS_I965 || IS_G4X)
  551. gtt_entries = MB(160) - KB(size);
  552. else
  553. gtt_entries = 0;
  554. break;
  555. case INTEL_GMCH_GMS_STOLEN_224M:
  556. if (IS_I965 || IS_G4X)
  557. gtt_entries = MB(224) - KB(size);
  558. else
  559. gtt_entries = 0;
  560. break;
  561. case INTEL_GMCH_GMS_STOLEN_352M:
  562. if (IS_I965 || IS_G4X)
  563. gtt_entries = MB(352) - KB(size);
  564. else
  565. gtt_entries = 0;
  566. break;
  567. default:
  568. gtt_entries = 0;
  569. break;
  570. }
  571. }
  572. if (gtt_entries > 0) {
  573. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  574. gtt_entries / KB(1), local ? "local" : "stolen");
  575. gtt_entries /= KB(4);
  576. } else {
  577. dev_info(&agp_bridge->dev->dev,
  578. "no pre-allocated video memory detected\n");
  579. gtt_entries = 0;
  580. }
  581. intel_private.gtt_entries = gtt_entries;
  582. }
  583. static void intel_i830_fini_flush(void)
  584. {
  585. kunmap(intel_private.i8xx_page);
  586. intel_private.i8xx_flush_page = NULL;
  587. unmap_page_from_agp(intel_private.i8xx_page);
  588. __free_page(intel_private.i8xx_page);
  589. intel_private.i8xx_page = NULL;
  590. }
  591. static void intel_i830_setup_flush(void)
  592. {
  593. /* return if we've already set the flush mechanism up */
  594. if (intel_private.i8xx_page)
  595. return;
  596. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  597. if (!intel_private.i8xx_page)
  598. return;
  599. /* make page uncached */
  600. map_page_into_agp(intel_private.i8xx_page);
  601. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  602. if (!intel_private.i8xx_flush_page)
  603. intel_i830_fini_flush();
  604. }
  605. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  606. {
  607. unsigned int *pg = intel_private.i8xx_flush_page;
  608. int i;
  609. for (i = 0; i < 256; i += 2)
  610. *(pg + i) = i;
  611. wmb();
  612. }
  613. /* The intel i830 automatically initializes the agp aperture during POST.
  614. * Use the memory already set aside for in the GTT.
  615. */
  616. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  617. {
  618. int page_order;
  619. struct aper_size_info_fixed *size;
  620. int num_entries;
  621. u32 temp;
  622. size = agp_bridge->current_size;
  623. page_order = size->page_order;
  624. num_entries = size->num_entries;
  625. agp_bridge->gatt_table_real = NULL;
  626. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  627. temp &= 0xfff80000;
  628. intel_private.registers = ioremap(temp, 128 * 4096);
  629. if (!intel_private.registers)
  630. return -ENOMEM;
  631. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  632. global_cache_flush(); /* FIXME: ?? */
  633. /* we have to call this as early as possible after the MMIO base address is known */
  634. intel_i830_init_gtt_entries();
  635. agp_bridge->gatt_table = NULL;
  636. agp_bridge->gatt_bus_addr = temp;
  637. return 0;
  638. }
  639. /* Return the gatt table to a sane state. Use the top of stolen
  640. * memory for the GTT.
  641. */
  642. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  643. {
  644. return 0;
  645. }
  646. static int intel_i830_fetch_size(void)
  647. {
  648. u16 gmch_ctrl;
  649. struct aper_size_info_fixed *values;
  650. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  651. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  652. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  653. /* 855GM/852GM/865G has 128MB aperture size */
  654. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  655. agp_bridge->aperture_size_idx = 0;
  656. return values[0].size;
  657. }
  658. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  659. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  660. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  661. agp_bridge->aperture_size_idx = 0;
  662. return values[0].size;
  663. } else {
  664. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  665. agp_bridge->aperture_size_idx = 1;
  666. return values[1].size;
  667. }
  668. return 0;
  669. }
  670. static int intel_i830_configure(void)
  671. {
  672. struct aper_size_info_fixed *current_size;
  673. u32 temp;
  674. u16 gmch_ctrl;
  675. int i;
  676. current_size = A_SIZE_FIX(agp_bridge->current_size);
  677. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  678. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  679. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  680. gmch_ctrl |= I830_GMCH_ENABLED;
  681. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  682. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  683. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  684. if (agp_bridge->driver->needs_scratch_page) {
  685. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  686. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  687. }
  688. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  689. }
  690. global_cache_flush();
  691. intel_i830_setup_flush();
  692. return 0;
  693. }
  694. static void intel_i830_cleanup(void)
  695. {
  696. iounmap(intel_private.registers);
  697. }
  698. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  699. int type)
  700. {
  701. int i, j, num_entries;
  702. void *temp;
  703. int ret = -EINVAL;
  704. int mask_type;
  705. if (mem->page_count == 0)
  706. goto out;
  707. temp = agp_bridge->current_size;
  708. num_entries = A_SIZE_FIX(temp)->num_entries;
  709. if (pg_start < intel_private.gtt_entries) {
  710. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  711. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  712. pg_start, intel_private.gtt_entries);
  713. dev_info(&intel_private.pcidev->dev,
  714. "trying to insert into local/stolen memory\n");
  715. goto out_err;
  716. }
  717. if ((pg_start + mem->page_count) > num_entries)
  718. goto out_err;
  719. /* The i830 can't check the GTT for entries since its read only,
  720. * depend on the caller to make the correct offset decisions.
  721. */
  722. if (type != mem->type)
  723. goto out_err;
  724. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  725. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  726. mask_type != INTEL_AGP_CACHED_MEMORY)
  727. goto out_err;
  728. if (!mem->is_flushed)
  729. global_cache_flush();
  730. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  731. writel(agp_bridge->driver->mask_memory(agp_bridge,
  732. mem->memory[i], mask_type),
  733. intel_private.registers+I810_PTE_BASE+(j*4));
  734. }
  735. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  736. agp_bridge->driver->tlb_flush(mem);
  737. out:
  738. ret = 0;
  739. out_err:
  740. mem->is_flushed = true;
  741. return ret;
  742. }
  743. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  744. int type)
  745. {
  746. int i;
  747. if (mem->page_count == 0)
  748. return 0;
  749. if (pg_start < intel_private.gtt_entries) {
  750. dev_info(&intel_private.pcidev->dev,
  751. "trying to disable local/stolen memory\n");
  752. return -EINVAL;
  753. }
  754. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  755. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  756. }
  757. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  758. agp_bridge->driver->tlb_flush(mem);
  759. return 0;
  760. }
  761. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  762. {
  763. if (type == AGP_PHYS_MEMORY)
  764. return alloc_agpphysmem_i8xx(pg_count, type);
  765. /* always return NULL for other allocation types for now */
  766. return NULL;
  767. }
  768. static int intel_alloc_chipset_flush_resource(void)
  769. {
  770. int ret;
  771. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  772. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  773. pcibios_align_resource, agp_bridge->dev);
  774. return ret;
  775. }
  776. static void intel_i915_setup_chipset_flush(void)
  777. {
  778. int ret;
  779. u32 temp;
  780. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  781. if (!(temp & 0x1)) {
  782. intel_alloc_chipset_flush_resource();
  783. intel_private.resource_valid = 1;
  784. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  785. } else {
  786. temp &= ~1;
  787. intel_private.resource_valid = 1;
  788. intel_private.ifp_resource.start = temp;
  789. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  790. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  791. /* some BIOSes reserve this area in a pnp some don't */
  792. if (ret)
  793. intel_private.resource_valid = 0;
  794. }
  795. }
  796. static void intel_i965_g33_setup_chipset_flush(void)
  797. {
  798. u32 temp_hi, temp_lo;
  799. int ret;
  800. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  801. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  802. if (!(temp_lo & 0x1)) {
  803. intel_alloc_chipset_flush_resource();
  804. intel_private.resource_valid = 1;
  805. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  806. upper_32_bits(intel_private.ifp_resource.start));
  807. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  808. } else {
  809. u64 l64;
  810. temp_lo &= ~0x1;
  811. l64 = ((u64)temp_hi << 32) | temp_lo;
  812. intel_private.resource_valid = 1;
  813. intel_private.ifp_resource.start = l64;
  814. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  815. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  816. /* some BIOSes reserve this area in a pnp some don't */
  817. if (ret)
  818. intel_private.resource_valid = 0;
  819. }
  820. }
  821. static void intel_i9xx_setup_flush(void)
  822. {
  823. /* return if already configured */
  824. if (intel_private.ifp_resource.start)
  825. return;
  826. /* setup a resource for this object */
  827. intel_private.ifp_resource.name = "Intel Flush Page";
  828. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  829. /* Setup chipset flush for 915 */
  830. if (IS_I965 || IS_G33 || IS_G4X) {
  831. intel_i965_g33_setup_chipset_flush();
  832. } else {
  833. intel_i915_setup_chipset_flush();
  834. }
  835. if (intel_private.ifp_resource.start) {
  836. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  837. if (!intel_private.i9xx_flush_page)
  838. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  839. }
  840. }
  841. static int intel_i915_configure(void)
  842. {
  843. struct aper_size_info_fixed *current_size;
  844. u32 temp;
  845. u16 gmch_ctrl;
  846. int i;
  847. current_size = A_SIZE_FIX(agp_bridge->current_size);
  848. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  849. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  850. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  851. gmch_ctrl |= I830_GMCH_ENABLED;
  852. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  853. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  854. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  855. if (agp_bridge->driver->needs_scratch_page) {
  856. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  857. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  858. }
  859. readl(intel_private.gtt+i-1); /* PCI Posting. */
  860. }
  861. global_cache_flush();
  862. intel_i9xx_setup_flush();
  863. return 0;
  864. }
  865. static void intel_i915_cleanup(void)
  866. {
  867. if (intel_private.i9xx_flush_page)
  868. iounmap(intel_private.i9xx_flush_page);
  869. if (intel_private.resource_valid)
  870. release_resource(&intel_private.ifp_resource);
  871. intel_private.ifp_resource.start = 0;
  872. intel_private.resource_valid = 0;
  873. iounmap(intel_private.gtt);
  874. iounmap(intel_private.registers);
  875. }
  876. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  877. {
  878. if (intel_private.i9xx_flush_page)
  879. writel(1, intel_private.i9xx_flush_page);
  880. }
  881. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  882. int type)
  883. {
  884. int i, j, num_entries;
  885. void *temp;
  886. int ret = -EINVAL;
  887. int mask_type;
  888. if (mem->page_count == 0)
  889. goto out;
  890. temp = agp_bridge->current_size;
  891. num_entries = A_SIZE_FIX(temp)->num_entries;
  892. if (pg_start < intel_private.gtt_entries) {
  893. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  894. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  895. pg_start, intel_private.gtt_entries);
  896. dev_info(&intel_private.pcidev->dev,
  897. "trying to insert into local/stolen memory\n");
  898. goto out_err;
  899. }
  900. if ((pg_start + mem->page_count) > num_entries)
  901. goto out_err;
  902. /* The i915 can't check the GTT for entries since its read only,
  903. * depend on the caller to make the correct offset decisions.
  904. */
  905. if (type != mem->type)
  906. goto out_err;
  907. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  908. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  909. mask_type != INTEL_AGP_CACHED_MEMORY)
  910. goto out_err;
  911. if (!mem->is_flushed)
  912. global_cache_flush();
  913. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  914. writel(agp_bridge->driver->mask_memory(agp_bridge,
  915. mem->memory[i], mask_type), intel_private.gtt+j);
  916. }
  917. readl(intel_private.gtt+j-1);
  918. agp_bridge->driver->tlb_flush(mem);
  919. out:
  920. ret = 0;
  921. out_err:
  922. mem->is_flushed = true;
  923. return ret;
  924. }
  925. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  926. int type)
  927. {
  928. int i;
  929. if (mem->page_count == 0)
  930. return 0;
  931. if (pg_start < intel_private.gtt_entries) {
  932. dev_info(&intel_private.pcidev->dev,
  933. "trying to disable local/stolen memory\n");
  934. return -EINVAL;
  935. }
  936. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  937. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  938. readl(intel_private.gtt+i-1);
  939. agp_bridge->driver->tlb_flush(mem);
  940. return 0;
  941. }
  942. /* Return the aperture size by just checking the resource length. The effect
  943. * described in the spec of the MSAC registers is just changing of the
  944. * resource size.
  945. */
  946. static int intel_i9xx_fetch_size(void)
  947. {
  948. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  949. int aper_size; /* size in megabytes */
  950. int i;
  951. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  952. for (i = 0; i < num_sizes; i++) {
  953. if (aper_size == intel_i830_sizes[i].size) {
  954. agp_bridge->current_size = intel_i830_sizes + i;
  955. agp_bridge->previous_size = agp_bridge->current_size;
  956. return aper_size;
  957. }
  958. }
  959. return 0;
  960. }
  961. /* The intel i915 automatically initializes the agp aperture during POST.
  962. * Use the memory already set aside for in the GTT.
  963. */
  964. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  965. {
  966. int page_order;
  967. struct aper_size_info_fixed *size;
  968. int num_entries;
  969. u32 temp, temp2;
  970. int gtt_map_size = 256 * 1024;
  971. size = agp_bridge->current_size;
  972. page_order = size->page_order;
  973. num_entries = size->num_entries;
  974. agp_bridge->gatt_table_real = NULL;
  975. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  976. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  977. if (IS_G33)
  978. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  979. intel_private.gtt = ioremap(temp2, gtt_map_size);
  980. if (!intel_private.gtt)
  981. return -ENOMEM;
  982. temp &= 0xfff80000;
  983. intel_private.registers = ioremap(temp, 128 * 4096);
  984. if (!intel_private.registers) {
  985. iounmap(intel_private.gtt);
  986. return -ENOMEM;
  987. }
  988. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  989. global_cache_flush(); /* FIXME: ? */
  990. /* we have to call this as early as possible after the MMIO base address is known */
  991. intel_i830_init_gtt_entries();
  992. agp_bridge->gatt_table = NULL;
  993. agp_bridge->gatt_bus_addr = temp;
  994. return 0;
  995. }
  996. /*
  997. * The i965 supports 36-bit physical addresses, but to keep
  998. * the format of the GTT the same, the bits that don't fit
  999. * in a 32-bit word are shifted down to bits 4..7.
  1000. *
  1001. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1002. * is always zero on 32-bit architectures, so no need to make
  1003. * this conditional.
  1004. */
  1005. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1006. unsigned long addr, int type)
  1007. {
  1008. /* Shift high bits down */
  1009. addr |= (addr >> 28) & 0xf0;
  1010. /* Type checking must be done elsewhere */
  1011. return addr | bridge->driver->masks[type].mask;
  1012. }
  1013. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1014. {
  1015. switch (agp_bridge->dev->device) {
  1016. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1017. case PCI_DEVICE_ID_INTEL_IGD_E_HB:
  1018. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1019. case PCI_DEVICE_ID_INTEL_G45_HB:
  1020. case PCI_DEVICE_ID_INTEL_G41_HB:
  1021. *gtt_offset = *gtt_size = MB(2);
  1022. break;
  1023. default:
  1024. *gtt_offset = *gtt_size = KB(512);
  1025. }
  1026. }
  1027. /* The intel i965 automatically initializes the agp aperture during POST.
  1028. * Use the memory already set aside for in the GTT.
  1029. */
  1030. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1031. {
  1032. int page_order;
  1033. struct aper_size_info_fixed *size;
  1034. int num_entries;
  1035. u32 temp;
  1036. int gtt_offset, gtt_size;
  1037. size = agp_bridge->current_size;
  1038. page_order = size->page_order;
  1039. num_entries = size->num_entries;
  1040. agp_bridge->gatt_table_real = NULL;
  1041. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1042. temp &= 0xfff00000;
  1043. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1044. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1045. if (!intel_private.gtt)
  1046. return -ENOMEM;
  1047. intel_private.registers = ioremap(temp, 128 * 4096);
  1048. if (!intel_private.registers) {
  1049. iounmap(intel_private.gtt);
  1050. return -ENOMEM;
  1051. }
  1052. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1053. global_cache_flush(); /* FIXME: ? */
  1054. /* we have to call this as early as possible after the MMIO base address is known */
  1055. intel_i830_init_gtt_entries();
  1056. agp_bridge->gatt_table = NULL;
  1057. agp_bridge->gatt_bus_addr = temp;
  1058. return 0;
  1059. }
  1060. static int intel_fetch_size(void)
  1061. {
  1062. int i;
  1063. u16 temp;
  1064. struct aper_size_info_16 *values;
  1065. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  1066. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  1067. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1068. if (temp == values[i].size_value) {
  1069. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  1070. agp_bridge->aperture_size_idx = i;
  1071. return values[i].size;
  1072. }
  1073. }
  1074. return 0;
  1075. }
  1076. static int __intel_8xx_fetch_size(u8 temp)
  1077. {
  1078. int i;
  1079. struct aper_size_info_8 *values;
  1080. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  1081. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1082. if (temp == values[i].size_value) {
  1083. agp_bridge->previous_size =
  1084. agp_bridge->current_size = (void *) (values + i);
  1085. agp_bridge->aperture_size_idx = i;
  1086. return values[i].size;
  1087. }
  1088. }
  1089. return 0;
  1090. }
  1091. static int intel_8xx_fetch_size(void)
  1092. {
  1093. u8 temp;
  1094. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1095. return __intel_8xx_fetch_size(temp);
  1096. }
  1097. static int intel_815_fetch_size(void)
  1098. {
  1099. u8 temp;
  1100. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1101. * one non-reserved bit, so mask the others out ... */
  1102. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1103. temp &= (1 << 3);
  1104. return __intel_8xx_fetch_size(temp);
  1105. }
  1106. static void intel_tlbflush(struct agp_memory *mem)
  1107. {
  1108. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1109. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1110. }
  1111. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1112. {
  1113. u32 temp;
  1114. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1115. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1116. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1117. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1118. }
  1119. static void intel_cleanup(void)
  1120. {
  1121. u16 temp;
  1122. struct aper_size_info_16 *previous_size;
  1123. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1124. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1125. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1126. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1127. }
  1128. static void intel_8xx_cleanup(void)
  1129. {
  1130. u16 temp;
  1131. struct aper_size_info_8 *previous_size;
  1132. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1133. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1134. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1135. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1136. }
  1137. static int intel_configure(void)
  1138. {
  1139. u32 temp;
  1140. u16 temp2;
  1141. struct aper_size_info_16 *current_size;
  1142. current_size = A_SIZE_16(agp_bridge->current_size);
  1143. /* aperture size */
  1144. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1145. /* address to map to */
  1146. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1147. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1148. /* attbase - aperture base */
  1149. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1150. /* agpctrl */
  1151. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1152. /* paccfg/nbxcfg */
  1153. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1154. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1155. (temp2 & ~(1 << 10)) | (1 << 9));
  1156. /* clear any possible error conditions */
  1157. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1158. return 0;
  1159. }
  1160. static int intel_815_configure(void)
  1161. {
  1162. u32 temp, addr;
  1163. u8 temp2;
  1164. struct aper_size_info_8 *current_size;
  1165. /* attbase - aperture base */
  1166. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1167. * ATTBASE register are reserved -> try not to write them */
  1168. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1169. dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
  1170. return -EINVAL;
  1171. }
  1172. current_size = A_SIZE_8(agp_bridge->current_size);
  1173. /* aperture size */
  1174. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1175. current_size->size_value);
  1176. /* address to map to */
  1177. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1178. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1179. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1180. addr &= INTEL_815_ATTBASE_MASK;
  1181. addr |= agp_bridge->gatt_bus_addr;
  1182. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1183. /* agpctrl */
  1184. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1185. /* apcont */
  1186. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1187. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1188. /* clear any possible error conditions */
  1189. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1190. return 0;
  1191. }
  1192. static void intel_820_tlbflush(struct agp_memory *mem)
  1193. {
  1194. return;
  1195. }
  1196. static void intel_820_cleanup(void)
  1197. {
  1198. u8 temp;
  1199. struct aper_size_info_8 *previous_size;
  1200. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1201. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1202. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1203. temp & ~(1 << 1));
  1204. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1205. previous_size->size_value);
  1206. }
  1207. static int intel_820_configure(void)
  1208. {
  1209. u32 temp;
  1210. u8 temp2;
  1211. struct aper_size_info_8 *current_size;
  1212. current_size = A_SIZE_8(agp_bridge->current_size);
  1213. /* aperture size */
  1214. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1215. /* address to map to */
  1216. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1217. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1218. /* attbase - aperture base */
  1219. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1220. /* agpctrl */
  1221. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1222. /* global enable aperture access */
  1223. /* This flag is not accessed through MCHCFG register as in */
  1224. /* i850 chipset. */
  1225. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1226. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1227. /* clear any possible AGP-related error conditions */
  1228. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1229. return 0;
  1230. }
  1231. static int intel_840_configure(void)
  1232. {
  1233. u32 temp;
  1234. u16 temp2;
  1235. struct aper_size_info_8 *current_size;
  1236. current_size = A_SIZE_8(agp_bridge->current_size);
  1237. /* aperture size */
  1238. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1239. /* address to map to */
  1240. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1241. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1242. /* attbase - aperture base */
  1243. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1244. /* agpctrl */
  1245. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1246. /* mcgcfg */
  1247. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1248. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1249. /* clear any possible error conditions */
  1250. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1251. return 0;
  1252. }
  1253. static int intel_845_configure(void)
  1254. {
  1255. u32 temp;
  1256. u8 temp2;
  1257. struct aper_size_info_8 *current_size;
  1258. current_size = A_SIZE_8(agp_bridge->current_size);
  1259. /* aperture size */
  1260. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1261. if (agp_bridge->apbase_config != 0) {
  1262. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1263. agp_bridge->apbase_config);
  1264. } else {
  1265. /* address to map to */
  1266. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1267. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1268. agp_bridge->apbase_config = temp;
  1269. }
  1270. /* attbase - aperture base */
  1271. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1272. /* agpctrl */
  1273. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1274. /* agpm */
  1275. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1276. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1277. /* clear any possible error conditions */
  1278. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1279. intel_i830_setup_flush();
  1280. return 0;
  1281. }
  1282. static int intel_850_configure(void)
  1283. {
  1284. u32 temp;
  1285. u16 temp2;
  1286. struct aper_size_info_8 *current_size;
  1287. current_size = A_SIZE_8(agp_bridge->current_size);
  1288. /* aperture size */
  1289. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1290. /* address to map to */
  1291. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1292. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1293. /* attbase - aperture base */
  1294. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1295. /* agpctrl */
  1296. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1297. /* mcgcfg */
  1298. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1299. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1300. /* clear any possible AGP-related error conditions */
  1301. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1302. return 0;
  1303. }
  1304. static int intel_860_configure(void)
  1305. {
  1306. u32 temp;
  1307. u16 temp2;
  1308. struct aper_size_info_8 *current_size;
  1309. current_size = A_SIZE_8(agp_bridge->current_size);
  1310. /* aperture size */
  1311. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1312. /* address to map to */
  1313. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1314. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1315. /* attbase - aperture base */
  1316. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1317. /* agpctrl */
  1318. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1319. /* mcgcfg */
  1320. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1321. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1322. /* clear any possible AGP-related error conditions */
  1323. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1324. return 0;
  1325. }
  1326. static int intel_830mp_configure(void)
  1327. {
  1328. u32 temp;
  1329. u16 temp2;
  1330. struct aper_size_info_8 *current_size;
  1331. current_size = A_SIZE_8(agp_bridge->current_size);
  1332. /* aperture size */
  1333. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1334. /* address to map to */
  1335. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1336. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1337. /* attbase - aperture base */
  1338. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1339. /* agpctrl */
  1340. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1341. /* gmch */
  1342. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1343. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1344. /* clear any possible AGP-related error conditions */
  1345. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1346. return 0;
  1347. }
  1348. static int intel_7505_configure(void)
  1349. {
  1350. u32 temp;
  1351. u16 temp2;
  1352. struct aper_size_info_8 *current_size;
  1353. current_size = A_SIZE_8(agp_bridge->current_size);
  1354. /* aperture size */
  1355. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1356. /* address to map to */
  1357. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1358. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1359. /* attbase - aperture base */
  1360. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1361. /* agpctrl */
  1362. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1363. /* mchcfg */
  1364. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1365. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1366. return 0;
  1367. }
  1368. /* Setup function */
  1369. static const struct gatt_mask intel_generic_masks[] =
  1370. {
  1371. {.mask = 0x00000017, .type = 0}
  1372. };
  1373. static const struct aper_size_info_8 intel_815_sizes[2] =
  1374. {
  1375. {64, 16384, 4, 0},
  1376. {32, 8192, 3, 8},
  1377. };
  1378. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1379. {
  1380. {256, 65536, 6, 0},
  1381. {128, 32768, 5, 32},
  1382. {64, 16384, 4, 48},
  1383. {32, 8192, 3, 56},
  1384. {16, 4096, 2, 60},
  1385. {8, 2048, 1, 62},
  1386. {4, 1024, 0, 63}
  1387. };
  1388. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1389. {
  1390. {256, 65536, 6, 0},
  1391. {128, 32768, 5, 32},
  1392. {64, 16384, 4, 48},
  1393. {32, 8192, 3, 56},
  1394. {16, 4096, 2, 60},
  1395. {8, 2048, 1, 62},
  1396. {4, 1024, 0, 63}
  1397. };
  1398. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1399. {
  1400. {256, 65536, 6, 0},
  1401. {128, 32768, 5, 32},
  1402. {64, 16384, 4, 48},
  1403. {32, 8192, 3, 56}
  1404. };
  1405. static const struct agp_bridge_driver intel_generic_driver = {
  1406. .owner = THIS_MODULE,
  1407. .aperture_sizes = intel_generic_sizes,
  1408. .size_type = U16_APER_SIZE,
  1409. .num_aperture_sizes = 7,
  1410. .configure = intel_configure,
  1411. .fetch_size = intel_fetch_size,
  1412. .cleanup = intel_cleanup,
  1413. .tlb_flush = intel_tlbflush,
  1414. .mask_memory = agp_generic_mask_memory,
  1415. .masks = intel_generic_masks,
  1416. .agp_enable = agp_generic_enable,
  1417. .cache_flush = global_cache_flush,
  1418. .create_gatt_table = agp_generic_create_gatt_table,
  1419. .free_gatt_table = agp_generic_free_gatt_table,
  1420. .insert_memory = agp_generic_insert_memory,
  1421. .remove_memory = agp_generic_remove_memory,
  1422. .alloc_by_type = agp_generic_alloc_by_type,
  1423. .free_by_type = agp_generic_free_by_type,
  1424. .agp_alloc_page = agp_generic_alloc_page,
  1425. .agp_alloc_pages = agp_generic_alloc_pages,
  1426. .agp_destroy_page = agp_generic_destroy_page,
  1427. .agp_destroy_pages = agp_generic_destroy_pages,
  1428. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1429. };
  1430. static const struct agp_bridge_driver intel_810_driver = {
  1431. .owner = THIS_MODULE,
  1432. .aperture_sizes = intel_i810_sizes,
  1433. .size_type = FIXED_APER_SIZE,
  1434. .num_aperture_sizes = 2,
  1435. .needs_scratch_page = true,
  1436. .configure = intel_i810_configure,
  1437. .fetch_size = intel_i810_fetch_size,
  1438. .cleanup = intel_i810_cleanup,
  1439. .tlb_flush = intel_i810_tlbflush,
  1440. .mask_memory = intel_i810_mask_memory,
  1441. .masks = intel_i810_masks,
  1442. .agp_enable = intel_i810_agp_enable,
  1443. .cache_flush = global_cache_flush,
  1444. .create_gatt_table = agp_generic_create_gatt_table,
  1445. .free_gatt_table = agp_generic_free_gatt_table,
  1446. .insert_memory = intel_i810_insert_entries,
  1447. .remove_memory = intel_i810_remove_entries,
  1448. .alloc_by_type = intel_i810_alloc_by_type,
  1449. .free_by_type = intel_i810_free_by_type,
  1450. .agp_alloc_page = agp_generic_alloc_page,
  1451. .agp_alloc_pages = agp_generic_alloc_pages,
  1452. .agp_destroy_page = agp_generic_destroy_page,
  1453. .agp_destroy_pages = agp_generic_destroy_pages,
  1454. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1455. };
  1456. static const struct agp_bridge_driver intel_815_driver = {
  1457. .owner = THIS_MODULE,
  1458. .aperture_sizes = intel_815_sizes,
  1459. .size_type = U8_APER_SIZE,
  1460. .num_aperture_sizes = 2,
  1461. .configure = intel_815_configure,
  1462. .fetch_size = intel_815_fetch_size,
  1463. .cleanup = intel_8xx_cleanup,
  1464. .tlb_flush = intel_8xx_tlbflush,
  1465. .mask_memory = agp_generic_mask_memory,
  1466. .masks = intel_generic_masks,
  1467. .agp_enable = agp_generic_enable,
  1468. .cache_flush = global_cache_flush,
  1469. .create_gatt_table = agp_generic_create_gatt_table,
  1470. .free_gatt_table = agp_generic_free_gatt_table,
  1471. .insert_memory = agp_generic_insert_memory,
  1472. .remove_memory = agp_generic_remove_memory,
  1473. .alloc_by_type = agp_generic_alloc_by_type,
  1474. .free_by_type = agp_generic_free_by_type,
  1475. .agp_alloc_page = agp_generic_alloc_page,
  1476. .agp_alloc_pages = agp_generic_alloc_pages,
  1477. .agp_destroy_page = agp_generic_destroy_page,
  1478. .agp_destroy_pages = agp_generic_destroy_pages,
  1479. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1480. };
  1481. static const struct agp_bridge_driver intel_830_driver = {
  1482. .owner = THIS_MODULE,
  1483. .aperture_sizes = intel_i830_sizes,
  1484. .size_type = FIXED_APER_SIZE,
  1485. .num_aperture_sizes = 4,
  1486. .needs_scratch_page = true,
  1487. .configure = intel_i830_configure,
  1488. .fetch_size = intel_i830_fetch_size,
  1489. .cleanup = intel_i830_cleanup,
  1490. .tlb_flush = intel_i810_tlbflush,
  1491. .mask_memory = intel_i810_mask_memory,
  1492. .masks = intel_i810_masks,
  1493. .agp_enable = intel_i810_agp_enable,
  1494. .cache_flush = global_cache_flush,
  1495. .create_gatt_table = intel_i830_create_gatt_table,
  1496. .free_gatt_table = intel_i830_free_gatt_table,
  1497. .insert_memory = intel_i830_insert_entries,
  1498. .remove_memory = intel_i830_remove_entries,
  1499. .alloc_by_type = intel_i830_alloc_by_type,
  1500. .free_by_type = intel_i810_free_by_type,
  1501. .agp_alloc_page = agp_generic_alloc_page,
  1502. .agp_alloc_pages = agp_generic_alloc_pages,
  1503. .agp_destroy_page = agp_generic_destroy_page,
  1504. .agp_destroy_pages = agp_generic_destroy_pages,
  1505. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1506. .chipset_flush = intel_i830_chipset_flush,
  1507. };
  1508. static const struct agp_bridge_driver intel_820_driver = {
  1509. .owner = THIS_MODULE,
  1510. .aperture_sizes = intel_8xx_sizes,
  1511. .size_type = U8_APER_SIZE,
  1512. .num_aperture_sizes = 7,
  1513. .configure = intel_820_configure,
  1514. .fetch_size = intel_8xx_fetch_size,
  1515. .cleanup = intel_820_cleanup,
  1516. .tlb_flush = intel_820_tlbflush,
  1517. .mask_memory = agp_generic_mask_memory,
  1518. .masks = intel_generic_masks,
  1519. .agp_enable = agp_generic_enable,
  1520. .cache_flush = global_cache_flush,
  1521. .create_gatt_table = agp_generic_create_gatt_table,
  1522. .free_gatt_table = agp_generic_free_gatt_table,
  1523. .insert_memory = agp_generic_insert_memory,
  1524. .remove_memory = agp_generic_remove_memory,
  1525. .alloc_by_type = agp_generic_alloc_by_type,
  1526. .free_by_type = agp_generic_free_by_type,
  1527. .agp_alloc_page = agp_generic_alloc_page,
  1528. .agp_alloc_pages = agp_generic_alloc_pages,
  1529. .agp_destroy_page = agp_generic_destroy_page,
  1530. .agp_destroy_pages = agp_generic_destroy_pages,
  1531. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1532. };
  1533. static const struct agp_bridge_driver intel_830mp_driver = {
  1534. .owner = THIS_MODULE,
  1535. .aperture_sizes = intel_830mp_sizes,
  1536. .size_type = U8_APER_SIZE,
  1537. .num_aperture_sizes = 4,
  1538. .configure = intel_830mp_configure,
  1539. .fetch_size = intel_8xx_fetch_size,
  1540. .cleanup = intel_8xx_cleanup,
  1541. .tlb_flush = intel_8xx_tlbflush,
  1542. .mask_memory = agp_generic_mask_memory,
  1543. .masks = intel_generic_masks,
  1544. .agp_enable = agp_generic_enable,
  1545. .cache_flush = global_cache_flush,
  1546. .create_gatt_table = agp_generic_create_gatt_table,
  1547. .free_gatt_table = agp_generic_free_gatt_table,
  1548. .insert_memory = agp_generic_insert_memory,
  1549. .remove_memory = agp_generic_remove_memory,
  1550. .alloc_by_type = agp_generic_alloc_by_type,
  1551. .free_by_type = agp_generic_free_by_type,
  1552. .agp_alloc_page = agp_generic_alloc_page,
  1553. .agp_alloc_pages = agp_generic_alloc_pages,
  1554. .agp_destroy_page = agp_generic_destroy_page,
  1555. .agp_destroy_pages = agp_generic_destroy_pages,
  1556. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1557. };
  1558. static const struct agp_bridge_driver intel_840_driver = {
  1559. .owner = THIS_MODULE,
  1560. .aperture_sizes = intel_8xx_sizes,
  1561. .size_type = U8_APER_SIZE,
  1562. .num_aperture_sizes = 7,
  1563. .configure = intel_840_configure,
  1564. .fetch_size = intel_8xx_fetch_size,
  1565. .cleanup = intel_8xx_cleanup,
  1566. .tlb_flush = intel_8xx_tlbflush,
  1567. .mask_memory = agp_generic_mask_memory,
  1568. .masks = intel_generic_masks,
  1569. .agp_enable = agp_generic_enable,
  1570. .cache_flush = global_cache_flush,
  1571. .create_gatt_table = agp_generic_create_gatt_table,
  1572. .free_gatt_table = agp_generic_free_gatt_table,
  1573. .insert_memory = agp_generic_insert_memory,
  1574. .remove_memory = agp_generic_remove_memory,
  1575. .alloc_by_type = agp_generic_alloc_by_type,
  1576. .free_by_type = agp_generic_free_by_type,
  1577. .agp_alloc_page = agp_generic_alloc_page,
  1578. .agp_alloc_pages = agp_generic_alloc_pages,
  1579. .agp_destroy_page = agp_generic_destroy_page,
  1580. .agp_destroy_pages = agp_generic_destroy_pages,
  1581. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1582. };
  1583. static const struct agp_bridge_driver intel_845_driver = {
  1584. .owner = THIS_MODULE,
  1585. .aperture_sizes = intel_8xx_sizes,
  1586. .size_type = U8_APER_SIZE,
  1587. .num_aperture_sizes = 7,
  1588. .configure = intel_845_configure,
  1589. .fetch_size = intel_8xx_fetch_size,
  1590. .cleanup = intel_8xx_cleanup,
  1591. .tlb_flush = intel_8xx_tlbflush,
  1592. .mask_memory = agp_generic_mask_memory,
  1593. .masks = intel_generic_masks,
  1594. .agp_enable = agp_generic_enable,
  1595. .cache_flush = global_cache_flush,
  1596. .create_gatt_table = agp_generic_create_gatt_table,
  1597. .free_gatt_table = agp_generic_free_gatt_table,
  1598. .insert_memory = agp_generic_insert_memory,
  1599. .remove_memory = agp_generic_remove_memory,
  1600. .alloc_by_type = agp_generic_alloc_by_type,
  1601. .free_by_type = agp_generic_free_by_type,
  1602. .agp_alloc_page = agp_generic_alloc_page,
  1603. .agp_alloc_pages = agp_generic_alloc_pages,
  1604. .agp_destroy_page = agp_generic_destroy_page,
  1605. .agp_destroy_pages = agp_generic_destroy_pages,
  1606. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1607. .chipset_flush = intel_i830_chipset_flush,
  1608. };
  1609. static const struct agp_bridge_driver intel_850_driver = {
  1610. .owner = THIS_MODULE,
  1611. .aperture_sizes = intel_8xx_sizes,
  1612. .size_type = U8_APER_SIZE,
  1613. .num_aperture_sizes = 7,
  1614. .configure = intel_850_configure,
  1615. .fetch_size = intel_8xx_fetch_size,
  1616. .cleanup = intel_8xx_cleanup,
  1617. .tlb_flush = intel_8xx_tlbflush,
  1618. .mask_memory = agp_generic_mask_memory,
  1619. .masks = intel_generic_masks,
  1620. .agp_enable = agp_generic_enable,
  1621. .cache_flush = global_cache_flush,
  1622. .create_gatt_table = agp_generic_create_gatt_table,
  1623. .free_gatt_table = agp_generic_free_gatt_table,
  1624. .insert_memory = agp_generic_insert_memory,
  1625. .remove_memory = agp_generic_remove_memory,
  1626. .alloc_by_type = agp_generic_alloc_by_type,
  1627. .free_by_type = agp_generic_free_by_type,
  1628. .agp_alloc_page = agp_generic_alloc_page,
  1629. .agp_alloc_pages = agp_generic_alloc_pages,
  1630. .agp_destroy_page = agp_generic_destroy_page,
  1631. .agp_destroy_pages = agp_generic_destroy_pages,
  1632. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1633. };
  1634. static const struct agp_bridge_driver intel_860_driver = {
  1635. .owner = THIS_MODULE,
  1636. .aperture_sizes = intel_8xx_sizes,
  1637. .size_type = U8_APER_SIZE,
  1638. .num_aperture_sizes = 7,
  1639. .configure = intel_860_configure,
  1640. .fetch_size = intel_8xx_fetch_size,
  1641. .cleanup = intel_8xx_cleanup,
  1642. .tlb_flush = intel_8xx_tlbflush,
  1643. .mask_memory = agp_generic_mask_memory,
  1644. .masks = intel_generic_masks,
  1645. .agp_enable = agp_generic_enable,
  1646. .cache_flush = global_cache_flush,
  1647. .create_gatt_table = agp_generic_create_gatt_table,
  1648. .free_gatt_table = agp_generic_free_gatt_table,
  1649. .insert_memory = agp_generic_insert_memory,
  1650. .remove_memory = agp_generic_remove_memory,
  1651. .alloc_by_type = agp_generic_alloc_by_type,
  1652. .free_by_type = agp_generic_free_by_type,
  1653. .agp_alloc_page = agp_generic_alloc_page,
  1654. .agp_alloc_pages = agp_generic_alloc_pages,
  1655. .agp_destroy_page = agp_generic_destroy_page,
  1656. .agp_destroy_pages = agp_generic_destroy_pages,
  1657. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1658. };
  1659. static const struct agp_bridge_driver intel_915_driver = {
  1660. .owner = THIS_MODULE,
  1661. .aperture_sizes = intel_i830_sizes,
  1662. .size_type = FIXED_APER_SIZE,
  1663. .num_aperture_sizes = 4,
  1664. .needs_scratch_page = true,
  1665. .configure = intel_i915_configure,
  1666. .fetch_size = intel_i9xx_fetch_size,
  1667. .cleanup = intel_i915_cleanup,
  1668. .tlb_flush = intel_i810_tlbflush,
  1669. .mask_memory = intel_i810_mask_memory,
  1670. .masks = intel_i810_masks,
  1671. .agp_enable = intel_i810_agp_enable,
  1672. .cache_flush = global_cache_flush,
  1673. .create_gatt_table = intel_i915_create_gatt_table,
  1674. .free_gatt_table = intel_i830_free_gatt_table,
  1675. .insert_memory = intel_i915_insert_entries,
  1676. .remove_memory = intel_i915_remove_entries,
  1677. .alloc_by_type = intel_i830_alloc_by_type,
  1678. .free_by_type = intel_i810_free_by_type,
  1679. .agp_alloc_page = agp_generic_alloc_page,
  1680. .agp_alloc_pages = agp_generic_alloc_pages,
  1681. .agp_destroy_page = agp_generic_destroy_page,
  1682. .agp_destroy_pages = agp_generic_destroy_pages,
  1683. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1684. .chipset_flush = intel_i915_chipset_flush,
  1685. };
  1686. static const struct agp_bridge_driver intel_i965_driver = {
  1687. .owner = THIS_MODULE,
  1688. .aperture_sizes = intel_i830_sizes,
  1689. .size_type = FIXED_APER_SIZE,
  1690. .num_aperture_sizes = 4,
  1691. .needs_scratch_page = true,
  1692. .configure = intel_i915_configure,
  1693. .fetch_size = intel_i9xx_fetch_size,
  1694. .cleanup = intel_i915_cleanup,
  1695. .tlb_flush = intel_i810_tlbflush,
  1696. .mask_memory = intel_i965_mask_memory,
  1697. .masks = intel_i810_masks,
  1698. .agp_enable = intel_i810_agp_enable,
  1699. .cache_flush = global_cache_flush,
  1700. .create_gatt_table = intel_i965_create_gatt_table,
  1701. .free_gatt_table = intel_i830_free_gatt_table,
  1702. .insert_memory = intel_i915_insert_entries,
  1703. .remove_memory = intel_i915_remove_entries,
  1704. .alloc_by_type = intel_i830_alloc_by_type,
  1705. .free_by_type = intel_i810_free_by_type,
  1706. .agp_alloc_page = agp_generic_alloc_page,
  1707. .agp_alloc_pages = agp_generic_alloc_pages,
  1708. .agp_destroy_page = agp_generic_destroy_page,
  1709. .agp_destroy_pages = agp_generic_destroy_pages,
  1710. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1711. .chipset_flush = intel_i915_chipset_flush,
  1712. };
  1713. static const struct agp_bridge_driver intel_7505_driver = {
  1714. .owner = THIS_MODULE,
  1715. .aperture_sizes = intel_8xx_sizes,
  1716. .size_type = U8_APER_SIZE,
  1717. .num_aperture_sizes = 7,
  1718. .configure = intel_7505_configure,
  1719. .fetch_size = intel_8xx_fetch_size,
  1720. .cleanup = intel_8xx_cleanup,
  1721. .tlb_flush = intel_8xx_tlbflush,
  1722. .mask_memory = agp_generic_mask_memory,
  1723. .masks = intel_generic_masks,
  1724. .agp_enable = agp_generic_enable,
  1725. .cache_flush = global_cache_flush,
  1726. .create_gatt_table = agp_generic_create_gatt_table,
  1727. .free_gatt_table = agp_generic_free_gatt_table,
  1728. .insert_memory = agp_generic_insert_memory,
  1729. .remove_memory = agp_generic_remove_memory,
  1730. .alloc_by_type = agp_generic_alloc_by_type,
  1731. .free_by_type = agp_generic_free_by_type,
  1732. .agp_alloc_page = agp_generic_alloc_page,
  1733. .agp_alloc_pages = agp_generic_alloc_pages,
  1734. .agp_destroy_page = agp_generic_destroy_page,
  1735. .agp_destroy_pages = agp_generic_destroy_pages,
  1736. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1737. };
  1738. static const struct agp_bridge_driver intel_g33_driver = {
  1739. .owner = THIS_MODULE,
  1740. .aperture_sizes = intel_i830_sizes,
  1741. .size_type = FIXED_APER_SIZE,
  1742. .num_aperture_sizes = 4,
  1743. .needs_scratch_page = true,
  1744. .configure = intel_i915_configure,
  1745. .fetch_size = intel_i9xx_fetch_size,
  1746. .cleanup = intel_i915_cleanup,
  1747. .tlb_flush = intel_i810_tlbflush,
  1748. .mask_memory = intel_i965_mask_memory,
  1749. .masks = intel_i810_masks,
  1750. .agp_enable = intel_i810_agp_enable,
  1751. .cache_flush = global_cache_flush,
  1752. .create_gatt_table = intel_i915_create_gatt_table,
  1753. .free_gatt_table = intel_i830_free_gatt_table,
  1754. .insert_memory = intel_i915_insert_entries,
  1755. .remove_memory = intel_i915_remove_entries,
  1756. .alloc_by_type = intel_i830_alloc_by_type,
  1757. .free_by_type = intel_i810_free_by_type,
  1758. .agp_alloc_page = agp_generic_alloc_page,
  1759. .agp_alloc_pages = agp_generic_alloc_pages,
  1760. .agp_destroy_page = agp_generic_destroy_page,
  1761. .agp_destroy_pages = agp_generic_destroy_pages,
  1762. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1763. .chipset_flush = intel_i915_chipset_flush,
  1764. };
  1765. static int find_gmch(u16 device)
  1766. {
  1767. struct pci_dev *gmch_device;
  1768. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1769. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1770. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1771. device, gmch_device);
  1772. }
  1773. if (!gmch_device)
  1774. return 0;
  1775. intel_private.pcidev = gmch_device;
  1776. return 1;
  1777. }
  1778. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1779. * driver and gmch_driver must be non-null, and find_gmch will determine
  1780. * which one should be used if a gmch_chip_id is present.
  1781. */
  1782. static const struct intel_driver_description {
  1783. unsigned int chip_id;
  1784. unsigned int gmch_chip_id;
  1785. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1786. char *name;
  1787. const struct agp_bridge_driver *driver;
  1788. const struct agp_bridge_driver *gmch_driver;
  1789. } intel_agp_chipsets[] = {
  1790. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1791. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1792. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1793. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1794. NULL, &intel_810_driver },
  1795. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1796. NULL, &intel_810_driver },
  1797. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1798. NULL, &intel_810_driver },
  1799. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1800. &intel_815_driver, &intel_810_driver },
  1801. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1802. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1803. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1804. &intel_830mp_driver, &intel_830_driver },
  1805. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1806. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1807. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1808. &intel_845_driver, &intel_830_driver },
  1809. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1810. { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
  1811. &intel_845_driver, &intel_830_driver },
  1812. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1813. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1814. &intel_845_driver, &intel_830_driver },
  1815. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1816. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1817. &intel_845_driver, &intel_830_driver },
  1818. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1819. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  1820. NULL, &intel_915_driver },
  1821. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1822. NULL, &intel_915_driver },
  1823. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1824. NULL, &intel_915_driver },
  1825. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1826. NULL, &intel_915_driver },
  1827. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  1828. NULL, &intel_915_driver },
  1829. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1830. NULL, &intel_915_driver },
  1831. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1832. NULL, &intel_i965_driver },
  1833. { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
  1834. NULL, &intel_i965_driver },
  1835. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1836. NULL, &intel_i965_driver },
  1837. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  1838. NULL, &intel_i965_driver },
  1839. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  1840. NULL, &intel_i965_driver },
  1841. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  1842. NULL, &intel_i965_driver },
  1843. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  1844. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  1845. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  1846. NULL, &intel_g33_driver },
  1847. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  1848. NULL, &intel_g33_driver },
  1849. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  1850. NULL, &intel_g33_driver },
  1851. { PCI_DEVICE_ID_INTEL_IGDGM_HB, PCI_DEVICE_ID_INTEL_IGDGM_IG, 0, "IGD",
  1852. NULL, &intel_g33_driver },
  1853. { PCI_DEVICE_ID_INTEL_IGDG_HB, PCI_DEVICE_ID_INTEL_IGDG_IG, 0, "IGD",
  1854. NULL, &intel_g33_driver },
  1855. { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
  1856. "Mobile Intel® GM45 Express", NULL, &intel_i965_driver },
  1857. { PCI_DEVICE_ID_INTEL_IGD_E_HB, PCI_DEVICE_ID_INTEL_IGD_E_IG, 0,
  1858. "Intel Integrated Graphics Device", NULL, &intel_i965_driver },
  1859. { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
  1860. "Q45/Q43", NULL, &intel_i965_driver },
  1861. { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
  1862. "G45/G43", NULL, &intel_i965_driver },
  1863. { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
  1864. "G41", NULL, &intel_i965_driver },
  1865. { 0, 0, 0, NULL, NULL, NULL }
  1866. };
  1867. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1868. const struct pci_device_id *ent)
  1869. {
  1870. struct agp_bridge_data *bridge;
  1871. u8 cap_ptr = 0;
  1872. struct resource *r;
  1873. int i;
  1874. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  1875. bridge = agp_alloc_bridge();
  1876. if (!bridge)
  1877. return -ENOMEM;
  1878. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  1879. /* In case that multiple models of gfx chip may
  1880. stand on same host bridge type, this can be
  1881. sure we detect the right IGD. */
  1882. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  1883. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  1884. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  1885. bridge->driver =
  1886. intel_agp_chipsets[i].gmch_driver;
  1887. break;
  1888. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  1889. continue;
  1890. } else {
  1891. bridge->driver = intel_agp_chipsets[i].driver;
  1892. break;
  1893. }
  1894. }
  1895. }
  1896. if (intel_agp_chipsets[i].name == NULL) {
  1897. if (cap_ptr)
  1898. dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
  1899. pdev->vendor, pdev->device);
  1900. agp_put_bridge(bridge);
  1901. return -ENODEV;
  1902. }
  1903. if (bridge->driver == NULL) {
  1904. /* bridge has no AGP and no IGD detected */
  1905. if (cap_ptr)
  1906. dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
  1907. intel_agp_chipsets[i].gmch_chip_id);
  1908. agp_put_bridge(bridge);
  1909. return -ENODEV;
  1910. }
  1911. bridge->dev = pdev;
  1912. bridge->capndx = cap_ptr;
  1913. bridge->dev_private_data = &intel_private;
  1914. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
  1915. /*
  1916. * The following fixes the case where the BIOS has "forgotten" to
  1917. * provide an address range for the GART.
  1918. * 20030610 - hamish@zot.org
  1919. */
  1920. r = &pdev->resource[0];
  1921. if (!r->start && r->end) {
  1922. if (pci_assign_resource(pdev, 0)) {
  1923. dev_err(&pdev->dev, "can't assign resource 0\n");
  1924. agp_put_bridge(bridge);
  1925. return -ENODEV;
  1926. }
  1927. }
  1928. /*
  1929. * If the device has not been properly setup, the following will catch
  1930. * the problem and should stop the system from crashing.
  1931. * 20030610 - hamish@zot.org
  1932. */
  1933. if (pci_enable_device(pdev)) {
  1934. dev_err(&pdev->dev, "can't enable PCI device\n");
  1935. agp_put_bridge(bridge);
  1936. return -ENODEV;
  1937. }
  1938. /* Fill in the mode register */
  1939. if (cap_ptr) {
  1940. pci_read_config_dword(pdev,
  1941. bridge->capndx+PCI_AGP_STATUS,
  1942. &bridge->mode);
  1943. }
  1944. pci_set_drvdata(pdev, bridge);
  1945. return agp_add_bridge(bridge);
  1946. }
  1947. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  1948. {
  1949. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1950. agp_remove_bridge(bridge);
  1951. if (intel_private.pcidev)
  1952. pci_dev_put(intel_private.pcidev);
  1953. agp_put_bridge(bridge);
  1954. }
  1955. #ifdef CONFIG_PM
  1956. static int agp_intel_resume(struct pci_dev *pdev)
  1957. {
  1958. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1959. int ret_val;
  1960. pci_restore_state(pdev);
  1961. /* We should restore our graphics device's config space,
  1962. * as host bridge (00:00) resumes before graphics device (02:00),
  1963. * then our access to its pci space can work right.
  1964. */
  1965. if (intel_private.pcidev)
  1966. pci_restore_state(intel_private.pcidev);
  1967. if (bridge->driver == &intel_generic_driver)
  1968. intel_configure();
  1969. else if (bridge->driver == &intel_850_driver)
  1970. intel_850_configure();
  1971. else if (bridge->driver == &intel_845_driver)
  1972. intel_845_configure();
  1973. else if (bridge->driver == &intel_830mp_driver)
  1974. intel_830mp_configure();
  1975. else if (bridge->driver == &intel_915_driver)
  1976. intel_i915_configure();
  1977. else if (bridge->driver == &intel_830_driver)
  1978. intel_i830_configure();
  1979. else if (bridge->driver == &intel_810_driver)
  1980. intel_i810_configure();
  1981. else if (bridge->driver == &intel_i965_driver)
  1982. intel_i915_configure();
  1983. ret_val = agp_rebind_memory();
  1984. if (ret_val != 0)
  1985. return ret_val;
  1986. return 0;
  1987. }
  1988. #endif
  1989. static struct pci_device_id agp_intel_pci_table[] = {
  1990. #define ID(x) \
  1991. { \
  1992. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  1993. .class_mask = ~0, \
  1994. .vendor = PCI_VENDOR_ID_INTEL, \
  1995. .device = x, \
  1996. .subvendor = PCI_ANY_ID, \
  1997. .subdevice = PCI_ANY_ID, \
  1998. }
  1999. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  2000. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  2001. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  2002. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  2003. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  2004. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  2005. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  2006. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  2007. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  2008. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  2009. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  2010. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  2011. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  2012. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  2013. ID(PCI_DEVICE_ID_INTEL_82854_HB),
  2014. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  2015. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  2016. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  2017. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  2018. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  2019. ID(PCI_DEVICE_ID_INTEL_7505_0),
  2020. ID(PCI_DEVICE_ID_INTEL_7205_0),
  2021. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  2022. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  2023. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  2024. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  2025. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  2026. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  2027. ID(PCI_DEVICE_ID_INTEL_IGDGM_HB),
  2028. ID(PCI_DEVICE_ID_INTEL_IGDG_HB),
  2029. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  2030. ID(PCI_DEVICE_ID_INTEL_82G35_HB),
  2031. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  2032. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  2033. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  2034. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  2035. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  2036. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  2037. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  2038. ID(PCI_DEVICE_ID_INTEL_GM45_HB),
  2039. ID(PCI_DEVICE_ID_INTEL_IGD_E_HB),
  2040. ID(PCI_DEVICE_ID_INTEL_Q45_HB),
  2041. ID(PCI_DEVICE_ID_INTEL_G45_HB),
  2042. ID(PCI_DEVICE_ID_INTEL_G41_HB),
  2043. { }
  2044. };
  2045. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  2046. static struct pci_driver agp_intel_pci_driver = {
  2047. .name = "agpgart-intel",
  2048. .id_table = agp_intel_pci_table,
  2049. .probe = agp_intel_probe,
  2050. .remove = __devexit_p(agp_intel_remove),
  2051. #ifdef CONFIG_PM
  2052. .resume = agp_intel_resume,
  2053. #endif
  2054. };
  2055. static int __init agp_intel_init(void)
  2056. {
  2057. if (agp_off)
  2058. return -EINVAL;
  2059. return pci_register_driver(&agp_intel_pci_driver);
  2060. }
  2061. static void __exit agp_intel_cleanup(void)
  2062. {
  2063. pci_unregister_driver(&agp_intel_pci_driver);
  2064. }
  2065. module_init(agp_intel_init);
  2066. module_exit(agp_intel_cleanup);
  2067. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  2068. MODULE_LICENSE("GPL and additional rights");