amd64-agp.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782
  1. /*
  2. * Copyright 2001-2003 SuSE Labs.
  3. * Distributed under the GNU public license, v2.
  4. *
  5. * This is a GART driver for the AMD Opteron/Athlon64 on-CPU northbridge.
  6. * It also includes support for the AMD 8151 AGP bridge,
  7. * although it doesn't actually do much, as all the real
  8. * work is done in the northbridge(s).
  9. */
  10. #include <linux/module.h>
  11. #include <linux/pci.h>
  12. #include <linux/init.h>
  13. #include <linux/agp_backend.h>
  14. #include <linux/mmzone.h>
  15. #include <asm/page.h> /* PAGE_SIZE */
  16. #include <asm/e820.h>
  17. #include <asm/k8.h>
  18. #include <asm/gart.h>
  19. #include "agp.h"
  20. /* NVIDIA K8 registers */
  21. #define NVIDIA_X86_64_0_APBASE 0x10
  22. #define NVIDIA_X86_64_1_APBASE1 0x50
  23. #define NVIDIA_X86_64_1_APLIMIT1 0x54
  24. #define NVIDIA_X86_64_1_APSIZE 0xa8
  25. #define NVIDIA_X86_64_1_APBASE2 0xd8
  26. #define NVIDIA_X86_64_1_APLIMIT2 0xdc
  27. /* ULi K8 registers */
  28. #define ULI_X86_64_BASE_ADDR 0x10
  29. #define ULI_X86_64_HTT_FEA_REG 0x50
  30. #define ULI_X86_64_ENU_SCR_REG 0x54
  31. static struct resource *aperture_resource;
  32. static int __initdata agp_try_unsupported = 1;
  33. static int agp_bridges_found;
  34. static void amd64_tlbflush(struct agp_memory *temp)
  35. {
  36. k8_flush_garts();
  37. }
  38. static int amd64_insert_memory(struct agp_memory *mem, off_t pg_start, int type)
  39. {
  40. int i, j, num_entries;
  41. long long tmp;
  42. int mask_type;
  43. struct agp_bridge_data *bridge = mem->bridge;
  44. u32 pte;
  45. num_entries = agp_num_entries();
  46. if (type != mem->type)
  47. return -EINVAL;
  48. mask_type = bridge->driver->agp_type_to_mask_type(bridge, type);
  49. if (mask_type != 0)
  50. return -EINVAL;
  51. /* Make sure we can fit the range in the gatt table. */
  52. /* FIXME: could wrap */
  53. if (((unsigned long)pg_start + mem->page_count) > num_entries)
  54. return -EINVAL;
  55. j = pg_start;
  56. /* gatt table should be empty. */
  57. while (j < (pg_start + mem->page_count)) {
  58. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j)))
  59. return -EBUSY;
  60. j++;
  61. }
  62. if (!mem->is_flushed) {
  63. global_cache_flush();
  64. mem->is_flushed = true;
  65. }
  66. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  67. tmp = agp_bridge->driver->mask_memory(agp_bridge,
  68. mem->memory[i], mask_type);
  69. BUG_ON(tmp & 0xffffff0000000ffcULL);
  70. pte = (tmp & 0x000000ff00000000ULL) >> 28;
  71. pte |=(tmp & 0x00000000fffff000ULL);
  72. pte |= GPTE_VALID | GPTE_COHERENT;
  73. writel(pte, agp_bridge->gatt_table+j);
  74. readl(agp_bridge->gatt_table+j); /* PCI Posting. */
  75. }
  76. amd64_tlbflush(mem);
  77. return 0;
  78. }
  79. /*
  80. * This hack alters the order element according
  81. * to the size of a long. It sucks. I totally disown this, even
  82. * though it does appear to work for the most part.
  83. */
  84. static struct aper_size_info_32 amd64_aperture_sizes[7] =
  85. {
  86. {32, 8192, 3+(sizeof(long)/8), 0 },
  87. {64, 16384, 4+(sizeof(long)/8), 1<<1 },
  88. {128, 32768, 5+(sizeof(long)/8), 1<<2 },
  89. {256, 65536, 6+(sizeof(long)/8), 1<<1 | 1<<2 },
  90. {512, 131072, 7+(sizeof(long)/8), 1<<3 },
  91. {1024, 262144, 8+(sizeof(long)/8), 1<<1 | 1<<3},
  92. {2048, 524288, 9+(sizeof(long)/8), 1<<2 | 1<<3}
  93. };
  94. /*
  95. * Get the current Aperture size from the x86-64.
  96. * Note, that there may be multiple x86-64's, but we just return
  97. * the value from the first one we find. The set_size functions
  98. * keep the rest coherent anyway. Or at least should do.
  99. */
  100. static int amd64_fetch_size(void)
  101. {
  102. struct pci_dev *dev;
  103. int i;
  104. u32 temp;
  105. struct aper_size_info_32 *values;
  106. dev = k8_northbridges[0];
  107. if (dev==NULL)
  108. return 0;
  109. pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &temp);
  110. temp = (temp & 0xe);
  111. values = A_SIZE_32(amd64_aperture_sizes);
  112. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  113. if (temp == values[i].size_value) {
  114. agp_bridge->previous_size =
  115. agp_bridge->current_size = (void *) (values + i);
  116. agp_bridge->aperture_size_idx = i;
  117. return values[i].size;
  118. }
  119. }
  120. return 0;
  121. }
  122. /*
  123. * In a multiprocessor x86-64 system, this function gets
  124. * called once for each CPU.
  125. */
  126. static u64 amd64_configure(struct pci_dev *hammer, u64 gatt_table)
  127. {
  128. u64 aperturebase;
  129. u32 tmp;
  130. u64 aper_base;
  131. /* Address to map to */
  132. pci_read_config_dword(hammer, AMD64_GARTAPERTUREBASE, &tmp);
  133. aperturebase = tmp << 25;
  134. aper_base = (aperturebase & PCI_BASE_ADDRESS_MEM_MASK);
  135. enable_gart_translation(hammer, gatt_table);
  136. return aper_base;
  137. }
  138. static const struct aper_size_info_32 amd_8151_sizes[7] =
  139. {
  140. {2048, 524288, 9, 0x00000000 }, /* 0 0 0 0 0 0 */
  141. {1024, 262144, 8, 0x00000400 }, /* 1 0 0 0 0 0 */
  142. {512, 131072, 7, 0x00000600 }, /* 1 1 0 0 0 0 */
  143. {256, 65536, 6, 0x00000700 }, /* 1 1 1 0 0 0 */
  144. {128, 32768, 5, 0x00000720 }, /* 1 1 1 1 0 0 */
  145. {64, 16384, 4, 0x00000730 }, /* 1 1 1 1 1 0 */
  146. {32, 8192, 3, 0x00000738 } /* 1 1 1 1 1 1 */
  147. };
  148. static int amd_8151_configure(void)
  149. {
  150. unsigned long gatt_bus = virt_to_gart(agp_bridge->gatt_table_real);
  151. int i;
  152. /* Configure AGP regs in each x86-64 host bridge. */
  153. for (i = 0; i < num_k8_northbridges; i++) {
  154. agp_bridge->gart_bus_addr =
  155. amd64_configure(k8_northbridges[i], gatt_bus);
  156. }
  157. k8_flush_garts();
  158. return 0;
  159. }
  160. static void amd64_cleanup(void)
  161. {
  162. u32 tmp;
  163. int i;
  164. for (i = 0; i < num_k8_northbridges; i++) {
  165. struct pci_dev *dev = k8_northbridges[i];
  166. /* disable gart translation */
  167. pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &tmp);
  168. tmp &= ~AMD64_GARTEN;
  169. pci_write_config_dword(dev, AMD64_GARTAPERTURECTL, tmp);
  170. }
  171. }
  172. static const struct agp_bridge_driver amd_8151_driver = {
  173. .owner = THIS_MODULE,
  174. .aperture_sizes = amd_8151_sizes,
  175. .size_type = U32_APER_SIZE,
  176. .num_aperture_sizes = 7,
  177. .configure = amd_8151_configure,
  178. .fetch_size = amd64_fetch_size,
  179. .cleanup = amd64_cleanup,
  180. .tlb_flush = amd64_tlbflush,
  181. .mask_memory = agp_generic_mask_memory,
  182. .masks = NULL,
  183. .agp_enable = agp_generic_enable,
  184. .cache_flush = global_cache_flush,
  185. .create_gatt_table = agp_generic_create_gatt_table,
  186. .free_gatt_table = agp_generic_free_gatt_table,
  187. .insert_memory = amd64_insert_memory,
  188. .remove_memory = agp_generic_remove_memory,
  189. .alloc_by_type = agp_generic_alloc_by_type,
  190. .free_by_type = agp_generic_free_by_type,
  191. .agp_alloc_page = agp_generic_alloc_page,
  192. .agp_alloc_pages = agp_generic_alloc_pages,
  193. .agp_destroy_page = agp_generic_destroy_page,
  194. .agp_destroy_pages = agp_generic_destroy_pages,
  195. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  196. };
  197. /* Some basic sanity checks for the aperture. */
  198. static int __devinit agp_aperture_valid(u64 aper, u32 size)
  199. {
  200. if (!aperture_valid(aper, size, 32*1024*1024))
  201. return 0;
  202. /* Request the Aperture. This catches cases when someone else
  203. already put a mapping in there - happens with some very broken BIOS
  204. Maybe better to use pci_assign_resource/pci_enable_device instead
  205. trusting the bridges? */
  206. if (!aperture_resource &&
  207. !(aperture_resource = request_mem_region(aper, size, "aperture"))) {
  208. printk(KERN_ERR PFX "Aperture conflicts with PCI mapping.\n");
  209. return 0;
  210. }
  211. return 1;
  212. }
  213. /*
  214. * W*s centric BIOS sometimes only set up the aperture in the AGP
  215. * bridge, not the northbridge. On AMD64 this is handled early
  216. * in aperture.c, but when IOMMU is not enabled or we run
  217. * on a 32bit kernel this needs to be redone.
  218. * Unfortunately it is impossible to fix the aperture here because it's too late
  219. * to allocate that much memory. But at least error out cleanly instead of
  220. * crashing.
  221. */
  222. static __devinit int fix_northbridge(struct pci_dev *nb, struct pci_dev *agp,
  223. u16 cap)
  224. {
  225. u32 aper_low, aper_hi;
  226. u64 aper, nb_aper;
  227. int order = 0;
  228. u32 nb_order, nb_base;
  229. u16 apsize;
  230. pci_read_config_dword(nb, AMD64_GARTAPERTURECTL, &nb_order);
  231. nb_order = (nb_order >> 1) & 7;
  232. pci_read_config_dword(nb, AMD64_GARTAPERTUREBASE, &nb_base);
  233. nb_aper = nb_base << 25;
  234. /* Northbridge seems to contain crap. Try the AGP bridge. */
  235. pci_read_config_word(agp, cap+0x14, &apsize);
  236. if (apsize == 0xffff) {
  237. if (agp_aperture_valid(nb_aper, (32*1024*1024)<<nb_order))
  238. return 0;
  239. return -1;
  240. }
  241. apsize &= 0xfff;
  242. /* Some BIOS use weird encodings not in the AGPv3 table. */
  243. if (apsize & 0xff)
  244. apsize |= 0xf00;
  245. order = 7 - hweight16(apsize);
  246. pci_read_config_dword(agp, 0x10, &aper_low);
  247. pci_read_config_dword(agp, 0x14, &aper_hi);
  248. aper = (aper_low & ~((1<<22)-1)) | ((u64)aper_hi << 32);
  249. /*
  250. * On some sick chips APSIZE is 0. This means it wants 4G
  251. * so let double check that order, and lets trust the AMD NB settings
  252. */
  253. if (order >=0 && aper + (32ULL<<(20 + order)) > 0x100000000ULL) {
  254. dev_info(&agp->dev, "aperture size %u MB is not right, using settings from NB\n",
  255. 32 << order);
  256. order = nb_order;
  257. }
  258. if (nb_order >= order) {
  259. if (agp_aperture_valid(nb_aper, (32*1024*1024)<<nb_order))
  260. return 0;
  261. }
  262. dev_info(&agp->dev, "aperture from AGP @ %Lx size %u MB\n",
  263. aper, 32 << order);
  264. if (order < 0 || !agp_aperture_valid(aper, (32*1024*1024)<<order))
  265. return -1;
  266. pci_write_config_dword(nb, AMD64_GARTAPERTURECTL, order << 1);
  267. pci_write_config_dword(nb, AMD64_GARTAPERTUREBASE, aper >> 25);
  268. return 0;
  269. }
  270. static __devinit int cache_nbs (struct pci_dev *pdev, u32 cap_ptr)
  271. {
  272. int i;
  273. if (cache_k8_northbridges() < 0)
  274. return -ENODEV;
  275. i = 0;
  276. for (i = 0; i < num_k8_northbridges; i++) {
  277. struct pci_dev *dev = k8_northbridges[i];
  278. if (fix_northbridge(dev, pdev, cap_ptr) < 0) {
  279. dev_err(&dev->dev, "no usable aperture found\n");
  280. #ifdef __x86_64__
  281. /* should port this to i386 */
  282. dev_err(&dev->dev, "consider rebooting with iommu=memaper=2 to get a good aperture\n");
  283. #endif
  284. return -1;
  285. }
  286. }
  287. return 0;
  288. }
  289. /* Handle AMD 8151 quirks */
  290. static void __devinit amd8151_init(struct pci_dev *pdev, struct agp_bridge_data *bridge)
  291. {
  292. char *revstring;
  293. switch (pdev->revision) {
  294. case 0x01: revstring="A0"; break;
  295. case 0x02: revstring="A1"; break;
  296. case 0x11: revstring="B0"; break;
  297. case 0x12: revstring="B1"; break;
  298. case 0x13: revstring="B2"; break;
  299. case 0x14: revstring="B3"; break;
  300. default: revstring="??"; break;
  301. }
  302. dev_info(&pdev->dev, "AMD 8151 AGP Bridge rev %s\n", revstring);
  303. /*
  304. * Work around errata.
  305. * Chips before B2 stepping incorrectly reporting v3.5
  306. */
  307. if (pdev->revision < 0x13) {
  308. dev_info(&pdev->dev, "correcting AGP revision (reports 3.5, is really 3.0)\n");
  309. bridge->major_version = 3;
  310. bridge->minor_version = 0;
  311. }
  312. }
  313. static const struct aper_size_info_32 uli_sizes[7] =
  314. {
  315. {256, 65536, 6, 10},
  316. {128, 32768, 5, 9},
  317. {64, 16384, 4, 8},
  318. {32, 8192, 3, 7},
  319. {16, 4096, 2, 6},
  320. {8, 2048, 1, 4},
  321. {4, 1024, 0, 3}
  322. };
  323. static int __devinit uli_agp_init(struct pci_dev *pdev)
  324. {
  325. u32 httfea,baseaddr,enuscr;
  326. struct pci_dev *dev1;
  327. int i;
  328. unsigned size = amd64_fetch_size();
  329. dev_info(&pdev->dev, "setting up ULi AGP\n");
  330. dev1 = pci_get_slot (pdev->bus,PCI_DEVFN(0,0));
  331. if (dev1 == NULL) {
  332. dev_info(&pdev->dev, "can't find ULi secondary device\n");
  333. return -ENODEV;
  334. }
  335. for (i = 0; i < ARRAY_SIZE(uli_sizes); i++)
  336. if (uli_sizes[i].size == size)
  337. break;
  338. if (i == ARRAY_SIZE(uli_sizes)) {
  339. dev_info(&pdev->dev, "no ULi size found for %d\n", size);
  340. return -ENODEV;
  341. }
  342. /* shadow x86-64 registers into ULi registers */
  343. pci_read_config_dword (k8_northbridges[0], AMD64_GARTAPERTUREBASE, &httfea);
  344. /* if x86-64 aperture base is beyond 4G, exit here */
  345. if ((httfea & 0x7fff) >> (32 - 25))
  346. return -ENODEV;
  347. httfea = (httfea& 0x7fff) << 25;
  348. pci_read_config_dword(pdev, ULI_X86_64_BASE_ADDR, &baseaddr);
  349. baseaddr&= ~PCI_BASE_ADDRESS_MEM_MASK;
  350. baseaddr|= httfea;
  351. pci_write_config_dword(pdev, ULI_X86_64_BASE_ADDR, baseaddr);
  352. enuscr= httfea+ (size * 1024 * 1024) - 1;
  353. pci_write_config_dword(dev1, ULI_X86_64_HTT_FEA_REG, httfea);
  354. pci_write_config_dword(dev1, ULI_X86_64_ENU_SCR_REG, enuscr);
  355. pci_dev_put(dev1);
  356. return 0;
  357. }
  358. static const struct aper_size_info_32 nforce3_sizes[5] =
  359. {
  360. {512, 131072, 7, 0x00000000 },
  361. {256, 65536, 6, 0x00000008 },
  362. {128, 32768, 5, 0x0000000C },
  363. {64, 16384, 4, 0x0000000E },
  364. {32, 8192, 3, 0x0000000F }
  365. };
  366. /* Handle shadow device of the Nvidia NForce3 */
  367. /* CHECK-ME original 2.4 version set up some IORRs. Check if that is needed. */
  368. static int nforce3_agp_init(struct pci_dev *pdev)
  369. {
  370. u32 tmp, apbase, apbar, aplimit;
  371. struct pci_dev *dev1;
  372. int i;
  373. unsigned size = amd64_fetch_size();
  374. dev_info(&pdev->dev, "setting up Nforce3 AGP\n");
  375. dev1 = pci_get_slot(pdev->bus, PCI_DEVFN(11, 0));
  376. if (dev1 == NULL) {
  377. dev_info(&pdev->dev, "can't find Nforce3 secondary device\n");
  378. return -ENODEV;
  379. }
  380. for (i = 0; i < ARRAY_SIZE(nforce3_sizes); i++)
  381. if (nforce3_sizes[i].size == size)
  382. break;
  383. if (i == ARRAY_SIZE(nforce3_sizes)) {
  384. dev_info(&pdev->dev, "no NForce3 size found for %d\n", size);
  385. return -ENODEV;
  386. }
  387. pci_read_config_dword(dev1, NVIDIA_X86_64_1_APSIZE, &tmp);
  388. tmp &= ~(0xf);
  389. tmp |= nforce3_sizes[i].size_value;
  390. pci_write_config_dword(dev1, NVIDIA_X86_64_1_APSIZE, tmp);
  391. /* shadow x86-64 registers into NVIDIA registers */
  392. pci_read_config_dword (k8_northbridges[0], AMD64_GARTAPERTUREBASE, &apbase);
  393. /* if x86-64 aperture base is beyond 4G, exit here */
  394. if ( (apbase & 0x7fff) >> (32 - 25) ) {
  395. dev_info(&pdev->dev, "aperture base > 4G\n");
  396. return -ENODEV;
  397. }
  398. apbase = (apbase & 0x7fff) << 25;
  399. pci_read_config_dword(pdev, NVIDIA_X86_64_0_APBASE, &apbar);
  400. apbar &= ~PCI_BASE_ADDRESS_MEM_MASK;
  401. apbar |= apbase;
  402. pci_write_config_dword(pdev, NVIDIA_X86_64_0_APBASE, apbar);
  403. aplimit = apbase + (size * 1024 * 1024) - 1;
  404. pci_write_config_dword(dev1, NVIDIA_X86_64_1_APBASE1, apbase);
  405. pci_write_config_dword(dev1, NVIDIA_X86_64_1_APLIMIT1, aplimit);
  406. pci_write_config_dword(dev1, NVIDIA_X86_64_1_APBASE2, apbase);
  407. pci_write_config_dword(dev1, NVIDIA_X86_64_1_APLIMIT2, aplimit);
  408. pci_dev_put(dev1);
  409. return 0;
  410. }
  411. static int __devinit agp_amd64_probe(struct pci_dev *pdev,
  412. const struct pci_device_id *ent)
  413. {
  414. struct agp_bridge_data *bridge;
  415. u8 cap_ptr;
  416. int err;
  417. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  418. if (!cap_ptr)
  419. return -ENODEV;
  420. /* Could check for AGPv3 here */
  421. bridge = agp_alloc_bridge();
  422. if (!bridge)
  423. return -ENOMEM;
  424. if (pdev->vendor == PCI_VENDOR_ID_AMD &&
  425. pdev->device == PCI_DEVICE_ID_AMD_8151_0) {
  426. amd8151_init(pdev, bridge);
  427. } else {
  428. dev_info(&pdev->dev, "AGP bridge [%04x/%04x]\n",
  429. pdev->vendor, pdev->device);
  430. }
  431. bridge->driver = &amd_8151_driver;
  432. bridge->dev = pdev;
  433. bridge->capndx = cap_ptr;
  434. /* Fill in the mode register */
  435. pci_read_config_dword(pdev, bridge->capndx+PCI_AGP_STATUS, &bridge->mode);
  436. if (cache_nbs(pdev, cap_ptr) == -1) {
  437. agp_put_bridge(bridge);
  438. return -ENODEV;
  439. }
  440. if (pdev->vendor == PCI_VENDOR_ID_NVIDIA) {
  441. int ret = nforce3_agp_init(pdev);
  442. if (ret) {
  443. agp_put_bridge(bridge);
  444. return ret;
  445. }
  446. }
  447. if (pdev->vendor == PCI_VENDOR_ID_AL) {
  448. int ret = uli_agp_init(pdev);
  449. if (ret) {
  450. agp_put_bridge(bridge);
  451. return ret;
  452. }
  453. }
  454. pci_set_drvdata(pdev, bridge);
  455. err = agp_add_bridge(bridge);
  456. if (err < 0)
  457. return err;
  458. agp_bridges_found++;
  459. return 0;
  460. }
  461. static void __devexit agp_amd64_remove(struct pci_dev *pdev)
  462. {
  463. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  464. release_mem_region(virt_to_gart(bridge->gatt_table_real),
  465. amd64_aperture_sizes[bridge->aperture_size_idx].size);
  466. agp_remove_bridge(bridge);
  467. agp_put_bridge(bridge);
  468. }
  469. #ifdef CONFIG_PM
  470. static int agp_amd64_suspend(struct pci_dev *pdev, pm_message_t state)
  471. {
  472. pci_save_state(pdev);
  473. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  474. return 0;
  475. }
  476. static int agp_amd64_resume(struct pci_dev *pdev)
  477. {
  478. pci_set_power_state(pdev, PCI_D0);
  479. pci_restore_state(pdev);
  480. if (pdev->vendor == PCI_VENDOR_ID_NVIDIA)
  481. nforce3_agp_init(pdev);
  482. return amd_8151_configure();
  483. }
  484. #endif /* CONFIG_PM */
  485. static struct pci_device_id agp_amd64_pci_table[] = {
  486. {
  487. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  488. .class_mask = ~0,
  489. .vendor = PCI_VENDOR_ID_AMD,
  490. .device = PCI_DEVICE_ID_AMD_8151_0,
  491. .subvendor = PCI_ANY_ID,
  492. .subdevice = PCI_ANY_ID,
  493. },
  494. /* ULi M1689 */
  495. {
  496. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  497. .class_mask = ~0,
  498. .vendor = PCI_VENDOR_ID_AL,
  499. .device = PCI_DEVICE_ID_AL_M1689,
  500. .subvendor = PCI_ANY_ID,
  501. .subdevice = PCI_ANY_ID,
  502. },
  503. /* VIA K8T800Pro */
  504. {
  505. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  506. .class_mask = ~0,
  507. .vendor = PCI_VENDOR_ID_VIA,
  508. .device = PCI_DEVICE_ID_VIA_K8T800PRO_0,
  509. .subvendor = PCI_ANY_ID,
  510. .subdevice = PCI_ANY_ID,
  511. },
  512. /* VIA K8T800 */
  513. {
  514. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  515. .class_mask = ~0,
  516. .vendor = PCI_VENDOR_ID_VIA,
  517. .device = PCI_DEVICE_ID_VIA_8385_0,
  518. .subvendor = PCI_ANY_ID,
  519. .subdevice = PCI_ANY_ID,
  520. },
  521. /* VIA K8M800 / K8N800 */
  522. {
  523. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  524. .class_mask = ~0,
  525. .vendor = PCI_VENDOR_ID_VIA,
  526. .device = PCI_DEVICE_ID_VIA_8380_0,
  527. .subvendor = PCI_ANY_ID,
  528. .subdevice = PCI_ANY_ID,
  529. },
  530. /* VIA K8M890 / K8N890 */
  531. {
  532. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  533. .class_mask = ~0,
  534. .vendor = PCI_VENDOR_ID_VIA,
  535. .device = PCI_DEVICE_ID_VIA_VT3336,
  536. .subvendor = PCI_ANY_ID,
  537. .subdevice = PCI_ANY_ID,
  538. },
  539. /* VIA K8T890 */
  540. {
  541. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  542. .class_mask = ~0,
  543. .vendor = PCI_VENDOR_ID_VIA,
  544. .device = PCI_DEVICE_ID_VIA_3238_0,
  545. .subvendor = PCI_ANY_ID,
  546. .subdevice = PCI_ANY_ID,
  547. },
  548. /* VIA K8T800/K8M800/K8N800 */
  549. {
  550. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  551. .class_mask = ~0,
  552. .vendor = PCI_VENDOR_ID_VIA,
  553. .device = PCI_DEVICE_ID_VIA_838X_1,
  554. .subvendor = PCI_ANY_ID,
  555. .subdevice = PCI_ANY_ID,
  556. },
  557. /* NForce3 */
  558. {
  559. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  560. .class_mask = ~0,
  561. .vendor = PCI_VENDOR_ID_NVIDIA,
  562. .device = PCI_DEVICE_ID_NVIDIA_NFORCE3,
  563. .subvendor = PCI_ANY_ID,
  564. .subdevice = PCI_ANY_ID,
  565. },
  566. {
  567. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  568. .class_mask = ~0,
  569. .vendor = PCI_VENDOR_ID_NVIDIA,
  570. .device = PCI_DEVICE_ID_NVIDIA_NFORCE3S,
  571. .subvendor = PCI_ANY_ID,
  572. .subdevice = PCI_ANY_ID,
  573. },
  574. /* SIS 755 */
  575. {
  576. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  577. .class_mask = ~0,
  578. .vendor = PCI_VENDOR_ID_SI,
  579. .device = PCI_DEVICE_ID_SI_755,
  580. .subvendor = PCI_ANY_ID,
  581. .subdevice = PCI_ANY_ID,
  582. },
  583. /* SIS 760 */
  584. {
  585. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  586. .class_mask = ~0,
  587. .vendor = PCI_VENDOR_ID_SI,
  588. .device = PCI_DEVICE_ID_SI_760,
  589. .subvendor = PCI_ANY_ID,
  590. .subdevice = PCI_ANY_ID,
  591. },
  592. /* ALI/ULI M1695 */
  593. {
  594. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  595. .class_mask = ~0,
  596. .vendor = PCI_VENDOR_ID_AL,
  597. .device = 0x1695,
  598. .subvendor = PCI_ANY_ID,
  599. .subdevice = PCI_ANY_ID,
  600. },
  601. { }
  602. };
  603. MODULE_DEVICE_TABLE(pci, agp_amd64_pci_table);
  604. static struct pci_driver agp_amd64_pci_driver = {
  605. .name = "agpgart-amd64",
  606. .id_table = agp_amd64_pci_table,
  607. .probe = agp_amd64_probe,
  608. .remove = agp_amd64_remove,
  609. #ifdef CONFIG_PM
  610. .suspend = agp_amd64_suspend,
  611. .resume = agp_amd64_resume,
  612. #endif
  613. };
  614. /* Not static due to IOMMU code calling it early. */
  615. int __init agp_amd64_init(void)
  616. {
  617. int err = 0;
  618. if (agp_off)
  619. return -EINVAL;
  620. err = pci_register_driver(&agp_amd64_pci_driver);
  621. if (err < 0)
  622. return err;
  623. if (agp_bridges_found == 0) {
  624. struct pci_dev *dev;
  625. if (!agp_try_unsupported && !agp_try_unsupported_boot) {
  626. printk(KERN_INFO PFX "No supported AGP bridge found.\n");
  627. #ifdef MODULE
  628. printk(KERN_INFO PFX "You can try agp_try_unsupported=1\n");
  629. #else
  630. printk(KERN_INFO PFX "You can boot with agp=try_unsupported\n");
  631. #endif
  632. return -ENODEV;
  633. }
  634. /* First check that we have at least one AMD64 NB */
  635. if (!pci_dev_present(k8_nb_ids))
  636. return -ENODEV;
  637. /* Look for any AGP bridge */
  638. dev = NULL;
  639. err = -ENODEV;
  640. for_each_pci_dev(dev) {
  641. if (!pci_find_capability(dev, PCI_CAP_ID_AGP))
  642. continue;
  643. /* Only one bridge supported right now */
  644. if (agp_amd64_probe(dev, NULL) == 0) {
  645. err = 0;
  646. break;
  647. }
  648. }
  649. }
  650. return err;
  651. }
  652. static void __exit agp_amd64_cleanup(void)
  653. {
  654. if (aperture_resource)
  655. release_resource(aperture_resource);
  656. pci_unregister_driver(&agp_amd64_pci_driver);
  657. }
  658. /* On AMD64 the PCI driver needs to initialize this driver early
  659. for the IOMMU, so it has to be called via a backdoor. */
  660. #ifndef CONFIG_GART_IOMMU
  661. module_init(agp_amd64_init);
  662. module_exit(agp_amd64_cleanup);
  663. #endif
  664. MODULE_AUTHOR("Dave Jones <davej@redhat.com>, Andi Kleen");
  665. module_param(agp_try_unsupported, bool, 0);
  666. MODULE_LICENSE("GPL");