sata_sil24.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/blkdev.h>
  23. #include <linux/delay.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <scsi/scsi_host.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <linux/libata.h>
  30. #define DRV_NAME "sata_sil24"
  31. #define DRV_VERSION "1.1"
  32. /*
  33. * Port request block (PRB) 32 bytes
  34. */
  35. struct sil24_prb {
  36. __le16 ctrl;
  37. __le16 prot;
  38. __le32 rx_cnt;
  39. u8 fis[6 * 4];
  40. };
  41. /*
  42. * Scatter gather entry (SGE) 16 bytes
  43. */
  44. struct sil24_sge {
  45. __le64 addr;
  46. __le32 cnt;
  47. __le32 flags;
  48. };
  49. enum {
  50. SIL24_HOST_BAR = 0,
  51. SIL24_PORT_BAR = 2,
  52. /* sil24 fetches in chunks of 64bytes. The first block
  53. * contains the PRB and two SGEs. From the second block, it's
  54. * consisted of four SGEs and called SGT. Calculate the
  55. * number of SGTs that fit into one page.
  56. */
  57. SIL24_PRB_SZ = sizeof(struct sil24_prb)
  58. + 2 * sizeof(struct sil24_sge),
  59. SIL24_MAX_SGT = (PAGE_SIZE - SIL24_PRB_SZ)
  60. / (4 * sizeof(struct sil24_sge)),
  61. /* This will give us one unused SGEs for ATA. This extra SGE
  62. * will be used to store CDB for ATAPI devices.
  63. */
  64. SIL24_MAX_SGE = 4 * SIL24_MAX_SGT + 1,
  65. /*
  66. * Global controller registers (128 bytes @ BAR0)
  67. */
  68. /* 32 bit regs */
  69. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  70. HOST_CTRL = 0x40,
  71. HOST_IRQ_STAT = 0x44,
  72. HOST_PHY_CFG = 0x48,
  73. HOST_BIST_CTRL = 0x50,
  74. HOST_BIST_PTRN = 0x54,
  75. HOST_BIST_STAT = 0x58,
  76. HOST_MEM_BIST_STAT = 0x5c,
  77. HOST_FLASH_CMD = 0x70,
  78. /* 8 bit regs */
  79. HOST_FLASH_DATA = 0x74,
  80. HOST_TRANSITION_DETECT = 0x75,
  81. HOST_GPIO_CTRL = 0x76,
  82. HOST_I2C_ADDR = 0x78, /* 32 bit */
  83. HOST_I2C_DATA = 0x7c,
  84. HOST_I2C_XFER_CNT = 0x7e,
  85. HOST_I2C_CTRL = 0x7f,
  86. /* HOST_SLOT_STAT bits */
  87. HOST_SSTAT_ATTN = (1 << 31),
  88. /* HOST_CTRL bits */
  89. HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
  90. HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
  91. HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
  92. HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
  93. HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
  94. HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
  95. /*
  96. * Port registers
  97. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  98. */
  99. PORT_REGS_SIZE = 0x2000,
  100. PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
  101. PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
  102. PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
  103. PORT_PMP_STATUS = 0x0000, /* port device status offset */
  104. PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
  105. PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
  106. /* 32 bit regs */
  107. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  108. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  109. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  110. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  111. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  112. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  113. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  114. PORT_CMD_ERR = 0x1024, /* command error number */
  115. PORT_FIS_CFG = 0x1028,
  116. PORT_FIFO_THRES = 0x102c,
  117. /* 16 bit regs */
  118. PORT_DECODE_ERR_CNT = 0x1040,
  119. PORT_DECODE_ERR_THRESH = 0x1042,
  120. PORT_CRC_ERR_CNT = 0x1044,
  121. PORT_CRC_ERR_THRESH = 0x1046,
  122. PORT_HSHK_ERR_CNT = 0x1048,
  123. PORT_HSHK_ERR_THRESH = 0x104a,
  124. /* 32 bit regs */
  125. PORT_PHY_CFG = 0x1050,
  126. PORT_SLOT_STAT = 0x1800,
  127. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  128. PORT_CONTEXT = 0x1e04,
  129. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  130. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  131. PORT_SCONTROL = 0x1f00,
  132. PORT_SSTATUS = 0x1f04,
  133. PORT_SERROR = 0x1f08,
  134. PORT_SACTIVE = 0x1f0c,
  135. /* PORT_CTRL_STAT bits */
  136. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  137. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  138. PORT_CS_INIT = (1 << 2), /* port initialize */
  139. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  140. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  141. PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
  142. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  143. PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
  144. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  145. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  146. /* bits[11:0] are masked */
  147. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  148. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  149. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  150. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  151. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  152. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  153. PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
  154. PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
  155. PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
  156. PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
  157. PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
  158. PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
  159. DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
  160. PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
  161. PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
  162. /* bits[27:16] are unmasked (raw) */
  163. PORT_IRQ_RAW_SHIFT = 16,
  164. PORT_IRQ_MASKED_MASK = 0x7ff,
  165. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  166. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  167. PORT_IRQ_STEER_SHIFT = 30,
  168. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  169. /* PORT_CMD_ERR constants */
  170. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  171. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  172. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  173. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  174. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  175. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  176. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  177. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  178. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  179. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  180. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  181. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  182. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  183. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  184. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  185. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  186. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  187. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  188. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  189. PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
  190. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  191. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  192. /* bits of PRB control field */
  193. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  194. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  195. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  196. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  197. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  198. /* PRB protocol field */
  199. PRB_PROT_PACKET = (1 << 0),
  200. PRB_PROT_TCQ = (1 << 1),
  201. PRB_PROT_NCQ = (1 << 2),
  202. PRB_PROT_READ = (1 << 3),
  203. PRB_PROT_WRITE = (1 << 4),
  204. PRB_PROT_TRANSPARENT = (1 << 5),
  205. /*
  206. * Other constants
  207. */
  208. SGE_TRM = (1 << 31), /* Last SGE in chain */
  209. SGE_LNK = (1 << 30), /* linked list
  210. Points to SGT, not SGE */
  211. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  212. data address ignored */
  213. SIL24_MAX_CMDS = 31,
  214. /* board id */
  215. BID_SIL3124 = 0,
  216. BID_SIL3132 = 1,
  217. BID_SIL3131 = 2,
  218. /* host flags */
  219. SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  220. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  221. ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
  222. ATA_FLAG_AN | ATA_FLAG_PMP,
  223. SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
  224. IRQ_STAT_4PORTS = 0xf,
  225. };
  226. struct sil24_ata_block {
  227. struct sil24_prb prb;
  228. struct sil24_sge sge[SIL24_MAX_SGE];
  229. };
  230. struct sil24_atapi_block {
  231. struct sil24_prb prb;
  232. u8 cdb[16];
  233. struct sil24_sge sge[SIL24_MAX_SGE];
  234. };
  235. union sil24_cmd_block {
  236. struct sil24_ata_block ata;
  237. struct sil24_atapi_block atapi;
  238. };
  239. static struct sil24_cerr_info {
  240. unsigned int err_mask, action;
  241. const char *desc;
  242. } sil24_cerr_db[] = {
  243. [0] = { AC_ERR_DEV, 0,
  244. "device error" },
  245. [PORT_CERR_DEV] = { AC_ERR_DEV, 0,
  246. "device error via D2H FIS" },
  247. [PORT_CERR_SDB] = { AC_ERR_DEV, 0,
  248. "device error via SDB FIS" },
  249. [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
  250. "error in data FIS" },
  251. [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
  252. "failed to transmit command FIS" },
  253. [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
  254. "protocol mismatch" },
  255. [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_RESET,
  256. "data directon mismatch" },
  257. [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
  258. "ran out of SGEs while writing" },
  259. [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
  260. "ran out of SGEs while reading" },
  261. [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_RESET,
  262. "invalid data directon for ATAPI CDB" },
  263. [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
  264. "SGT not on qword boundary" },
  265. [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  266. "PCI target abort while fetching SGT" },
  267. [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  268. "PCI master abort while fetching SGT" },
  269. [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  270. "PCI parity error while fetching SGT" },
  271. [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
  272. "PRB not on qword boundary" },
  273. [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  274. "PCI target abort while fetching PRB" },
  275. [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  276. "PCI master abort while fetching PRB" },
  277. [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  278. "PCI parity error while fetching PRB" },
  279. [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  280. "undefined error while transferring data" },
  281. [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  282. "PCI target abort while transferring data" },
  283. [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  284. "PCI master abort while transferring data" },
  285. [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  286. "PCI parity error while transferring data" },
  287. [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_RESET,
  288. "FIS received while sending service FIS" },
  289. };
  290. /*
  291. * ap->private_data
  292. *
  293. * The preview driver always returned 0 for status. We emulate it
  294. * here from the previous interrupt.
  295. */
  296. struct sil24_port_priv {
  297. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  298. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  299. int do_port_rst;
  300. };
  301. static void sil24_dev_config(struct ata_device *dev);
  302. static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val);
  303. static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val);
  304. static int sil24_qc_defer(struct ata_queued_cmd *qc);
  305. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  306. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  307. static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc);
  308. static void sil24_pmp_attach(struct ata_port *ap);
  309. static void sil24_pmp_detach(struct ata_port *ap);
  310. static void sil24_freeze(struct ata_port *ap);
  311. static void sil24_thaw(struct ata_port *ap);
  312. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  313. unsigned long deadline);
  314. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  315. unsigned long deadline);
  316. static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
  317. unsigned long deadline);
  318. static void sil24_error_handler(struct ata_port *ap);
  319. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
  320. static int sil24_port_start(struct ata_port *ap);
  321. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  322. #ifdef CONFIG_PM
  323. static int sil24_pci_device_resume(struct pci_dev *pdev);
  324. static int sil24_port_resume(struct ata_port *ap);
  325. #endif
  326. static const struct pci_device_id sil24_pci_tbl[] = {
  327. { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
  328. { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
  329. { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
  330. { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
  331. { PCI_VDEVICE(CMD, 0x0244), BID_SIL3132 },
  332. { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
  333. { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
  334. { } /* terminate list */
  335. };
  336. static struct pci_driver sil24_pci_driver = {
  337. .name = DRV_NAME,
  338. .id_table = sil24_pci_tbl,
  339. .probe = sil24_init_one,
  340. .remove = ata_pci_remove_one,
  341. #ifdef CONFIG_PM
  342. .suspend = ata_pci_device_suspend,
  343. .resume = sil24_pci_device_resume,
  344. #endif
  345. };
  346. static struct scsi_host_template sil24_sht = {
  347. ATA_NCQ_SHT(DRV_NAME),
  348. .can_queue = SIL24_MAX_CMDS,
  349. .sg_tablesize = SIL24_MAX_SGE,
  350. .dma_boundary = ATA_DMA_BOUNDARY,
  351. };
  352. static struct ata_port_operations sil24_ops = {
  353. .inherits = &sata_pmp_port_ops,
  354. .qc_defer = sil24_qc_defer,
  355. .qc_prep = sil24_qc_prep,
  356. .qc_issue = sil24_qc_issue,
  357. .qc_fill_rtf = sil24_qc_fill_rtf,
  358. .freeze = sil24_freeze,
  359. .thaw = sil24_thaw,
  360. .softreset = sil24_softreset,
  361. .hardreset = sil24_hardreset,
  362. .pmp_softreset = sil24_softreset,
  363. .pmp_hardreset = sil24_pmp_hardreset,
  364. .error_handler = sil24_error_handler,
  365. .post_internal_cmd = sil24_post_internal_cmd,
  366. .dev_config = sil24_dev_config,
  367. .scr_read = sil24_scr_read,
  368. .scr_write = sil24_scr_write,
  369. .pmp_attach = sil24_pmp_attach,
  370. .pmp_detach = sil24_pmp_detach,
  371. .port_start = sil24_port_start,
  372. #ifdef CONFIG_PM
  373. .port_resume = sil24_port_resume,
  374. #endif
  375. };
  376. /*
  377. * Use bits 30-31 of port_flags to encode available port numbers.
  378. * Current maxium is 4.
  379. */
  380. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  381. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  382. static const struct ata_port_info sil24_port_info[] = {
  383. /* sil_3124 */
  384. {
  385. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
  386. SIL24_FLAG_PCIX_IRQ_WOC,
  387. .pio_mask = ATA_PIO4,
  388. .mwdma_mask = ATA_MWDMA2,
  389. .udma_mask = ATA_UDMA5,
  390. .port_ops = &sil24_ops,
  391. },
  392. /* sil_3132 */
  393. {
  394. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
  395. .pio_mask = ATA_PIO4,
  396. .mwdma_mask = ATA_MWDMA2,
  397. .udma_mask = ATA_UDMA5,
  398. .port_ops = &sil24_ops,
  399. },
  400. /* sil_3131/sil_3531 */
  401. {
  402. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
  403. .pio_mask = ATA_PIO4,
  404. .mwdma_mask = ATA_MWDMA2,
  405. .udma_mask = ATA_UDMA5,
  406. .port_ops = &sil24_ops,
  407. },
  408. };
  409. static int sil24_tag(int tag)
  410. {
  411. if (unlikely(ata_tag_internal(tag)))
  412. return 0;
  413. return tag;
  414. }
  415. static unsigned long sil24_port_offset(struct ata_port *ap)
  416. {
  417. return ap->port_no * PORT_REGS_SIZE;
  418. }
  419. static void __iomem *sil24_port_base(struct ata_port *ap)
  420. {
  421. return ap->host->iomap[SIL24_PORT_BAR] + sil24_port_offset(ap);
  422. }
  423. static void sil24_dev_config(struct ata_device *dev)
  424. {
  425. void __iomem *port = sil24_port_base(dev->link->ap);
  426. if (dev->cdb_len == 16)
  427. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  428. else
  429. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  430. }
  431. static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
  432. {
  433. void __iomem *port = sil24_port_base(ap);
  434. struct sil24_prb __iomem *prb;
  435. u8 fis[6 * 4];
  436. prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
  437. memcpy_fromio(fis, prb->fis, sizeof(fis));
  438. ata_tf_from_fis(fis, tf);
  439. }
  440. static int sil24_scr_map[] = {
  441. [SCR_CONTROL] = 0,
  442. [SCR_STATUS] = 1,
  443. [SCR_ERROR] = 2,
  444. [SCR_ACTIVE] = 3,
  445. };
  446. static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val)
  447. {
  448. void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
  449. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  450. void __iomem *addr;
  451. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  452. *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  453. return 0;
  454. }
  455. return -EINVAL;
  456. }
  457. static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val)
  458. {
  459. void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
  460. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  461. void __iomem *addr;
  462. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  463. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  464. return 0;
  465. }
  466. return -EINVAL;
  467. }
  468. static void sil24_config_port(struct ata_port *ap)
  469. {
  470. void __iomem *port = sil24_port_base(ap);
  471. /* configure IRQ WoC */
  472. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  473. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
  474. else
  475. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  476. /* zero error counters. */
  477. writel(0x8000, port + PORT_DECODE_ERR_THRESH);
  478. writel(0x8000, port + PORT_CRC_ERR_THRESH);
  479. writel(0x8000, port + PORT_HSHK_ERR_THRESH);
  480. writel(0x0000, port + PORT_DECODE_ERR_CNT);
  481. writel(0x0000, port + PORT_CRC_ERR_CNT);
  482. writel(0x0000, port + PORT_HSHK_ERR_CNT);
  483. /* always use 64bit activation */
  484. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
  485. /* clear port multiplier enable and resume bits */
  486. writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  487. }
  488. static void sil24_config_pmp(struct ata_port *ap, int attached)
  489. {
  490. void __iomem *port = sil24_port_base(ap);
  491. if (attached)
  492. writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
  493. else
  494. writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
  495. }
  496. static void sil24_clear_pmp(struct ata_port *ap)
  497. {
  498. void __iomem *port = sil24_port_base(ap);
  499. int i;
  500. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  501. for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
  502. void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
  503. writel(0, pmp_base + PORT_PMP_STATUS);
  504. writel(0, pmp_base + PORT_PMP_QACTIVE);
  505. }
  506. }
  507. static int sil24_init_port(struct ata_port *ap)
  508. {
  509. void __iomem *port = sil24_port_base(ap);
  510. struct sil24_port_priv *pp = ap->private_data;
  511. u32 tmp;
  512. /* clear PMP error status */
  513. if (sata_pmp_attached(ap))
  514. sil24_clear_pmp(ap);
  515. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  516. ata_wait_register(port + PORT_CTRL_STAT,
  517. PORT_CS_INIT, PORT_CS_INIT, 10, 100);
  518. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  519. PORT_CS_RDY, 0, 10, 100);
  520. if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
  521. pp->do_port_rst = 1;
  522. ap->link.eh_context.i.action |= ATA_EH_RESET;
  523. return -EIO;
  524. }
  525. return 0;
  526. }
  527. static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
  528. const struct ata_taskfile *tf,
  529. int is_cmd, u32 ctrl,
  530. unsigned long timeout_msec)
  531. {
  532. void __iomem *port = sil24_port_base(ap);
  533. struct sil24_port_priv *pp = ap->private_data;
  534. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  535. dma_addr_t paddr = pp->cmd_block_dma;
  536. u32 irq_enabled, irq_mask, irq_stat;
  537. int rc;
  538. prb->ctrl = cpu_to_le16(ctrl);
  539. ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
  540. /* temporarily plug completion and error interrupts */
  541. irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
  542. writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
  543. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  544. writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
  545. irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
  546. irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
  547. 10, timeout_msec);
  548. writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
  549. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  550. if (irq_stat & PORT_IRQ_COMPLETE)
  551. rc = 0;
  552. else {
  553. /* force port into known state */
  554. sil24_init_port(ap);
  555. if (irq_stat & PORT_IRQ_ERROR)
  556. rc = -EIO;
  557. else
  558. rc = -EBUSY;
  559. }
  560. /* restore IRQ enabled */
  561. writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
  562. return rc;
  563. }
  564. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  565. unsigned long deadline)
  566. {
  567. struct ata_port *ap = link->ap;
  568. int pmp = sata_srst_pmp(link);
  569. unsigned long timeout_msec = 0;
  570. struct ata_taskfile tf;
  571. const char *reason;
  572. int rc;
  573. DPRINTK("ENTER\n");
  574. /* put the port into known state */
  575. if (sil24_init_port(ap)) {
  576. reason = "port not ready";
  577. goto err;
  578. }
  579. /* do SRST */
  580. if (time_after(deadline, jiffies))
  581. timeout_msec = jiffies_to_msecs(deadline - jiffies);
  582. ata_tf_init(link->device, &tf); /* doesn't really matter */
  583. rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
  584. timeout_msec);
  585. if (rc == -EBUSY) {
  586. reason = "timeout";
  587. goto err;
  588. } else if (rc) {
  589. reason = "SRST command error";
  590. goto err;
  591. }
  592. sil24_read_tf(ap, 0, &tf);
  593. *class = ata_dev_classify(&tf);
  594. DPRINTK("EXIT, class=%u\n", *class);
  595. return 0;
  596. err:
  597. ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
  598. return -EIO;
  599. }
  600. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  601. unsigned long deadline)
  602. {
  603. struct ata_port *ap = link->ap;
  604. void __iomem *port = sil24_port_base(ap);
  605. struct sil24_port_priv *pp = ap->private_data;
  606. int did_port_rst = 0;
  607. const char *reason;
  608. int tout_msec, rc;
  609. u32 tmp;
  610. retry:
  611. /* Sometimes, DEV_RST is not enough to recover the controller.
  612. * This happens often after PM DMA CS errata.
  613. */
  614. if (pp->do_port_rst) {
  615. ata_port_printk(ap, KERN_WARNING, "controller in dubious "
  616. "state, performing PORT_RST\n");
  617. writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
  618. msleep(10);
  619. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  620. ata_wait_register(port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
  621. 10, 5000);
  622. /* restore port configuration */
  623. sil24_config_port(ap);
  624. sil24_config_pmp(ap, ap->nr_pmp_links);
  625. pp->do_port_rst = 0;
  626. did_port_rst = 1;
  627. }
  628. /* sil24 does the right thing(tm) without any protection */
  629. sata_set_spd(link);
  630. tout_msec = 100;
  631. if (ata_link_online(link))
  632. tout_msec = 5000;
  633. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  634. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  635. PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
  636. tout_msec);
  637. /* SStatus oscillates between zero and valid status after
  638. * DEV_RST, debounce it.
  639. */
  640. rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
  641. if (rc) {
  642. reason = "PHY debouncing failed";
  643. goto err;
  644. }
  645. if (tmp & PORT_CS_DEV_RST) {
  646. if (ata_link_offline(link))
  647. return 0;
  648. reason = "link not ready";
  649. goto err;
  650. }
  651. /* Sil24 doesn't store signature FIS after hardreset, so we
  652. * can't wait for BSY to clear. Some devices take a long time
  653. * to get ready and those devices will choke if we don't wait
  654. * for BSY clearance here. Tell libata to perform follow-up
  655. * softreset.
  656. */
  657. return -EAGAIN;
  658. err:
  659. if (!did_port_rst) {
  660. pp->do_port_rst = 1;
  661. goto retry;
  662. }
  663. ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
  664. return -EIO;
  665. }
  666. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  667. struct sil24_sge *sge)
  668. {
  669. struct scatterlist *sg;
  670. struct sil24_sge *last_sge = NULL;
  671. unsigned int si;
  672. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  673. sge->addr = cpu_to_le64(sg_dma_address(sg));
  674. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  675. sge->flags = 0;
  676. last_sge = sge;
  677. sge++;
  678. }
  679. last_sge->flags = cpu_to_le32(SGE_TRM);
  680. }
  681. static int sil24_qc_defer(struct ata_queued_cmd *qc)
  682. {
  683. struct ata_link *link = qc->dev->link;
  684. struct ata_port *ap = link->ap;
  685. u8 prot = qc->tf.protocol;
  686. /*
  687. * There is a bug in the chip:
  688. * Port LRAM Causes the PRB/SGT Data to be Corrupted
  689. * If the host issues a read request for LRAM and SActive registers
  690. * while active commands are available in the port, PRB/SGT data in
  691. * the LRAM can become corrupted. This issue applies only when
  692. * reading from, but not writing to, the LRAM.
  693. *
  694. * Therefore, reading LRAM when there is no particular error [and
  695. * other commands may be outstanding] is prohibited.
  696. *
  697. * To avoid this bug there are two situations where a command must run
  698. * exclusive of any other commands on the port:
  699. *
  700. * - ATAPI commands which check the sense data
  701. * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
  702. * set.
  703. *
  704. */
  705. int is_excl = (ata_is_atapi(prot) ||
  706. (qc->flags & ATA_QCFLAG_RESULT_TF));
  707. if (unlikely(ap->excl_link)) {
  708. if (link == ap->excl_link) {
  709. if (ap->nr_active_links)
  710. return ATA_DEFER_PORT;
  711. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  712. } else
  713. return ATA_DEFER_PORT;
  714. } else if (unlikely(is_excl)) {
  715. ap->excl_link = link;
  716. if (ap->nr_active_links)
  717. return ATA_DEFER_PORT;
  718. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  719. }
  720. return ata_std_qc_defer(qc);
  721. }
  722. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  723. {
  724. struct ata_port *ap = qc->ap;
  725. struct sil24_port_priv *pp = ap->private_data;
  726. union sil24_cmd_block *cb;
  727. struct sil24_prb *prb;
  728. struct sil24_sge *sge;
  729. u16 ctrl = 0;
  730. cb = &pp->cmd_block[sil24_tag(qc->tag)];
  731. if (!ata_is_atapi(qc->tf.protocol)) {
  732. prb = &cb->ata.prb;
  733. sge = cb->ata.sge;
  734. } else {
  735. prb = &cb->atapi.prb;
  736. sge = cb->atapi.sge;
  737. memset(cb->atapi.cdb, 0, 32);
  738. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  739. if (ata_is_data(qc->tf.protocol)) {
  740. if (qc->tf.flags & ATA_TFLAG_WRITE)
  741. ctrl = PRB_CTRL_PACKET_WRITE;
  742. else
  743. ctrl = PRB_CTRL_PACKET_READ;
  744. }
  745. }
  746. prb->ctrl = cpu_to_le16(ctrl);
  747. ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
  748. if (qc->flags & ATA_QCFLAG_DMAMAP)
  749. sil24_fill_sg(qc, sge);
  750. }
  751. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  752. {
  753. struct ata_port *ap = qc->ap;
  754. struct sil24_port_priv *pp = ap->private_data;
  755. void __iomem *port = sil24_port_base(ap);
  756. unsigned int tag = sil24_tag(qc->tag);
  757. dma_addr_t paddr;
  758. void __iomem *activate;
  759. paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
  760. activate = port + PORT_CMD_ACTIVATE + tag * 8;
  761. writel((u32)paddr, activate);
  762. writel((u64)paddr >> 32, activate + 4);
  763. return 0;
  764. }
  765. static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc)
  766. {
  767. sil24_read_tf(qc->ap, qc->tag, &qc->result_tf);
  768. return true;
  769. }
  770. static void sil24_pmp_attach(struct ata_port *ap)
  771. {
  772. u32 *gscr = ap->link.device->gscr;
  773. sil24_config_pmp(ap, 1);
  774. sil24_init_port(ap);
  775. if (sata_pmp_gscr_vendor(gscr) == 0x11ab &&
  776. sata_pmp_gscr_devid(gscr) == 0x4140) {
  777. ata_port_printk(ap, KERN_INFO,
  778. "disabling NCQ support due to sil24-mv4140 quirk\n");
  779. ap->flags &= ~ATA_FLAG_NCQ;
  780. }
  781. }
  782. static void sil24_pmp_detach(struct ata_port *ap)
  783. {
  784. sil24_init_port(ap);
  785. sil24_config_pmp(ap, 0);
  786. ap->flags |= ATA_FLAG_NCQ;
  787. }
  788. static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
  789. unsigned long deadline)
  790. {
  791. int rc;
  792. rc = sil24_init_port(link->ap);
  793. if (rc) {
  794. ata_link_printk(link, KERN_ERR,
  795. "hardreset failed (port not ready)\n");
  796. return rc;
  797. }
  798. return sata_std_hardreset(link, class, deadline);
  799. }
  800. static void sil24_freeze(struct ata_port *ap)
  801. {
  802. void __iomem *port = sil24_port_base(ap);
  803. /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
  804. * PORT_IRQ_ENABLE instead.
  805. */
  806. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  807. }
  808. static void sil24_thaw(struct ata_port *ap)
  809. {
  810. void __iomem *port = sil24_port_base(ap);
  811. u32 tmp;
  812. /* clear IRQ */
  813. tmp = readl(port + PORT_IRQ_STAT);
  814. writel(tmp, port + PORT_IRQ_STAT);
  815. /* turn IRQ back on */
  816. writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
  817. }
  818. static void sil24_error_intr(struct ata_port *ap)
  819. {
  820. void __iomem *port = sil24_port_base(ap);
  821. struct sil24_port_priv *pp = ap->private_data;
  822. struct ata_queued_cmd *qc = NULL;
  823. struct ata_link *link;
  824. struct ata_eh_info *ehi;
  825. int abort = 0, freeze = 0;
  826. u32 irq_stat;
  827. /* on error, we need to clear IRQ explicitly */
  828. irq_stat = readl(port + PORT_IRQ_STAT);
  829. writel(irq_stat, port + PORT_IRQ_STAT);
  830. /* first, analyze and record host port events */
  831. link = &ap->link;
  832. ehi = &link->eh_info;
  833. ata_ehi_clear_desc(ehi);
  834. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  835. if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
  836. ata_ehi_push_desc(ehi, "SDB notify");
  837. sata_async_notification(ap);
  838. }
  839. if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
  840. ata_ehi_hotplugged(ehi);
  841. ata_ehi_push_desc(ehi, "%s",
  842. irq_stat & PORT_IRQ_PHYRDY_CHG ?
  843. "PHY RDY changed" : "device exchanged");
  844. freeze = 1;
  845. }
  846. if (irq_stat & PORT_IRQ_UNK_FIS) {
  847. ehi->err_mask |= AC_ERR_HSM;
  848. ehi->action |= ATA_EH_RESET;
  849. ata_ehi_push_desc(ehi, "unknown FIS");
  850. freeze = 1;
  851. }
  852. /* deal with command error */
  853. if (irq_stat & PORT_IRQ_ERROR) {
  854. struct sil24_cerr_info *ci = NULL;
  855. unsigned int err_mask = 0, action = 0;
  856. u32 context, cerr;
  857. int pmp;
  858. abort = 1;
  859. /* DMA Context Switch Failure in Port Multiplier Mode
  860. * errata. If we have active commands to 3 or more
  861. * devices, any error condition on active devices can
  862. * corrupt DMA context switching.
  863. */
  864. if (ap->nr_active_links >= 3) {
  865. ehi->err_mask |= AC_ERR_OTHER;
  866. ehi->action |= ATA_EH_RESET;
  867. ata_ehi_push_desc(ehi, "PMP DMA CS errata");
  868. pp->do_port_rst = 1;
  869. freeze = 1;
  870. }
  871. /* find out the offending link and qc */
  872. if (sata_pmp_attached(ap)) {
  873. context = readl(port + PORT_CONTEXT);
  874. pmp = (context >> 5) & 0xf;
  875. if (pmp < ap->nr_pmp_links) {
  876. link = &ap->pmp_link[pmp];
  877. ehi = &link->eh_info;
  878. qc = ata_qc_from_tag(ap, link->active_tag);
  879. ata_ehi_clear_desc(ehi);
  880. ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
  881. irq_stat);
  882. } else {
  883. err_mask |= AC_ERR_HSM;
  884. action |= ATA_EH_RESET;
  885. freeze = 1;
  886. }
  887. } else
  888. qc = ata_qc_from_tag(ap, link->active_tag);
  889. /* analyze CMD_ERR */
  890. cerr = readl(port + PORT_CMD_ERR);
  891. if (cerr < ARRAY_SIZE(sil24_cerr_db))
  892. ci = &sil24_cerr_db[cerr];
  893. if (ci && ci->desc) {
  894. err_mask |= ci->err_mask;
  895. action |= ci->action;
  896. if (action & ATA_EH_RESET)
  897. freeze = 1;
  898. ata_ehi_push_desc(ehi, "%s", ci->desc);
  899. } else {
  900. err_mask |= AC_ERR_OTHER;
  901. action |= ATA_EH_RESET;
  902. freeze = 1;
  903. ata_ehi_push_desc(ehi, "unknown command error %d",
  904. cerr);
  905. }
  906. /* record error info */
  907. if (qc)
  908. qc->err_mask |= err_mask;
  909. else
  910. ehi->err_mask |= err_mask;
  911. ehi->action |= action;
  912. /* if PMP, resume */
  913. if (sata_pmp_attached(ap))
  914. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
  915. }
  916. /* freeze or abort */
  917. if (freeze)
  918. ata_port_freeze(ap);
  919. else if (abort) {
  920. if (qc)
  921. ata_link_abort(qc->dev->link);
  922. else
  923. ata_port_abort(ap);
  924. }
  925. }
  926. static inline void sil24_host_intr(struct ata_port *ap)
  927. {
  928. void __iomem *port = sil24_port_base(ap);
  929. u32 slot_stat, qc_active;
  930. int rc;
  931. /* If PCIX_IRQ_WOC, there's an inherent race window between
  932. * clearing IRQ pending status and reading PORT_SLOT_STAT
  933. * which may cause spurious interrupts afterwards. This is
  934. * unavoidable and much better than losing interrupts which
  935. * happens if IRQ pending is cleared after reading
  936. * PORT_SLOT_STAT.
  937. */
  938. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  939. writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
  940. slot_stat = readl(port + PORT_SLOT_STAT);
  941. if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
  942. sil24_error_intr(ap);
  943. return;
  944. }
  945. qc_active = slot_stat & ~HOST_SSTAT_ATTN;
  946. rc = ata_qc_complete_multiple(ap, qc_active);
  947. if (rc > 0)
  948. return;
  949. if (rc < 0) {
  950. struct ata_eh_info *ehi = &ap->link.eh_info;
  951. ehi->err_mask |= AC_ERR_HSM;
  952. ehi->action |= ATA_EH_RESET;
  953. ata_port_freeze(ap);
  954. return;
  955. }
  956. /* spurious interrupts are expected if PCIX_IRQ_WOC */
  957. if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
  958. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  959. "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
  960. slot_stat, ap->link.active_tag, ap->link.sactive);
  961. }
  962. static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
  963. {
  964. struct ata_host *host = dev_instance;
  965. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  966. unsigned handled = 0;
  967. u32 status;
  968. int i;
  969. status = readl(host_base + HOST_IRQ_STAT);
  970. if (status == 0xffffffff) {
  971. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  972. "PCI fault or device removal?\n");
  973. goto out;
  974. }
  975. if (!(status & IRQ_STAT_4PORTS))
  976. goto out;
  977. spin_lock(&host->lock);
  978. for (i = 0; i < host->n_ports; i++)
  979. if (status & (1 << i)) {
  980. struct ata_port *ap = host->ports[i];
  981. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  982. sil24_host_intr(ap);
  983. handled++;
  984. } else
  985. printk(KERN_ERR DRV_NAME
  986. ": interrupt from disabled port %d\n", i);
  987. }
  988. spin_unlock(&host->lock);
  989. out:
  990. return IRQ_RETVAL(handled);
  991. }
  992. static void sil24_error_handler(struct ata_port *ap)
  993. {
  994. struct sil24_port_priv *pp = ap->private_data;
  995. if (sil24_init_port(ap))
  996. ata_eh_freeze_port(ap);
  997. sata_pmp_error_handler(ap);
  998. pp->do_port_rst = 0;
  999. }
  1000. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
  1001. {
  1002. struct ata_port *ap = qc->ap;
  1003. /* make DMA engine forget about the failed command */
  1004. if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
  1005. ata_eh_freeze_port(ap);
  1006. }
  1007. static int sil24_port_start(struct ata_port *ap)
  1008. {
  1009. struct device *dev = ap->host->dev;
  1010. struct sil24_port_priv *pp;
  1011. union sil24_cmd_block *cb;
  1012. size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
  1013. dma_addr_t cb_dma;
  1014. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1015. if (!pp)
  1016. return -ENOMEM;
  1017. cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  1018. if (!cb)
  1019. return -ENOMEM;
  1020. memset(cb, 0, cb_size);
  1021. pp->cmd_block = cb;
  1022. pp->cmd_block_dma = cb_dma;
  1023. ap->private_data = pp;
  1024. ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
  1025. ata_port_pbar_desc(ap, SIL24_PORT_BAR, sil24_port_offset(ap), "port");
  1026. return 0;
  1027. }
  1028. static void sil24_init_controller(struct ata_host *host)
  1029. {
  1030. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1031. u32 tmp;
  1032. int i;
  1033. /* GPIO off */
  1034. writel(0, host_base + HOST_FLASH_CMD);
  1035. /* clear global reset & mask interrupts during initialization */
  1036. writel(0, host_base + HOST_CTRL);
  1037. /* init ports */
  1038. for (i = 0; i < host->n_ports; i++) {
  1039. struct ata_port *ap = host->ports[i];
  1040. void __iomem *port = sil24_port_base(ap);
  1041. /* Initial PHY setting */
  1042. writel(0x20c, port + PORT_PHY_CFG);
  1043. /* Clear port RST */
  1044. tmp = readl(port + PORT_CTRL_STAT);
  1045. if (tmp & PORT_CS_PORT_RST) {
  1046. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  1047. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  1048. PORT_CS_PORT_RST,
  1049. PORT_CS_PORT_RST, 10, 100);
  1050. if (tmp & PORT_CS_PORT_RST)
  1051. dev_printk(KERN_ERR, host->dev,
  1052. "failed to clear port RST\n");
  1053. }
  1054. /* configure port */
  1055. sil24_config_port(ap);
  1056. }
  1057. /* Turn on interrupts */
  1058. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  1059. }
  1060. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1061. {
  1062. extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
  1063. static int printed_version;
  1064. struct ata_port_info pi = sil24_port_info[ent->driver_data];
  1065. const struct ata_port_info *ppi[] = { &pi, NULL };
  1066. void __iomem * const *iomap;
  1067. struct ata_host *host;
  1068. int rc;
  1069. u32 tmp;
  1070. /* cause link error if sil24_cmd_block is sized wrongly */
  1071. if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
  1072. __MARKER__sil24_cmd_block_is_sized_wrongly = 1;
  1073. if (!printed_version++)
  1074. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1075. /* acquire resources */
  1076. rc = pcim_enable_device(pdev);
  1077. if (rc)
  1078. return rc;
  1079. rc = pcim_iomap_regions(pdev,
  1080. (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
  1081. DRV_NAME);
  1082. if (rc)
  1083. return rc;
  1084. iomap = pcim_iomap_table(pdev);
  1085. /* apply workaround for completion IRQ loss on PCI-X errata */
  1086. if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
  1087. tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
  1088. if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
  1089. dev_printk(KERN_INFO, &pdev->dev,
  1090. "Applying completion IRQ loss on PCI-X "
  1091. "errata fix\n");
  1092. else
  1093. pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
  1094. }
  1095. /* allocate and fill host */
  1096. host = ata_host_alloc_pinfo(&pdev->dev, ppi,
  1097. SIL24_FLAG2NPORTS(ppi[0]->flags));
  1098. if (!host)
  1099. return -ENOMEM;
  1100. host->iomap = iomap;
  1101. /* configure and activate the device */
  1102. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  1103. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  1104. if (rc) {
  1105. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  1106. if (rc) {
  1107. dev_printk(KERN_ERR, &pdev->dev,
  1108. "64-bit DMA enable failed\n");
  1109. return rc;
  1110. }
  1111. }
  1112. } else {
  1113. rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1114. if (rc) {
  1115. dev_printk(KERN_ERR, &pdev->dev,
  1116. "32-bit DMA enable failed\n");
  1117. return rc;
  1118. }
  1119. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  1120. if (rc) {
  1121. dev_printk(KERN_ERR, &pdev->dev,
  1122. "32-bit consistent DMA enable failed\n");
  1123. return rc;
  1124. }
  1125. }
  1126. /* Set max read request size to 4096. This slightly increases
  1127. * write throughput for pci-e variants.
  1128. */
  1129. pcie_set_readrq(pdev, 4096);
  1130. sil24_init_controller(host);
  1131. pci_set_master(pdev);
  1132. return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
  1133. &sil24_sht);
  1134. }
  1135. #ifdef CONFIG_PM
  1136. static int sil24_pci_device_resume(struct pci_dev *pdev)
  1137. {
  1138. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1139. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1140. int rc;
  1141. rc = ata_pci_device_do_resume(pdev);
  1142. if (rc)
  1143. return rc;
  1144. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
  1145. writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
  1146. sil24_init_controller(host);
  1147. ata_host_resume(host);
  1148. return 0;
  1149. }
  1150. static int sil24_port_resume(struct ata_port *ap)
  1151. {
  1152. sil24_config_pmp(ap, ap->nr_pmp_links);
  1153. return 0;
  1154. }
  1155. #endif
  1156. static int __init sil24_init(void)
  1157. {
  1158. return pci_register_driver(&sil24_pci_driver);
  1159. }
  1160. static void __exit sil24_exit(void)
  1161. {
  1162. pci_unregister_driver(&sil24_pci_driver);
  1163. }
  1164. MODULE_AUTHOR("Tejun Heo");
  1165. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  1166. MODULE_LICENSE("GPL");
  1167. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
  1168. module_init(sil24_init);
  1169. module_exit(sil24_exit);