sata_qstor.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684
  1. /*
  2. * sata_qstor.c - Pacific Digital Corporation QStor SATA
  3. *
  4. * Maintained by: Mark Lord <mlord@pobox.com>
  5. *
  6. * Copyright 2005 Pacific Digital Corporation.
  7. * (OSL/GPL code release authorized by Jalil Fadavi).
  8. *
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; see the file COPYING. If not, write to
  22. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  23. *
  24. *
  25. * libata documentation is available via 'make {ps|pdf}docs',
  26. * as Documentation/DocBook/libata.*
  27. *
  28. */
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/pci.h>
  32. #include <linux/init.h>
  33. #include <linux/blkdev.h>
  34. #include <linux/delay.h>
  35. #include <linux/interrupt.h>
  36. #include <linux/device.h>
  37. #include <scsi/scsi_host.h>
  38. #include <linux/libata.h>
  39. #define DRV_NAME "sata_qstor"
  40. #define DRV_VERSION "0.09"
  41. enum {
  42. QS_MMIO_BAR = 4,
  43. QS_PORTS = 4,
  44. QS_MAX_PRD = LIBATA_MAX_PRD,
  45. QS_CPB_ORDER = 6,
  46. QS_CPB_BYTES = (1 << QS_CPB_ORDER),
  47. QS_PRD_BYTES = QS_MAX_PRD * 16,
  48. QS_PKT_BYTES = QS_CPB_BYTES + QS_PRD_BYTES,
  49. /* global register offsets */
  50. QS_HCF_CNFG3 = 0x0003, /* host configuration offset */
  51. QS_HID_HPHY = 0x0004, /* host physical interface info */
  52. QS_HCT_CTRL = 0x00e4, /* global interrupt mask offset */
  53. QS_HST_SFF = 0x0100, /* host status fifo offset */
  54. QS_HVS_SERD3 = 0x0393, /* PHY enable offset */
  55. /* global control bits */
  56. QS_HPHY_64BIT = (1 << 1), /* 64-bit bus detected */
  57. QS_CNFG3_GSRST = 0x01, /* global chip reset */
  58. QS_SERD3_PHY_ENA = 0xf0, /* PHY detection ENAble*/
  59. /* per-channel register offsets */
  60. QS_CCF_CPBA = 0x0710, /* chan CPB base address */
  61. QS_CCF_CSEP = 0x0718, /* chan CPB separation factor */
  62. QS_CFC_HUFT = 0x0800, /* host upstream fifo threshold */
  63. QS_CFC_HDFT = 0x0804, /* host downstream fifo threshold */
  64. QS_CFC_DUFT = 0x0808, /* dev upstream fifo threshold */
  65. QS_CFC_DDFT = 0x080c, /* dev downstream fifo threshold */
  66. QS_CCT_CTR0 = 0x0900, /* chan control-0 offset */
  67. QS_CCT_CTR1 = 0x0901, /* chan control-1 offset */
  68. QS_CCT_CFF = 0x0a00, /* chan command fifo offset */
  69. /* channel control bits */
  70. QS_CTR0_REG = (1 << 1), /* register mode (vs. pkt mode) */
  71. QS_CTR0_CLER = (1 << 2), /* clear channel errors */
  72. QS_CTR1_RDEV = (1 << 1), /* sata phy/comms reset */
  73. QS_CTR1_RCHN = (1 << 4), /* reset channel logic */
  74. QS_CCF_RUN_PKT = 0x107, /* RUN a new dma PKT */
  75. /* pkt sub-field headers */
  76. QS_HCB_HDR = 0x01, /* Host Control Block header */
  77. QS_DCB_HDR = 0x02, /* Device Control Block header */
  78. /* pkt HCB flag bits */
  79. QS_HF_DIRO = (1 << 0), /* data DIRection Out */
  80. QS_HF_DAT = (1 << 3), /* DATa pkt */
  81. QS_HF_IEN = (1 << 4), /* Interrupt ENable */
  82. QS_HF_VLD = (1 << 5), /* VaLiD pkt */
  83. /* pkt DCB flag bits */
  84. QS_DF_PORD = (1 << 2), /* Pio OR Dma */
  85. QS_DF_ELBA = (1 << 3), /* Extended LBA (lba48) */
  86. /* PCI device IDs */
  87. board_2068_idx = 0, /* QStor 4-port SATA/RAID */
  88. };
  89. enum {
  90. QS_DMA_BOUNDARY = ~0UL
  91. };
  92. typedef enum { qs_state_mmio, qs_state_pkt } qs_state_t;
  93. struct qs_port_priv {
  94. u8 *pkt;
  95. dma_addr_t pkt_dma;
  96. qs_state_t state;
  97. };
  98. static int qs_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
  99. static int qs_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
  100. static int qs_ata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  101. static int qs_port_start(struct ata_port *ap);
  102. static void qs_host_stop(struct ata_host *host);
  103. static void qs_qc_prep(struct ata_queued_cmd *qc);
  104. static unsigned int qs_qc_issue(struct ata_queued_cmd *qc);
  105. static int qs_check_atapi_dma(struct ata_queued_cmd *qc);
  106. static void qs_bmdma_stop(struct ata_queued_cmd *qc);
  107. static u8 qs_bmdma_status(struct ata_port *ap);
  108. static void qs_freeze(struct ata_port *ap);
  109. static void qs_thaw(struct ata_port *ap);
  110. static int qs_prereset(struct ata_link *link, unsigned long deadline);
  111. static void qs_error_handler(struct ata_port *ap);
  112. static struct scsi_host_template qs_ata_sht = {
  113. ATA_BASE_SHT(DRV_NAME),
  114. .sg_tablesize = QS_MAX_PRD,
  115. .dma_boundary = QS_DMA_BOUNDARY,
  116. };
  117. static struct ata_port_operations qs_ata_ops = {
  118. .inherits = &ata_sff_port_ops,
  119. .check_atapi_dma = qs_check_atapi_dma,
  120. .bmdma_stop = qs_bmdma_stop,
  121. .bmdma_status = qs_bmdma_status,
  122. .qc_prep = qs_qc_prep,
  123. .qc_issue = qs_qc_issue,
  124. .freeze = qs_freeze,
  125. .thaw = qs_thaw,
  126. .prereset = qs_prereset,
  127. .softreset = ATA_OP_NULL,
  128. .error_handler = qs_error_handler,
  129. .post_internal_cmd = ATA_OP_NULL,
  130. .lost_interrupt = ATA_OP_NULL,
  131. .scr_read = qs_scr_read,
  132. .scr_write = qs_scr_write,
  133. .port_start = qs_port_start,
  134. .host_stop = qs_host_stop,
  135. };
  136. static const struct ata_port_info qs_port_info[] = {
  137. /* board_2068_idx */
  138. {
  139. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  140. ATA_FLAG_MMIO | ATA_FLAG_PIO_POLLING,
  141. .pio_mask = ATA_PIO4_ONLY,
  142. .udma_mask = ATA_UDMA6,
  143. .port_ops = &qs_ata_ops,
  144. },
  145. };
  146. static const struct pci_device_id qs_ata_pci_tbl[] = {
  147. { PCI_VDEVICE(PDC, 0x2068), board_2068_idx },
  148. { } /* terminate list */
  149. };
  150. static struct pci_driver qs_ata_pci_driver = {
  151. .name = DRV_NAME,
  152. .id_table = qs_ata_pci_tbl,
  153. .probe = qs_ata_init_one,
  154. .remove = ata_pci_remove_one,
  155. };
  156. static void __iomem *qs_mmio_base(struct ata_host *host)
  157. {
  158. return host->iomap[QS_MMIO_BAR];
  159. }
  160. static int qs_check_atapi_dma(struct ata_queued_cmd *qc)
  161. {
  162. return 1; /* ATAPI DMA not supported */
  163. }
  164. static void qs_bmdma_stop(struct ata_queued_cmd *qc)
  165. {
  166. /* nothing */
  167. }
  168. static u8 qs_bmdma_status(struct ata_port *ap)
  169. {
  170. return 0;
  171. }
  172. static inline void qs_enter_reg_mode(struct ata_port *ap)
  173. {
  174. u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
  175. struct qs_port_priv *pp = ap->private_data;
  176. pp->state = qs_state_mmio;
  177. writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
  178. readb(chan + QS_CCT_CTR0); /* flush */
  179. }
  180. static inline void qs_reset_channel_logic(struct ata_port *ap)
  181. {
  182. u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
  183. writeb(QS_CTR1_RCHN, chan + QS_CCT_CTR1);
  184. readb(chan + QS_CCT_CTR0); /* flush */
  185. qs_enter_reg_mode(ap);
  186. }
  187. static void qs_freeze(struct ata_port *ap)
  188. {
  189. u8 __iomem *mmio_base = qs_mmio_base(ap->host);
  190. writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
  191. qs_enter_reg_mode(ap);
  192. }
  193. static void qs_thaw(struct ata_port *ap)
  194. {
  195. u8 __iomem *mmio_base = qs_mmio_base(ap->host);
  196. qs_enter_reg_mode(ap);
  197. writeb(1, mmio_base + QS_HCT_CTRL); /* enable host interrupts */
  198. }
  199. static int qs_prereset(struct ata_link *link, unsigned long deadline)
  200. {
  201. struct ata_port *ap = link->ap;
  202. qs_reset_channel_logic(ap);
  203. return ata_sff_prereset(link, deadline);
  204. }
  205. static int qs_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
  206. {
  207. if (sc_reg > SCR_CONTROL)
  208. return -EINVAL;
  209. *val = readl(link->ap->ioaddr.scr_addr + (sc_reg * 8));
  210. return 0;
  211. }
  212. static void qs_error_handler(struct ata_port *ap)
  213. {
  214. qs_enter_reg_mode(ap);
  215. ata_std_error_handler(ap);
  216. }
  217. static int qs_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
  218. {
  219. if (sc_reg > SCR_CONTROL)
  220. return -EINVAL;
  221. writel(val, link->ap->ioaddr.scr_addr + (sc_reg * 8));
  222. return 0;
  223. }
  224. static unsigned int qs_fill_sg(struct ata_queued_cmd *qc)
  225. {
  226. struct scatterlist *sg;
  227. struct ata_port *ap = qc->ap;
  228. struct qs_port_priv *pp = ap->private_data;
  229. u8 *prd = pp->pkt + QS_CPB_BYTES;
  230. unsigned int si;
  231. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  232. u64 addr;
  233. u32 len;
  234. addr = sg_dma_address(sg);
  235. *(__le64 *)prd = cpu_to_le64(addr);
  236. prd += sizeof(u64);
  237. len = sg_dma_len(sg);
  238. *(__le32 *)prd = cpu_to_le32(len);
  239. prd += sizeof(u64);
  240. VPRINTK("PRD[%u] = (0x%llX, 0x%X)\n", si,
  241. (unsigned long long)addr, len);
  242. }
  243. return si;
  244. }
  245. static void qs_qc_prep(struct ata_queued_cmd *qc)
  246. {
  247. struct qs_port_priv *pp = qc->ap->private_data;
  248. u8 dflags = QS_DF_PORD, *buf = pp->pkt;
  249. u8 hflags = QS_HF_DAT | QS_HF_IEN | QS_HF_VLD;
  250. u64 addr;
  251. unsigned int nelem;
  252. VPRINTK("ENTER\n");
  253. qs_enter_reg_mode(qc->ap);
  254. if (qc->tf.protocol != ATA_PROT_DMA) {
  255. ata_sff_qc_prep(qc);
  256. return;
  257. }
  258. nelem = qs_fill_sg(qc);
  259. if ((qc->tf.flags & ATA_TFLAG_WRITE))
  260. hflags |= QS_HF_DIRO;
  261. if ((qc->tf.flags & ATA_TFLAG_LBA48))
  262. dflags |= QS_DF_ELBA;
  263. /* host control block (HCB) */
  264. buf[ 0] = QS_HCB_HDR;
  265. buf[ 1] = hflags;
  266. *(__le32 *)(&buf[ 4]) = cpu_to_le32(qc->nbytes);
  267. *(__le32 *)(&buf[ 8]) = cpu_to_le32(nelem);
  268. addr = ((u64)pp->pkt_dma) + QS_CPB_BYTES;
  269. *(__le64 *)(&buf[16]) = cpu_to_le64(addr);
  270. /* device control block (DCB) */
  271. buf[24] = QS_DCB_HDR;
  272. buf[28] = dflags;
  273. /* frame information structure (FIS) */
  274. ata_tf_to_fis(&qc->tf, 0, 1, &buf[32]);
  275. }
  276. static inline void qs_packet_start(struct ata_queued_cmd *qc)
  277. {
  278. struct ata_port *ap = qc->ap;
  279. u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
  280. VPRINTK("ENTER, ap %p\n", ap);
  281. writeb(QS_CTR0_CLER, chan + QS_CCT_CTR0);
  282. wmb(); /* flush PRDs and pkt to memory */
  283. writel(QS_CCF_RUN_PKT, chan + QS_CCT_CFF);
  284. readl(chan + QS_CCT_CFF); /* flush */
  285. }
  286. static unsigned int qs_qc_issue(struct ata_queued_cmd *qc)
  287. {
  288. struct qs_port_priv *pp = qc->ap->private_data;
  289. switch (qc->tf.protocol) {
  290. case ATA_PROT_DMA:
  291. pp->state = qs_state_pkt;
  292. qs_packet_start(qc);
  293. return 0;
  294. case ATAPI_PROT_DMA:
  295. BUG();
  296. break;
  297. default:
  298. break;
  299. }
  300. pp->state = qs_state_mmio;
  301. return ata_sff_qc_issue(qc);
  302. }
  303. static void qs_do_or_die(struct ata_queued_cmd *qc, u8 status)
  304. {
  305. qc->err_mask |= ac_err_mask(status);
  306. if (!qc->err_mask) {
  307. ata_qc_complete(qc);
  308. } else {
  309. struct ata_port *ap = qc->ap;
  310. struct ata_eh_info *ehi = &ap->link.eh_info;
  311. ata_ehi_clear_desc(ehi);
  312. ata_ehi_push_desc(ehi, "status 0x%02X", status);
  313. if (qc->err_mask == AC_ERR_DEV)
  314. ata_port_abort(ap);
  315. else
  316. ata_port_freeze(ap);
  317. }
  318. }
  319. static inline unsigned int qs_intr_pkt(struct ata_host *host)
  320. {
  321. unsigned int handled = 0;
  322. u8 sFFE;
  323. u8 __iomem *mmio_base = qs_mmio_base(host);
  324. do {
  325. u32 sff0 = readl(mmio_base + QS_HST_SFF);
  326. u32 sff1 = readl(mmio_base + QS_HST_SFF + 4);
  327. u8 sEVLD = (sff1 >> 30) & 0x01; /* valid flag */
  328. sFFE = sff1 >> 31; /* empty flag */
  329. if (sEVLD) {
  330. u8 sDST = sff0 >> 16; /* dev status */
  331. u8 sHST = sff1 & 0x3f; /* host status */
  332. unsigned int port_no = (sff1 >> 8) & 0x03;
  333. struct ata_port *ap = host->ports[port_no];
  334. DPRINTK("SFF=%08x%08x: sCHAN=%u sHST=%d sDST=%02x\n",
  335. sff1, sff0, port_no, sHST, sDST);
  336. handled = 1;
  337. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  338. struct ata_queued_cmd *qc;
  339. struct qs_port_priv *pp = ap->private_data;
  340. if (!pp || pp->state != qs_state_pkt)
  341. continue;
  342. qc = ata_qc_from_tag(ap, ap->link.active_tag);
  343. if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING))) {
  344. switch (sHST) {
  345. case 0: /* successful CPB */
  346. case 3: /* device error */
  347. qs_enter_reg_mode(qc->ap);
  348. qs_do_or_die(qc, sDST);
  349. break;
  350. default:
  351. break;
  352. }
  353. }
  354. }
  355. }
  356. } while (!sFFE);
  357. return handled;
  358. }
  359. static inline unsigned int qs_intr_mmio(struct ata_host *host)
  360. {
  361. unsigned int handled = 0, port_no;
  362. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  363. struct ata_port *ap;
  364. ap = host->ports[port_no];
  365. if (ap &&
  366. !(ap->flags & ATA_FLAG_DISABLED)) {
  367. struct ata_queued_cmd *qc;
  368. struct qs_port_priv *pp;
  369. qc = ata_qc_from_tag(ap, ap->link.active_tag);
  370. if (!qc || !(qc->flags & ATA_QCFLAG_ACTIVE)) {
  371. /*
  372. * The qstor hardware generates spurious
  373. * interrupts from time to time when switching
  374. * in and out of packet mode.
  375. * There's no obvious way to know if we're
  376. * here now due to that, so just ack the irq
  377. * and pretend we knew it was ours.. (ugh).
  378. * This does not affect packet mode.
  379. */
  380. ata_sff_check_status(ap);
  381. handled = 1;
  382. continue;
  383. }
  384. pp = ap->private_data;
  385. if (!pp || pp->state != qs_state_mmio)
  386. continue;
  387. if (!(qc->tf.flags & ATA_TFLAG_POLLING))
  388. handled |= ata_sff_host_intr(ap, qc);
  389. }
  390. }
  391. return handled;
  392. }
  393. static irqreturn_t qs_intr(int irq, void *dev_instance)
  394. {
  395. struct ata_host *host = dev_instance;
  396. unsigned int handled = 0;
  397. unsigned long flags;
  398. VPRINTK("ENTER\n");
  399. spin_lock_irqsave(&host->lock, flags);
  400. handled = qs_intr_pkt(host) | qs_intr_mmio(host);
  401. spin_unlock_irqrestore(&host->lock, flags);
  402. VPRINTK("EXIT\n");
  403. return IRQ_RETVAL(handled);
  404. }
  405. static void qs_ata_setup_port(struct ata_ioports *port, void __iomem *base)
  406. {
  407. port->cmd_addr =
  408. port->data_addr = base + 0x400;
  409. port->error_addr =
  410. port->feature_addr = base + 0x408; /* hob_feature = 0x409 */
  411. port->nsect_addr = base + 0x410; /* hob_nsect = 0x411 */
  412. port->lbal_addr = base + 0x418; /* hob_lbal = 0x419 */
  413. port->lbam_addr = base + 0x420; /* hob_lbam = 0x421 */
  414. port->lbah_addr = base + 0x428; /* hob_lbah = 0x429 */
  415. port->device_addr = base + 0x430;
  416. port->status_addr =
  417. port->command_addr = base + 0x438;
  418. port->altstatus_addr =
  419. port->ctl_addr = base + 0x440;
  420. port->scr_addr = base + 0xc00;
  421. }
  422. static int qs_port_start(struct ata_port *ap)
  423. {
  424. struct device *dev = ap->host->dev;
  425. struct qs_port_priv *pp;
  426. void __iomem *mmio_base = qs_mmio_base(ap->host);
  427. void __iomem *chan = mmio_base + (ap->port_no * 0x4000);
  428. u64 addr;
  429. int rc;
  430. rc = ata_port_start(ap);
  431. if (rc)
  432. return rc;
  433. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  434. if (!pp)
  435. return -ENOMEM;
  436. pp->pkt = dmam_alloc_coherent(dev, QS_PKT_BYTES, &pp->pkt_dma,
  437. GFP_KERNEL);
  438. if (!pp->pkt)
  439. return -ENOMEM;
  440. memset(pp->pkt, 0, QS_PKT_BYTES);
  441. ap->private_data = pp;
  442. qs_enter_reg_mode(ap);
  443. addr = (u64)pp->pkt_dma;
  444. writel((u32) addr, chan + QS_CCF_CPBA);
  445. writel((u32)(addr >> 32), chan + QS_CCF_CPBA + 4);
  446. return 0;
  447. }
  448. static void qs_host_stop(struct ata_host *host)
  449. {
  450. void __iomem *mmio_base = qs_mmio_base(host);
  451. writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
  452. writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
  453. }
  454. static void qs_host_init(struct ata_host *host, unsigned int chip_id)
  455. {
  456. void __iomem *mmio_base = host->iomap[QS_MMIO_BAR];
  457. unsigned int port_no;
  458. writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
  459. writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
  460. /* reset each channel in turn */
  461. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  462. u8 __iomem *chan = mmio_base + (port_no * 0x4000);
  463. writeb(QS_CTR1_RDEV|QS_CTR1_RCHN, chan + QS_CCT_CTR1);
  464. writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
  465. readb(chan + QS_CCT_CTR0); /* flush */
  466. }
  467. writeb(QS_SERD3_PHY_ENA, mmio_base + QS_HVS_SERD3); /* enable phy */
  468. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  469. u8 __iomem *chan = mmio_base + (port_no * 0x4000);
  470. /* set FIFO depths to same settings as Windows driver */
  471. writew(32, chan + QS_CFC_HUFT);
  472. writew(32, chan + QS_CFC_HDFT);
  473. writew(10, chan + QS_CFC_DUFT);
  474. writew( 8, chan + QS_CFC_DDFT);
  475. /* set CPB size in bytes, as a power of two */
  476. writeb(QS_CPB_ORDER, chan + QS_CCF_CSEP);
  477. }
  478. writeb(1, mmio_base + QS_HCT_CTRL); /* enable host interrupts */
  479. }
  480. /*
  481. * The QStor understands 64-bit buses, and uses 64-bit fields
  482. * for DMA pointers regardless of bus width. We just have to
  483. * make sure our DMA masks are set appropriately for whatever
  484. * bridge lies between us and the QStor, and then the DMA mapping
  485. * code will ensure we only ever "see" appropriate buffer addresses.
  486. * If we're 32-bit limited somewhere, then our 64-bit fields will
  487. * just end up with zeros in the upper 32-bits, without any special
  488. * logic required outside of this routine (below).
  489. */
  490. static int qs_set_dma_masks(struct pci_dev *pdev, void __iomem *mmio_base)
  491. {
  492. u32 bus_info = readl(mmio_base + QS_HID_HPHY);
  493. int rc, have_64bit_bus = (bus_info & QS_HPHY_64BIT);
  494. if (have_64bit_bus &&
  495. !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  496. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  497. if (rc) {
  498. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  499. if (rc) {
  500. dev_printk(KERN_ERR, &pdev->dev,
  501. "64-bit DMA enable failed\n");
  502. return rc;
  503. }
  504. }
  505. } else {
  506. rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  507. if (rc) {
  508. dev_printk(KERN_ERR, &pdev->dev,
  509. "32-bit DMA enable failed\n");
  510. return rc;
  511. }
  512. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  513. if (rc) {
  514. dev_printk(KERN_ERR, &pdev->dev,
  515. "32-bit consistent DMA enable failed\n");
  516. return rc;
  517. }
  518. }
  519. return 0;
  520. }
  521. static int qs_ata_init_one(struct pci_dev *pdev,
  522. const struct pci_device_id *ent)
  523. {
  524. static int printed_version;
  525. unsigned int board_idx = (unsigned int) ent->driver_data;
  526. const struct ata_port_info *ppi[] = { &qs_port_info[board_idx], NULL };
  527. struct ata_host *host;
  528. int rc, port_no;
  529. if (!printed_version++)
  530. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  531. /* alloc host */
  532. host = ata_host_alloc_pinfo(&pdev->dev, ppi, QS_PORTS);
  533. if (!host)
  534. return -ENOMEM;
  535. /* acquire resources and fill host */
  536. rc = pcim_enable_device(pdev);
  537. if (rc)
  538. return rc;
  539. if ((pci_resource_flags(pdev, QS_MMIO_BAR) & IORESOURCE_MEM) == 0)
  540. return -ENODEV;
  541. rc = pcim_iomap_regions(pdev, 1 << QS_MMIO_BAR, DRV_NAME);
  542. if (rc)
  543. return rc;
  544. host->iomap = pcim_iomap_table(pdev);
  545. rc = qs_set_dma_masks(pdev, host->iomap[QS_MMIO_BAR]);
  546. if (rc)
  547. return rc;
  548. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  549. struct ata_port *ap = host->ports[port_no];
  550. unsigned int offset = port_no * 0x4000;
  551. void __iomem *chan = host->iomap[QS_MMIO_BAR] + offset;
  552. qs_ata_setup_port(&ap->ioaddr, chan);
  553. ata_port_pbar_desc(ap, QS_MMIO_BAR, -1, "mmio");
  554. ata_port_pbar_desc(ap, QS_MMIO_BAR, offset, "port");
  555. }
  556. /* initialize adapter */
  557. qs_host_init(host, board_idx);
  558. pci_set_master(pdev);
  559. return ata_host_activate(host, pdev->irq, qs_intr, IRQF_SHARED,
  560. &qs_ata_sht);
  561. }
  562. static int __init qs_ata_init(void)
  563. {
  564. return pci_register_driver(&qs_ata_pci_driver);
  565. }
  566. static void __exit qs_ata_exit(void)
  567. {
  568. pci_unregister_driver(&qs_ata_pci_driver);
  569. }
  570. MODULE_AUTHOR("Mark Lord");
  571. MODULE_DESCRIPTION("Pacific Digital Corporation QStor SATA low-level driver");
  572. MODULE_LICENSE("GPL");
  573. MODULE_DEVICE_TABLE(pci, qs_ata_pci_tbl);
  574. MODULE_VERSION(DRV_VERSION);
  575. module_init(qs_ata_init);
  576. module_exit(qs_ata_exit);