pata_via.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696
  1. /*
  2. * pata_via.c - VIA PATA for new ATA layer
  3. * (C) 2005-2006 Red Hat Inc
  4. *
  5. * Documentation
  6. * Most chipset documentation available under NDA only
  7. *
  8. * VIA version guide
  9. * VIA VT82C561 - early design, uses ata_generic currently
  10. * VIA VT82C576 - MWDMA, 33Mhz
  11. * VIA VT82C586 - MWDMA, 33Mhz
  12. * VIA VT82C586a - Added UDMA to 33Mhz
  13. * VIA VT82C586b - UDMA33
  14. * VIA VT82C596a - Nonfunctional UDMA66
  15. * VIA VT82C596b - Working UDMA66
  16. * VIA VT82C686 - Nonfunctional UDMA66
  17. * VIA VT82C686a - Working UDMA66
  18. * VIA VT82C686b - Updated to UDMA100
  19. * VIA VT8231 - UDMA100
  20. * VIA VT8233 - UDMA100
  21. * VIA VT8233a - UDMA133
  22. * VIA VT8233c - UDMA100
  23. * VIA VT8235 - UDMA133
  24. * VIA VT8237 - UDMA133
  25. * VIA VT8237S - UDMA133
  26. * VIA VT8251 - UDMA133
  27. *
  28. * Most registers remain compatible across chips. Others start reserved
  29. * and acquire sensible semantics if set to 1 (eg cable detect). A few
  30. * exceptions exist, notably around the FIFO settings.
  31. *
  32. * One additional quirk of the VIA design is that like ALi they use few
  33. * PCI IDs for a lot of chips.
  34. *
  35. * Based heavily on:
  36. *
  37. * Version 3.38
  38. *
  39. * VIA IDE driver for Linux. Supported southbridges:
  40. *
  41. * vt82c576, vt82c586, vt82c586a, vt82c586b, vt82c596a, vt82c596b,
  42. * vt82c686, vt82c686a, vt82c686b, vt8231, vt8233, vt8233c, vt8233a,
  43. * vt8235, vt8237
  44. *
  45. * Copyright (c) 2000-2002 Vojtech Pavlik
  46. *
  47. * Based on the work of:
  48. * Michel Aubry
  49. * Jeff Garzik
  50. * Andre Hedrick
  51. */
  52. #include <linux/kernel.h>
  53. #include <linux/module.h>
  54. #include <linux/pci.h>
  55. #include <linux/init.h>
  56. #include <linux/blkdev.h>
  57. #include <linux/delay.h>
  58. #include <scsi/scsi_host.h>
  59. #include <linux/libata.h>
  60. #include <linux/dmi.h>
  61. #define DRV_NAME "pata_via"
  62. #define DRV_VERSION "0.3.4"
  63. /*
  64. * The following comes directly from Vojtech Pavlik's ide/pci/via82cxxx
  65. * driver.
  66. */
  67. enum {
  68. VIA_UDMA = 0x007,
  69. VIA_UDMA_NONE = 0x000,
  70. VIA_UDMA_33 = 0x001,
  71. VIA_UDMA_66 = 0x002,
  72. VIA_UDMA_100 = 0x003,
  73. VIA_UDMA_133 = 0x004,
  74. VIA_BAD_PREQ = 0x010, /* Crashes if PREQ# till DDACK# set */
  75. VIA_BAD_CLK66 = 0x020, /* 66 MHz clock doesn't work correctly */
  76. VIA_SET_FIFO = 0x040, /* Needs to have FIFO split set */
  77. VIA_NO_UNMASK = 0x080, /* Doesn't work with IRQ unmasking on */
  78. VIA_BAD_ID = 0x100, /* Has wrong vendor ID (0x1107) */
  79. VIA_BAD_AST = 0x200, /* Don't touch Address Setup Timing */
  80. VIA_NO_ENABLES = 0x400, /* Has no enablebits */
  81. VIA_SATA_PATA = 0x800, /* SATA/PATA combined configuration */
  82. };
  83. enum {
  84. VIA_IDFLAG_SINGLE = (1 << 0), /* single channel controller) */
  85. };
  86. /*
  87. * VIA SouthBridge chips.
  88. */
  89. static const struct via_isa_bridge {
  90. const char *name;
  91. u16 id;
  92. u8 rev_min;
  93. u8 rev_max;
  94. u16 flags;
  95. } via_isa_bridges[] = {
  96. { "vx855", PCI_DEVICE_ID_VIA_VX855, 0x00, 0x2f,
  97. VIA_UDMA_133 | VIA_BAD_AST | VIA_SATA_PATA },
  98. { "vx800", PCI_DEVICE_ID_VIA_VX800, 0x00, 0x2f, VIA_UDMA_133 |
  99. VIA_BAD_AST | VIA_SATA_PATA },
  100. { "vt8261", PCI_DEVICE_ID_VIA_8261, 0x00, 0x2f,
  101. VIA_UDMA_133 | VIA_BAD_AST },
  102. { "vt8237s", PCI_DEVICE_ID_VIA_8237S, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  103. { "vt8251", PCI_DEVICE_ID_VIA_8251, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  104. { "cx700", PCI_DEVICE_ID_VIA_CX700, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST | VIA_SATA_PATA },
  105. { "vt6410", PCI_DEVICE_ID_VIA_6410, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST | VIA_NO_ENABLES },
  106. { "vt6415", PCI_DEVICE_ID_VIA_6415, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST | VIA_NO_ENABLES },
  107. { "vt8237a", PCI_DEVICE_ID_VIA_8237A, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  108. { "vt8237", PCI_DEVICE_ID_VIA_8237, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  109. { "vt8235", PCI_DEVICE_ID_VIA_8235, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  110. { "vt8233a", PCI_DEVICE_ID_VIA_8233A, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  111. { "vt8233c", PCI_DEVICE_ID_VIA_8233C_0, 0x00, 0x2f, VIA_UDMA_100 },
  112. { "vt8233", PCI_DEVICE_ID_VIA_8233_0, 0x00, 0x2f, VIA_UDMA_100 },
  113. { "vt8231", PCI_DEVICE_ID_VIA_8231, 0x00, 0x2f, VIA_UDMA_100 },
  114. { "vt82c686b", PCI_DEVICE_ID_VIA_82C686, 0x40, 0x4f, VIA_UDMA_100 },
  115. { "vt82c686a", PCI_DEVICE_ID_VIA_82C686, 0x10, 0x2f, VIA_UDMA_66 },
  116. { "vt82c686", PCI_DEVICE_ID_VIA_82C686, 0x00, 0x0f, VIA_UDMA_33 | VIA_BAD_CLK66 },
  117. { "vt82c596b", PCI_DEVICE_ID_VIA_82C596, 0x10, 0x2f, VIA_UDMA_66 },
  118. { "vt82c596a", PCI_DEVICE_ID_VIA_82C596, 0x00, 0x0f, VIA_UDMA_33 | VIA_BAD_CLK66 },
  119. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x47, 0x4f, VIA_UDMA_33 | VIA_SET_FIFO },
  120. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x40, 0x46, VIA_UDMA_33 | VIA_SET_FIFO | VIA_BAD_PREQ },
  121. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x30, 0x3f, VIA_UDMA_33 | VIA_SET_FIFO },
  122. { "vt82c586a", PCI_DEVICE_ID_VIA_82C586_0, 0x20, 0x2f, VIA_UDMA_33 | VIA_SET_FIFO },
  123. { "vt82c586", PCI_DEVICE_ID_VIA_82C586_0, 0x00, 0x0f, VIA_UDMA_NONE | VIA_SET_FIFO },
  124. { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, VIA_UDMA_NONE | VIA_SET_FIFO | VIA_NO_UNMASK },
  125. { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, VIA_UDMA_NONE | VIA_SET_FIFO | VIA_NO_UNMASK | VIA_BAD_ID },
  126. { "vtxxxx", PCI_DEVICE_ID_VIA_ANON, 0x00, 0x2f,
  127. VIA_UDMA_133 | VIA_BAD_AST },
  128. { NULL }
  129. };
  130. struct via_port {
  131. u8 cached_device;
  132. };
  133. /*
  134. * Cable special cases
  135. */
  136. static const struct dmi_system_id cable_dmi_table[] = {
  137. {
  138. .ident = "Acer Ferrari 3400",
  139. .matches = {
  140. DMI_MATCH(DMI_BOARD_VENDOR, "Acer,Inc."),
  141. DMI_MATCH(DMI_BOARD_NAME, "Ferrari 3400"),
  142. },
  143. },
  144. { }
  145. };
  146. static int via_cable_override(struct pci_dev *pdev)
  147. {
  148. /* Systems by DMI */
  149. if (dmi_check_system(cable_dmi_table))
  150. return 1;
  151. /* Arima W730-K8/Targa Visionary 811/... */
  152. if (pdev->subsystem_vendor == 0x161F && pdev->subsystem_device == 0x2032)
  153. return 1;
  154. return 0;
  155. }
  156. /**
  157. * via_cable_detect - cable detection
  158. * @ap: ATA port
  159. *
  160. * Perform cable detection. Actually for the VIA case the BIOS
  161. * already did this for us. We read the values provided by the
  162. * BIOS. If you are using an 8235 in a non-PC configuration you
  163. * may need to update this code.
  164. *
  165. * Hotplug also impacts on this.
  166. */
  167. static int via_cable_detect(struct ata_port *ap) {
  168. const struct via_isa_bridge *config = ap->host->private_data;
  169. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  170. u32 ata66;
  171. if (via_cable_override(pdev))
  172. return ATA_CBL_PATA40_SHORT;
  173. if ((config->flags & VIA_SATA_PATA) && ap->port_no == 0)
  174. return ATA_CBL_SATA;
  175. /* Early chips are 40 wire */
  176. if ((config->flags & VIA_UDMA) < VIA_UDMA_66)
  177. return ATA_CBL_PATA40;
  178. /* UDMA 66 chips have only drive side logic */
  179. else if ((config->flags & VIA_UDMA) < VIA_UDMA_100)
  180. return ATA_CBL_PATA_UNK;
  181. /* UDMA 100 or later */
  182. pci_read_config_dword(pdev, 0x50, &ata66);
  183. /* Check both the drive cable reporting bits, we might not have
  184. two drives */
  185. if (ata66 & (0x10100000 >> (16 * ap->port_no)))
  186. return ATA_CBL_PATA80;
  187. /* Check with ACPI so we can spot BIOS reported SATA bridges */
  188. if (ata_acpi_init_gtm(ap) &&
  189. ata_acpi_cbl_80wire(ap, ata_acpi_init_gtm(ap)))
  190. return ATA_CBL_PATA80;
  191. return ATA_CBL_PATA40;
  192. }
  193. static int via_pre_reset(struct ata_link *link, unsigned long deadline)
  194. {
  195. struct ata_port *ap = link->ap;
  196. const struct via_isa_bridge *config = ap->host->private_data;
  197. if (!(config->flags & VIA_NO_ENABLES)) {
  198. static const struct pci_bits via_enable_bits[] = {
  199. { 0x40, 1, 0x02, 0x02 },
  200. { 0x40, 1, 0x01, 0x01 }
  201. };
  202. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  203. if (!pci_test_config_bits(pdev, &via_enable_bits[ap->port_no]))
  204. return -ENOENT;
  205. }
  206. return ata_sff_prereset(link, deadline);
  207. }
  208. /**
  209. * via_do_set_mode - set initial PIO mode data
  210. * @ap: ATA interface
  211. * @adev: ATA device
  212. * @mode: ATA mode being programmed
  213. * @tdiv: Clocks per PCI clock
  214. * @set_ast: Set to program address setup
  215. * @udma_type: UDMA mode/format of registers
  216. *
  217. * Program the VIA registers for DMA and PIO modes. Uses the ata timing
  218. * support in order to compute modes.
  219. *
  220. * FIXME: Hotplug will require we serialize multiple mode changes
  221. * on the two channels.
  222. */
  223. static void via_do_set_mode(struct ata_port *ap, struct ata_device *adev, int mode, int tdiv, int set_ast, int udma_type)
  224. {
  225. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  226. struct ata_device *peer = ata_dev_pair(adev);
  227. struct ata_timing t, p;
  228. static int via_clock = 33333; /* Bus clock in kHZ - ought to be tunable one day */
  229. unsigned long T = 1000000000 / via_clock;
  230. unsigned long UT = T/tdiv;
  231. int ut;
  232. int offset = 3 - (2*ap->port_no) - adev->devno;
  233. /* Calculate the timing values we require */
  234. ata_timing_compute(adev, mode, &t, T, UT);
  235. /* We share 8bit timing so we must merge the constraints */
  236. if (peer) {
  237. if (peer->pio_mode) {
  238. ata_timing_compute(peer, peer->pio_mode, &p, T, UT);
  239. ata_timing_merge(&p, &t, &t, ATA_TIMING_8BIT);
  240. }
  241. }
  242. /* Address setup is programmable but breaks on UDMA133 setups */
  243. if (set_ast) {
  244. u8 setup; /* 2 bits per drive */
  245. int shift = 2 * offset;
  246. pci_read_config_byte(pdev, 0x4C, &setup);
  247. setup &= ~(3 << shift);
  248. setup |= clamp_val(t.setup, 1, 4) << shift; /* 1,4 or 1,4 - 1 FIXME */
  249. pci_write_config_byte(pdev, 0x4C, setup);
  250. }
  251. /* Load the PIO mode bits */
  252. pci_write_config_byte(pdev, 0x4F - ap->port_no,
  253. ((clamp_val(t.act8b, 1, 16) - 1) << 4) | (clamp_val(t.rec8b, 1, 16) - 1));
  254. pci_write_config_byte(pdev, 0x48 + offset,
  255. ((clamp_val(t.active, 1, 16) - 1) << 4) | (clamp_val(t.recover, 1, 16) - 1));
  256. /* Load the UDMA bits according to type */
  257. switch(udma_type) {
  258. default:
  259. /* BUG() ? */
  260. /* fall through */
  261. case 33:
  262. ut = t.udma ? (0xe0 | (clamp_val(t.udma, 2, 5) - 2)) : 0x03;
  263. break;
  264. case 66:
  265. ut = t.udma ? (0xe8 | (clamp_val(t.udma, 2, 9) - 2)) : 0x0f;
  266. break;
  267. case 100:
  268. ut = t.udma ? (0xe0 | (clamp_val(t.udma, 2, 9) - 2)) : 0x07;
  269. break;
  270. case 133:
  271. ut = t.udma ? (0xe0 | (clamp_val(t.udma, 2, 9) - 2)) : 0x07;
  272. break;
  273. }
  274. /* Set UDMA unless device is not UDMA capable */
  275. if (udma_type && t.udma) {
  276. u8 cable80_status;
  277. /* Get 80-wire cable detection bit */
  278. pci_read_config_byte(pdev, 0x50 + offset, &cable80_status);
  279. cable80_status &= 0x10;
  280. pci_write_config_byte(pdev, 0x50 + offset, ut | cable80_status);
  281. }
  282. }
  283. static void via_set_piomode(struct ata_port *ap, struct ata_device *adev)
  284. {
  285. const struct via_isa_bridge *config = ap->host->private_data;
  286. int set_ast = (config->flags & VIA_BAD_AST) ? 0 : 1;
  287. int mode = config->flags & VIA_UDMA;
  288. static u8 tclock[5] = { 1, 1, 2, 3, 4 };
  289. static u8 udma[5] = { 0, 33, 66, 100, 133 };
  290. via_do_set_mode(ap, adev, adev->pio_mode, tclock[mode], set_ast, udma[mode]);
  291. }
  292. static void via_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  293. {
  294. const struct via_isa_bridge *config = ap->host->private_data;
  295. int set_ast = (config->flags & VIA_BAD_AST) ? 0 : 1;
  296. int mode = config->flags & VIA_UDMA;
  297. static u8 tclock[5] = { 1, 1, 2, 3, 4 };
  298. static u8 udma[5] = { 0, 33, 66, 100, 133 };
  299. via_do_set_mode(ap, adev, adev->dma_mode, tclock[mode], set_ast, udma[mode]);
  300. }
  301. /**
  302. * via_tf_load - send taskfile registers to host controller
  303. * @ap: Port to which output is sent
  304. * @tf: ATA taskfile register set
  305. *
  306. * Outputs ATA taskfile to standard ATA host controller.
  307. *
  308. * Note: This is to fix the internal bug of via chipsets, which
  309. * will reset the device register after changing the IEN bit on
  310. * ctl register
  311. */
  312. static void via_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
  313. {
  314. struct ata_ioports *ioaddr = &ap->ioaddr;
  315. struct via_port *vp = ap->private_data;
  316. unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
  317. int newctl = 0;
  318. if (tf->ctl != ap->last_ctl) {
  319. iowrite8(tf->ctl, ioaddr->ctl_addr);
  320. ap->last_ctl = tf->ctl;
  321. ata_wait_idle(ap);
  322. newctl = 1;
  323. }
  324. if (tf->flags & ATA_TFLAG_DEVICE) {
  325. iowrite8(tf->device, ioaddr->device_addr);
  326. vp->cached_device = tf->device;
  327. } else if (newctl)
  328. iowrite8(vp->cached_device, ioaddr->device_addr);
  329. if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
  330. WARN_ON_ONCE(!ioaddr->ctl_addr);
  331. iowrite8(tf->hob_feature, ioaddr->feature_addr);
  332. iowrite8(tf->hob_nsect, ioaddr->nsect_addr);
  333. iowrite8(tf->hob_lbal, ioaddr->lbal_addr);
  334. iowrite8(tf->hob_lbam, ioaddr->lbam_addr);
  335. iowrite8(tf->hob_lbah, ioaddr->lbah_addr);
  336. VPRINTK("hob: feat 0x%X nsect 0x%X, lba 0x%X 0x%X 0x%X\n",
  337. tf->hob_feature,
  338. tf->hob_nsect,
  339. tf->hob_lbal,
  340. tf->hob_lbam,
  341. tf->hob_lbah);
  342. }
  343. if (is_addr) {
  344. iowrite8(tf->feature, ioaddr->feature_addr);
  345. iowrite8(tf->nsect, ioaddr->nsect_addr);
  346. iowrite8(tf->lbal, ioaddr->lbal_addr);
  347. iowrite8(tf->lbam, ioaddr->lbam_addr);
  348. iowrite8(tf->lbah, ioaddr->lbah_addr);
  349. VPRINTK("feat 0x%X nsect 0x%X lba 0x%X 0x%X 0x%X\n",
  350. tf->feature,
  351. tf->nsect,
  352. tf->lbal,
  353. tf->lbam,
  354. tf->lbah);
  355. }
  356. ata_wait_idle(ap);
  357. }
  358. static int via_port_start(struct ata_port *ap)
  359. {
  360. struct via_port *vp;
  361. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  362. int ret = ata_sff_port_start(ap);
  363. if (ret < 0)
  364. return ret;
  365. vp = devm_kzalloc(&pdev->dev, sizeof(struct via_port), GFP_KERNEL);
  366. if (vp == NULL)
  367. return -ENOMEM;
  368. ap->private_data = vp;
  369. return 0;
  370. }
  371. static struct scsi_host_template via_sht = {
  372. ATA_BMDMA_SHT(DRV_NAME),
  373. };
  374. static struct ata_port_operations via_port_ops = {
  375. .inherits = &ata_bmdma_port_ops,
  376. .cable_detect = via_cable_detect,
  377. .set_piomode = via_set_piomode,
  378. .set_dmamode = via_set_dmamode,
  379. .prereset = via_pre_reset,
  380. .sff_tf_load = via_tf_load,
  381. .port_start = via_port_start,
  382. };
  383. static struct ata_port_operations via_port_ops_noirq = {
  384. .inherits = &via_port_ops,
  385. .sff_data_xfer = ata_sff_data_xfer_noirq,
  386. };
  387. /**
  388. * via_config_fifo - set up the FIFO
  389. * @pdev: PCI device
  390. * @flags: configuration flags
  391. *
  392. * Set the FIFO properties for this device if necessary. Used both on
  393. * set up and on and the resume path
  394. */
  395. static void via_config_fifo(struct pci_dev *pdev, unsigned int flags)
  396. {
  397. u8 enable;
  398. /* 0x40 low bits indicate enabled channels */
  399. pci_read_config_byte(pdev, 0x40 , &enable);
  400. enable &= 3;
  401. if (flags & VIA_SET_FIFO) {
  402. static const u8 fifo_setting[4] = {0x00, 0x60, 0x00, 0x20};
  403. u8 fifo;
  404. pci_read_config_byte(pdev, 0x43, &fifo);
  405. /* Clear PREQ# until DDACK# for errata */
  406. if (flags & VIA_BAD_PREQ)
  407. fifo &= 0x7F;
  408. else
  409. fifo &= 0x9f;
  410. /* Turn on FIFO for enabled channels */
  411. fifo |= fifo_setting[enable];
  412. pci_write_config_byte(pdev, 0x43, fifo);
  413. }
  414. }
  415. /**
  416. * via_init_one - discovery callback
  417. * @pdev: PCI device
  418. * @id: PCI table info
  419. *
  420. * A VIA IDE interface has been discovered. Figure out what revision
  421. * and perform configuration work before handing it to the ATA layer
  422. */
  423. static int via_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  424. {
  425. /* Early VIA without UDMA support */
  426. static const struct ata_port_info via_mwdma_info = {
  427. .flags = ATA_FLAG_SLAVE_POSS,
  428. .pio_mask = ATA_PIO4,
  429. .mwdma_mask = ATA_MWDMA2,
  430. .port_ops = &via_port_ops
  431. };
  432. /* Ditto with IRQ masking required */
  433. static const struct ata_port_info via_mwdma_info_borked = {
  434. .flags = ATA_FLAG_SLAVE_POSS,
  435. .pio_mask = ATA_PIO4,
  436. .mwdma_mask = ATA_MWDMA2,
  437. .port_ops = &via_port_ops_noirq,
  438. };
  439. /* VIA UDMA 33 devices (and borked 66) */
  440. static const struct ata_port_info via_udma33_info = {
  441. .flags = ATA_FLAG_SLAVE_POSS,
  442. .pio_mask = ATA_PIO4,
  443. .mwdma_mask = ATA_MWDMA2,
  444. .udma_mask = ATA_UDMA2,
  445. .port_ops = &via_port_ops
  446. };
  447. /* VIA UDMA 66 devices */
  448. static const struct ata_port_info via_udma66_info = {
  449. .flags = ATA_FLAG_SLAVE_POSS,
  450. .pio_mask = ATA_PIO4,
  451. .mwdma_mask = ATA_MWDMA2,
  452. .udma_mask = ATA_UDMA4,
  453. .port_ops = &via_port_ops
  454. };
  455. /* VIA UDMA 100 devices */
  456. static const struct ata_port_info via_udma100_info = {
  457. .flags = ATA_FLAG_SLAVE_POSS,
  458. .pio_mask = ATA_PIO4,
  459. .mwdma_mask = ATA_MWDMA2,
  460. .udma_mask = ATA_UDMA5,
  461. .port_ops = &via_port_ops
  462. };
  463. /* UDMA133 with bad AST (All current 133) */
  464. static const struct ata_port_info via_udma133_info = {
  465. .flags = ATA_FLAG_SLAVE_POSS,
  466. .pio_mask = ATA_PIO4,
  467. .mwdma_mask = ATA_MWDMA2,
  468. .udma_mask = ATA_UDMA6, /* FIXME: should check north bridge */
  469. .port_ops = &via_port_ops
  470. };
  471. const struct ata_port_info *ppi[] = { NULL, NULL };
  472. struct pci_dev *isa = NULL;
  473. const struct via_isa_bridge *config;
  474. static int printed_version;
  475. u8 enable;
  476. u32 timing;
  477. unsigned long flags = id->driver_data;
  478. int rc;
  479. if (!printed_version++)
  480. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  481. rc = pcim_enable_device(pdev);
  482. if (rc)
  483. return rc;
  484. if (flags & VIA_IDFLAG_SINGLE)
  485. ppi[1] = &ata_dummy_port_info;
  486. /* To find out how the IDE will behave and what features we
  487. actually have to look at the bridge not the IDE controller */
  488. for (config = via_isa_bridges; config->id != PCI_DEVICE_ID_VIA_ANON;
  489. config++)
  490. if ((isa = pci_get_device(PCI_VENDOR_ID_VIA +
  491. !!(config->flags & VIA_BAD_ID),
  492. config->id, NULL))) {
  493. if (isa->revision >= config->rev_min &&
  494. isa->revision <= config->rev_max)
  495. break;
  496. pci_dev_put(isa);
  497. }
  498. pci_dev_put(isa);
  499. if (!(config->flags & VIA_NO_ENABLES)) {
  500. /* 0x40 low bits indicate enabled channels */
  501. pci_read_config_byte(pdev, 0x40 , &enable);
  502. enable &= 3;
  503. if (enable == 0)
  504. return -ENODEV;
  505. }
  506. /* Initialise the FIFO for the enabled channels. */
  507. via_config_fifo(pdev, config->flags);
  508. /* Clock set up */
  509. switch(config->flags & VIA_UDMA) {
  510. case VIA_UDMA_NONE:
  511. if (config->flags & VIA_NO_UNMASK)
  512. ppi[0] = &via_mwdma_info_borked;
  513. else
  514. ppi[0] = &via_mwdma_info;
  515. break;
  516. case VIA_UDMA_33:
  517. ppi[0] = &via_udma33_info;
  518. break;
  519. case VIA_UDMA_66:
  520. ppi[0] = &via_udma66_info;
  521. /* The 66 MHz devices require we enable the clock */
  522. pci_read_config_dword(pdev, 0x50, &timing);
  523. timing |= 0x80008;
  524. pci_write_config_dword(pdev, 0x50, timing);
  525. break;
  526. case VIA_UDMA_100:
  527. ppi[0] = &via_udma100_info;
  528. break;
  529. case VIA_UDMA_133:
  530. ppi[0] = &via_udma133_info;
  531. break;
  532. default:
  533. WARN_ON(1);
  534. return -ENODEV;
  535. }
  536. if (config->flags & VIA_BAD_CLK66) {
  537. /* Disable the 66MHz clock on problem devices */
  538. pci_read_config_dword(pdev, 0x50, &timing);
  539. timing &= ~0x80008;
  540. pci_write_config_dword(pdev, 0x50, timing);
  541. }
  542. /* We have established the device type, now fire it up */
  543. return ata_pci_sff_init_one(pdev, ppi, &via_sht, (void *)config);
  544. }
  545. #ifdef CONFIG_PM
  546. /**
  547. * via_reinit_one - reinit after resume
  548. * @pdev; PCI device
  549. *
  550. * Called when the VIA PATA device is resumed. We must then
  551. * reconfigure the fifo and other setup we may have altered. In
  552. * addition the kernel needs to have the resume methods on PCI
  553. * quirk supported.
  554. */
  555. static int via_reinit_one(struct pci_dev *pdev)
  556. {
  557. u32 timing;
  558. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  559. const struct via_isa_bridge *config = host->private_data;
  560. int rc;
  561. rc = ata_pci_device_do_resume(pdev);
  562. if (rc)
  563. return rc;
  564. via_config_fifo(pdev, config->flags);
  565. if ((config->flags & VIA_UDMA) == VIA_UDMA_66) {
  566. /* The 66 MHz devices require we enable the clock */
  567. pci_read_config_dword(pdev, 0x50, &timing);
  568. timing |= 0x80008;
  569. pci_write_config_dword(pdev, 0x50, timing);
  570. }
  571. if (config->flags & VIA_BAD_CLK66) {
  572. /* Disable the 66MHz clock on problem devices */
  573. pci_read_config_dword(pdev, 0x50, &timing);
  574. timing &= ~0x80008;
  575. pci_write_config_dword(pdev, 0x50, timing);
  576. }
  577. ata_host_resume(host);
  578. return 0;
  579. }
  580. #endif
  581. static const struct pci_device_id via[] = {
  582. { PCI_VDEVICE(VIA, 0x0415), },
  583. { PCI_VDEVICE(VIA, 0x0571), },
  584. { PCI_VDEVICE(VIA, 0x0581), },
  585. { PCI_VDEVICE(VIA, 0x1571), },
  586. { PCI_VDEVICE(VIA, 0x3164), },
  587. { PCI_VDEVICE(VIA, 0x5324), },
  588. { PCI_VDEVICE(VIA, 0xC409), VIA_IDFLAG_SINGLE },
  589. { },
  590. };
  591. static struct pci_driver via_pci_driver = {
  592. .name = DRV_NAME,
  593. .id_table = via,
  594. .probe = via_init_one,
  595. .remove = ata_pci_remove_one,
  596. #ifdef CONFIG_PM
  597. .suspend = ata_pci_device_suspend,
  598. .resume = via_reinit_one,
  599. #endif
  600. };
  601. static int __init via_init(void)
  602. {
  603. return pci_register_driver(&via_pci_driver);
  604. }
  605. static void __exit via_exit(void)
  606. {
  607. pci_unregister_driver(&via_pci_driver);
  608. }
  609. MODULE_AUTHOR("Alan Cox");
  610. MODULE_DESCRIPTION("low-level driver for VIA PATA");
  611. MODULE_LICENSE("GPL");
  612. MODULE_DEVICE_TABLE(pci, via);
  613. MODULE_VERSION(DRV_VERSION);
  614. module_init(via_init);
  615. module_exit(via_exit);