pata_atiixp.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281
  1. /*
  2. * pata_atiixp.c - ATI PATA for new ATA layer
  3. * (C) 2005 Red Hat Inc
  4. *
  5. * Based on
  6. *
  7. * linux/drivers/ide/pci/atiixp.c Version 0.01-bart2 Feb. 26, 2004
  8. *
  9. * Copyright (C) 2003 ATI Inc. <hyu@ati.com>
  10. * Copyright (C) 2004 Bartlomiej Zolnierkiewicz
  11. *
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/pci.h>
  16. #include <linux/init.h>
  17. #include <linux/blkdev.h>
  18. #include <linux/delay.h>
  19. #include <scsi/scsi_host.h>
  20. #include <linux/libata.h>
  21. #define DRV_NAME "pata_atiixp"
  22. #define DRV_VERSION "0.4.6"
  23. enum {
  24. ATIIXP_IDE_PIO_TIMING = 0x40,
  25. ATIIXP_IDE_MWDMA_TIMING = 0x44,
  26. ATIIXP_IDE_PIO_CONTROL = 0x48,
  27. ATIIXP_IDE_PIO_MODE = 0x4a,
  28. ATIIXP_IDE_UDMA_CONTROL = 0x54,
  29. ATIIXP_IDE_UDMA_MODE = 0x56
  30. };
  31. static int atiixp_cable_detect(struct ata_port *ap)
  32. {
  33. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  34. u8 udma;
  35. /* Hack from drivers/ide/pci. Really we want to know how to do the
  36. raw detection not play follow the bios mode guess */
  37. pci_read_config_byte(pdev, ATIIXP_IDE_UDMA_MODE + ap->port_no, &udma);
  38. if ((udma & 0x07) >= 0x04 || (udma & 0x70) >= 0x40)
  39. return ATA_CBL_PATA80;
  40. return ATA_CBL_PATA40;
  41. }
  42. /**
  43. * atiixp_set_pio_timing - set initial PIO mode data
  44. * @ap: ATA interface
  45. * @adev: ATA device
  46. *
  47. * Called by both the pio and dma setup functions to set the controller
  48. * timings for PIO transfers. We must load both the mode number and
  49. * timing values into the controller.
  50. */
  51. static void atiixp_set_pio_timing(struct ata_port *ap, struct ata_device *adev, int pio)
  52. {
  53. static u8 pio_timings[5] = { 0x5D, 0x47, 0x34, 0x22, 0x20 };
  54. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  55. int dn = 2 * ap->port_no + adev->devno;
  56. /* Check this is correct - the order is odd in both drivers */
  57. int timing_shift = (16 * ap->port_no) + 8 * (adev->devno ^ 1);
  58. u16 pio_mode_data, pio_timing_data;
  59. pci_read_config_word(pdev, ATIIXP_IDE_PIO_MODE, &pio_mode_data);
  60. pio_mode_data &= ~(0x7 << (4 * dn));
  61. pio_mode_data |= pio << (4 * dn);
  62. pci_write_config_word(pdev, ATIIXP_IDE_PIO_MODE, pio_mode_data);
  63. pci_read_config_word(pdev, ATIIXP_IDE_PIO_TIMING, &pio_timing_data);
  64. pio_timing_data &= ~(0xFF << timing_shift);
  65. pio_timing_data |= (pio_timings[pio] << timing_shift);
  66. pci_write_config_word(pdev, ATIIXP_IDE_PIO_TIMING, pio_timing_data);
  67. }
  68. /**
  69. * atiixp_set_piomode - set initial PIO mode data
  70. * @ap: ATA interface
  71. * @adev: ATA device
  72. *
  73. * Called to do the PIO mode setup. We use a shared helper for this
  74. * as the DMA setup must also adjust the PIO timing information.
  75. */
  76. static void atiixp_set_piomode(struct ata_port *ap, struct ata_device *adev)
  77. {
  78. atiixp_set_pio_timing(ap, adev, adev->pio_mode - XFER_PIO_0);
  79. }
  80. /**
  81. * atiixp_set_dmamode - set initial DMA mode data
  82. * @ap: ATA interface
  83. * @adev: ATA device
  84. *
  85. * Called to do the DMA mode setup. We use timing tables for most
  86. * modes but must tune an appropriate PIO mode to match.
  87. */
  88. static void atiixp_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  89. {
  90. static u8 mwdma_timings[5] = { 0x77, 0x21, 0x20 };
  91. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  92. int dma = adev->dma_mode;
  93. int dn = 2 * ap->port_no + adev->devno;
  94. int wanted_pio;
  95. if (adev->dma_mode >= XFER_UDMA_0) {
  96. u16 udma_mode_data;
  97. dma -= XFER_UDMA_0;
  98. pci_read_config_word(pdev, ATIIXP_IDE_UDMA_MODE, &udma_mode_data);
  99. udma_mode_data &= ~(0x7 << (4 * dn));
  100. udma_mode_data |= dma << (4 * dn);
  101. pci_write_config_word(pdev, ATIIXP_IDE_UDMA_MODE, udma_mode_data);
  102. } else {
  103. u16 mwdma_timing_data;
  104. /* Check this is correct - the order is odd in both drivers */
  105. int timing_shift = (16 * ap->port_no) + 8 * (adev->devno ^ 1);
  106. dma -= XFER_MW_DMA_0;
  107. pci_read_config_word(pdev, ATIIXP_IDE_MWDMA_TIMING, &mwdma_timing_data);
  108. mwdma_timing_data &= ~(0xFF << timing_shift);
  109. mwdma_timing_data |= (mwdma_timings[dma] << timing_shift);
  110. pci_write_config_word(pdev, ATIIXP_IDE_MWDMA_TIMING, mwdma_timing_data);
  111. }
  112. /*
  113. * We must now look at the PIO mode situation. We may need to
  114. * adjust the PIO mode to keep the timings acceptable
  115. */
  116. if (adev->dma_mode >= XFER_MW_DMA_2)
  117. wanted_pio = 4;
  118. else if (adev->dma_mode == XFER_MW_DMA_1)
  119. wanted_pio = 3;
  120. else if (adev->dma_mode == XFER_MW_DMA_0)
  121. wanted_pio = 0;
  122. else BUG();
  123. if (adev->pio_mode != wanted_pio)
  124. atiixp_set_pio_timing(ap, adev, wanted_pio);
  125. }
  126. /**
  127. * atiixp_bmdma_start - DMA start callback
  128. * @qc: Command in progress
  129. *
  130. * When DMA begins we need to ensure that the UDMA control
  131. * register for the channel is correctly set.
  132. *
  133. * Note: The host lock held by the libata layer protects
  134. * us from two channels both trying to set DMA bits at once
  135. */
  136. static void atiixp_bmdma_start(struct ata_queued_cmd *qc)
  137. {
  138. struct ata_port *ap = qc->ap;
  139. struct ata_device *adev = qc->dev;
  140. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  141. int dn = (2 * ap->port_no) + adev->devno;
  142. u16 tmp16;
  143. pci_read_config_word(pdev, ATIIXP_IDE_UDMA_CONTROL, &tmp16);
  144. if (ata_using_udma(adev))
  145. tmp16 |= (1 << dn);
  146. else
  147. tmp16 &= ~(1 << dn);
  148. pci_write_config_word(pdev, ATIIXP_IDE_UDMA_CONTROL, tmp16);
  149. ata_bmdma_start(qc);
  150. }
  151. /**
  152. * atiixp_dma_stop - DMA stop callback
  153. * @qc: Command in progress
  154. *
  155. * DMA has completed. Clear the UDMA flag as the next operations will
  156. * be PIO ones not UDMA data transfer.
  157. *
  158. * Note: The host lock held by the libata layer protects
  159. * us from two channels both trying to set DMA bits at once
  160. */
  161. static void atiixp_bmdma_stop(struct ata_queued_cmd *qc)
  162. {
  163. struct ata_port *ap = qc->ap;
  164. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  165. int dn = (2 * ap->port_no) + qc->dev->devno;
  166. u16 tmp16;
  167. pci_read_config_word(pdev, ATIIXP_IDE_UDMA_CONTROL, &tmp16);
  168. tmp16 &= ~(1 << dn);
  169. pci_write_config_word(pdev, ATIIXP_IDE_UDMA_CONTROL, tmp16);
  170. ata_bmdma_stop(qc);
  171. }
  172. static struct scsi_host_template atiixp_sht = {
  173. ATA_BMDMA_SHT(DRV_NAME),
  174. .sg_tablesize = LIBATA_DUMB_MAX_PRD,
  175. };
  176. static struct ata_port_operations atiixp_port_ops = {
  177. .inherits = &ata_bmdma_port_ops,
  178. .qc_prep = ata_sff_dumb_qc_prep,
  179. .bmdma_start = atiixp_bmdma_start,
  180. .bmdma_stop = atiixp_bmdma_stop,
  181. .cable_detect = atiixp_cable_detect,
  182. .set_piomode = atiixp_set_piomode,
  183. .set_dmamode = atiixp_set_dmamode,
  184. };
  185. static int atiixp_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  186. {
  187. static const struct ata_port_info info = {
  188. .flags = ATA_FLAG_SLAVE_POSS,
  189. .pio_mask = ATA_PIO4,
  190. .mwdma_mask = ATA_MWDMA12_ONLY,
  191. .udma_mask = ATA_UDMA5,
  192. .port_ops = &atiixp_port_ops
  193. };
  194. static const struct pci_bits atiixp_enable_bits[] = {
  195. { 0x48, 1, 0x01, 0x00 },
  196. { 0x48, 1, 0x08, 0x00 }
  197. };
  198. const struct ata_port_info *ppi[] = { &info, &info };
  199. int i;
  200. for (i = 0; i < 2; i++)
  201. if (!pci_test_config_bits(pdev, &atiixp_enable_bits[i]))
  202. ppi[i] = &ata_dummy_port_info;
  203. return ata_pci_sff_init_one(pdev, ppi, &atiixp_sht, NULL);
  204. }
  205. static const struct pci_device_id atiixp[] = {
  206. { PCI_VDEVICE(ATI, PCI_DEVICE_ID_ATI_IXP200_IDE), },
  207. { PCI_VDEVICE(ATI, PCI_DEVICE_ID_ATI_IXP300_IDE), },
  208. { PCI_VDEVICE(ATI, PCI_DEVICE_ID_ATI_IXP400_IDE), },
  209. { PCI_VDEVICE(ATI, PCI_DEVICE_ID_ATI_IXP600_IDE), },
  210. { PCI_VDEVICE(ATI, PCI_DEVICE_ID_ATI_IXP700_IDE), },
  211. { },
  212. };
  213. static struct pci_driver atiixp_pci_driver = {
  214. .name = DRV_NAME,
  215. .id_table = atiixp,
  216. .probe = atiixp_init_one,
  217. .remove = ata_pci_remove_one,
  218. #ifdef CONFIG_PM
  219. .resume = ata_pci_device_resume,
  220. .suspend = ata_pci_device_suspend,
  221. #endif
  222. };
  223. static int __init atiixp_init(void)
  224. {
  225. return pci_register_driver(&atiixp_pci_driver);
  226. }
  227. static void __exit atiixp_exit(void)
  228. {
  229. pci_unregister_driver(&atiixp_pci_driver);
  230. }
  231. MODULE_AUTHOR("Alan Cox");
  232. MODULE_DESCRIPTION("low-level driver for ATI IXP200/300/400");
  233. MODULE_LICENSE("GPL");
  234. MODULE_DEVICE_TABLE(pci, atiixp);
  235. MODULE_VERSION(DRV_VERSION);
  236. module_init(atiixp_init);
  237. module_exit(atiixp_exit);