cpu_64.c 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174
  1. /*
  2. * Suspend and hibernation support for x86-64
  3. *
  4. * Distribute under GPLv2
  5. *
  6. * Copyright (c) 2007 Rafael J. Wysocki <rjw@sisk.pl>
  7. * Copyright (c) 2002 Pavel Machek <pavel@suse.cz>
  8. * Copyright (c) 2001 Patrick Mochel <mochel@osdl.org>
  9. */
  10. #include <linux/smp.h>
  11. #include <linux/suspend.h>
  12. #include <asm/proto.h>
  13. #include <asm/page.h>
  14. #include <asm/pgtable.h>
  15. #include <asm/mtrr.h>
  16. #include <asm/xcr.h>
  17. #include <asm/suspend.h>
  18. static void fix_processor_context(void);
  19. struct saved_context saved_context;
  20. /**
  21. * __save_processor_state - save CPU registers before creating a
  22. * hibernation image and before restoring the memory state from it
  23. * @ctxt - structure to store the registers contents in
  24. *
  25. * NOTE: If there is a CPU register the modification of which by the
  26. * boot kernel (ie. the kernel used for loading the hibernation image)
  27. * might affect the operations of the restored target kernel (ie. the one
  28. * saved in the hibernation image), then its contents must be saved by this
  29. * function. In other words, if kernel A is hibernated and different
  30. * kernel B is used for loading the hibernation image into memory, the
  31. * kernel A's __save_processor_state() function must save all registers
  32. * needed by kernel A, so that it can operate correctly after the resume
  33. * regardless of what kernel B does in the meantime.
  34. */
  35. static void __save_processor_state(struct saved_context *ctxt)
  36. {
  37. kernel_fpu_begin();
  38. /*
  39. * descriptor tables
  40. */
  41. store_gdt((struct desc_ptr *)&ctxt->gdt_limit);
  42. store_idt((struct desc_ptr *)&ctxt->idt_limit);
  43. store_tr(ctxt->tr);
  44. /* XMM0..XMM15 should be handled by kernel_fpu_begin(). */
  45. /*
  46. * segment registers
  47. */
  48. asm volatile ("movw %%ds, %0" : "=m" (ctxt->ds));
  49. asm volatile ("movw %%es, %0" : "=m" (ctxt->es));
  50. asm volatile ("movw %%fs, %0" : "=m" (ctxt->fs));
  51. asm volatile ("movw %%gs, %0" : "=m" (ctxt->gs));
  52. asm volatile ("movw %%ss, %0" : "=m" (ctxt->ss));
  53. rdmsrl(MSR_FS_BASE, ctxt->fs_base);
  54. rdmsrl(MSR_GS_BASE, ctxt->gs_base);
  55. rdmsrl(MSR_KERNEL_GS_BASE, ctxt->gs_kernel_base);
  56. mtrr_save_fixed_ranges(NULL);
  57. /*
  58. * control registers
  59. */
  60. rdmsrl(MSR_EFER, ctxt->efer);
  61. ctxt->cr0 = read_cr0();
  62. ctxt->cr2 = read_cr2();
  63. ctxt->cr3 = read_cr3();
  64. ctxt->cr4 = read_cr4();
  65. ctxt->cr8 = read_cr8();
  66. }
  67. void save_processor_state(void)
  68. {
  69. __save_processor_state(&saved_context);
  70. }
  71. static void do_fpu_end(void)
  72. {
  73. /*
  74. * Restore FPU regs if necessary
  75. */
  76. kernel_fpu_end();
  77. }
  78. /**
  79. * __restore_processor_state - restore the contents of CPU registers saved
  80. * by __save_processor_state()
  81. * @ctxt - structure to load the registers contents from
  82. */
  83. static void __restore_processor_state(struct saved_context *ctxt)
  84. {
  85. /*
  86. * control registers
  87. */
  88. wrmsrl(MSR_EFER, ctxt->efer);
  89. write_cr8(ctxt->cr8);
  90. write_cr4(ctxt->cr4);
  91. write_cr3(ctxt->cr3);
  92. write_cr2(ctxt->cr2);
  93. write_cr0(ctxt->cr0);
  94. /*
  95. * now restore the descriptor tables to their proper values
  96. * ltr is done i fix_processor_context().
  97. */
  98. load_gdt((const struct desc_ptr *)&ctxt->gdt_limit);
  99. load_idt((const struct desc_ptr *)&ctxt->idt_limit);
  100. /*
  101. * segment registers
  102. */
  103. asm volatile ("movw %0, %%ds" :: "r" (ctxt->ds));
  104. asm volatile ("movw %0, %%es" :: "r" (ctxt->es));
  105. asm volatile ("movw %0, %%fs" :: "r" (ctxt->fs));
  106. load_gs_index(ctxt->gs);
  107. asm volatile ("movw %0, %%ss" :: "r" (ctxt->ss));
  108. wrmsrl(MSR_FS_BASE, ctxt->fs_base);
  109. wrmsrl(MSR_GS_BASE, ctxt->gs_base);
  110. wrmsrl(MSR_KERNEL_GS_BASE, ctxt->gs_kernel_base);
  111. /*
  112. * restore XCR0 for xsave capable cpu's.
  113. */
  114. if (cpu_has_xsave)
  115. xsetbv(XCR_XFEATURE_ENABLED_MASK, pcntxt_mask);
  116. fix_processor_context();
  117. do_fpu_end();
  118. mtrr_ap_init();
  119. }
  120. void restore_processor_state(void)
  121. {
  122. __restore_processor_state(&saved_context);
  123. }
  124. static void fix_processor_context(void)
  125. {
  126. int cpu = smp_processor_id();
  127. struct tss_struct *t = &per_cpu(init_tss, cpu);
  128. /*
  129. * This just modifies memory; should not be necessary. But... This
  130. * is necessary, because 386 hardware has concept of busy TSS or some
  131. * similar stupidity.
  132. */
  133. set_tss_desc(cpu, t);
  134. get_cpu_gdt_table(cpu)[GDT_ENTRY_TSS].type = 9;
  135. syscall_init(); /* This sets MSR_*STAR and related */
  136. load_TR_desc(); /* This does ltr */
  137. load_LDT(&current->active_mm->context); /* This does lldt */
  138. /*
  139. * Now maybe reload the debug registers
  140. */
  141. if (current->thread.debugreg7){
  142. loaddebug(&current->thread, 0);
  143. loaddebug(&current->thread, 1);
  144. loaddebug(&current->thread, 2);
  145. loaddebug(&current->thread, 3);
  146. /* no 4 and 5 */
  147. loaddebug(&current->thread, 6);
  148. loaddebug(&current->thread, 7);
  149. }
  150. }