x86.c 108 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * derived from drivers/kvm/kvm_main.c
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. * Copyright (C) 2008 Qumranet, Inc.
  8. * Copyright IBM Corporation, 2008
  9. *
  10. * Authors:
  11. * Avi Kivity <avi@qumranet.com>
  12. * Yaniv Kamay <yaniv@qumranet.com>
  13. * Amit Shah <amit.shah@qumranet.com>
  14. * Ben-Ami Yassour <benami@il.ibm.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. */
  20. #include <linux/kvm_host.h>
  21. #include "irq.h"
  22. #include "mmu.h"
  23. #include "i8254.h"
  24. #include "tss.h"
  25. #include "kvm_cache_regs.h"
  26. #include "x86.h"
  27. #include <linux/clocksource.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/kvm.h>
  30. #include <linux/fs.h>
  31. #include <linux/vmalloc.h>
  32. #include <linux/module.h>
  33. #include <linux/mman.h>
  34. #include <linux/highmem.h>
  35. #include <linux/iommu.h>
  36. #include <linux/intel-iommu.h>
  37. #include <linux/cpufreq.h>
  38. #include <asm/uaccess.h>
  39. #include <asm/msr.h>
  40. #include <asm/desc.h>
  41. #include <asm/mtrr.h>
  42. #define MAX_IO_MSRS 256
  43. #define CR0_RESERVED_BITS \
  44. (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
  45. | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
  46. | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
  47. #define CR4_RESERVED_BITS \
  48. (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
  49. | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
  50. | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR \
  51. | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE))
  52. #define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
  53. /* EFER defaults:
  54. * - enable syscall per default because its emulated by KVM
  55. * - enable LME and LMA per default on 64 bit KVM
  56. */
  57. #ifdef CONFIG_X86_64
  58. static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffafeULL;
  59. #else
  60. static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffffeULL;
  61. #endif
  62. #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
  63. #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
  64. static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
  65. struct kvm_cpuid_entry2 __user *entries);
  66. struct kvm_cpuid_entry2 *kvm_find_cpuid_entry(struct kvm_vcpu *vcpu,
  67. u32 function, u32 index);
  68. struct kvm_x86_ops *kvm_x86_ops;
  69. EXPORT_SYMBOL_GPL(kvm_x86_ops);
  70. struct kvm_stats_debugfs_item debugfs_entries[] = {
  71. { "pf_fixed", VCPU_STAT(pf_fixed) },
  72. { "pf_guest", VCPU_STAT(pf_guest) },
  73. { "tlb_flush", VCPU_STAT(tlb_flush) },
  74. { "invlpg", VCPU_STAT(invlpg) },
  75. { "exits", VCPU_STAT(exits) },
  76. { "io_exits", VCPU_STAT(io_exits) },
  77. { "mmio_exits", VCPU_STAT(mmio_exits) },
  78. { "signal_exits", VCPU_STAT(signal_exits) },
  79. { "irq_window", VCPU_STAT(irq_window_exits) },
  80. { "nmi_window", VCPU_STAT(nmi_window_exits) },
  81. { "halt_exits", VCPU_STAT(halt_exits) },
  82. { "halt_wakeup", VCPU_STAT(halt_wakeup) },
  83. { "hypercalls", VCPU_STAT(hypercalls) },
  84. { "request_irq", VCPU_STAT(request_irq_exits) },
  85. { "request_nmi", VCPU_STAT(request_nmi_exits) },
  86. { "irq_exits", VCPU_STAT(irq_exits) },
  87. { "host_state_reload", VCPU_STAT(host_state_reload) },
  88. { "efer_reload", VCPU_STAT(efer_reload) },
  89. { "fpu_reload", VCPU_STAT(fpu_reload) },
  90. { "insn_emulation", VCPU_STAT(insn_emulation) },
  91. { "insn_emulation_fail", VCPU_STAT(insn_emulation_fail) },
  92. { "irq_injections", VCPU_STAT(irq_injections) },
  93. { "nmi_injections", VCPU_STAT(nmi_injections) },
  94. { "mmu_shadow_zapped", VM_STAT(mmu_shadow_zapped) },
  95. { "mmu_pte_write", VM_STAT(mmu_pte_write) },
  96. { "mmu_pte_updated", VM_STAT(mmu_pte_updated) },
  97. { "mmu_pde_zapped", VM_STAT(mmu_pde_zapped) },
  98. { "mmu_flooded", VM_STAT(mmu_flooded) },
  99. { "mmu_recycled", VM_STAT(mmu_recycled) },
  100. { "mmu_cache_miss", VM_STAT(mmu_cache_miss) },
  101. { "mmu_unsync", VM_STAT(mmu_unsync) },
  102. { "mmu_unsync_global", VM_STAT(mmu_unsync_global) },
  103. { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
  104. { "largepages", VM_STAT(lpages) },
  105. { NULL }
  106. };
  107. unsigned long segment_base(u16 selector)
  108. {
  109. struct descriptor_table gdt;
  110. struct desc_struct *d;
  111. unsigned long table_base;
  112. unsigned long v;
  113. if (selector == 0)
  114. return 0;
  115. asm("sgdt %0" : "=m"(gdt));
  116. table_base = gdt.base;
  117. if (selector & 4) { /* from ldt */
  118. u16 ldt_selector;
  119. asm("sldt %0" : "=g"(ldt_selector));
  120. table_base = segment_base(ldt_selector);
  121. }
  122. d = (struct desc_struct *)(table_base + (selector & ~7));
  123. v = d->base0 | ((unsigned long)d->base1 << 16) |
  124. ((unsigned long)d->base2 << 24);
  125. #ifdef CONFIG_X86_64
  126. if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
  127. v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
  128. #endif
  129. return v;
  130. }
  131. EXPORT_SYMBOL_GPL(segment_base);
  132. u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
  133. {
  134. if (irqchip_in_kernel(vcpu->kvm))
  135. return vcpu->arch.apic_base;
  136. else
  137. return vcpu->arch.apic_base;
  138. }
  139. EXPORT_SYMBOL_GPL(kvm_get_apic_base);
  140. void kvm_set_apic_base(struct kvm_vcpu *vcpu, u64 data)
  141. {
  142. /* TODO: reserve bits check */
  143. if (irqchip_in_kernel(vcpu->kvm))
  144. kvm_lapic_set_base(vcpu, data);
  145. else
  146. vcpu->arch.apic_base = data;
  147. }
  148. EXPORT_SYMBOL_GPL(kvm_set_apic_base);
  149. void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
  150. {
  151. WARN_ON(vcpu->arch.exception.pending);
  152. vcpu->arch.exception.pending = true;
  153. vcpu->arch.exception.has_error_code = false;
  154. vcpu->arch.exception.nr = nr;
  155. }
  156. EXPORT_SYMBOL_GPL(kvm_queue_exception);
  157. void kvm_inject_page_fault(struct kvm_vcpu *vcpu, unsigned long addr,
  158. u32 error_code)
  159. {
  160. ++vcpu->stat.pf_guest;
  161. if (vcpu->arch.exception.pending) {
  162. if (vcpu->arch.exception.nr == PF_VECTOR) {
  163. printk(KERN_DEBUG "kvm: inject_page_fault:"
  164. " double fault 0x%lx\n", addr);
  165. vcpu->arch.exception.nr = DF_VECTOR;
  166. vcpu->arch.exception.error_code = 0;
  167. } else if (vcpu->arch.exception.nr == DF_VECTOR) {
  168. /* triple fault -> shutdown */
  169. set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
  170. }
  171. return;
  172. }
  173. vcpu->arch.cr2 = addr;
  174. kvm_queue_exception_e(vcpu, PF_VECTOR, error_code);
  175. }
  176. void kvm_inject_nmi(struct kvm_vcpu *vcpu)
  177. {
  178. vcpu->arch.nmi_pending = 1;
  179. }
  180. EXPORT_SYMBOL_GPL(kvm_inject_nmi);
  181. void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
  182. {
  183. WARN_ON(vcpu->arch.exception.pending);
  184. vcpu->arch.exception.pending = true;
  185. vcpu->arch.exception.has_error_code = true;
  186. vcpu->arch.exception.nr = nr;
  187. vcpu->arch.exception.error_code = error_code;
  188. }
  189. EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
  190. static void __queue_exception(struct kvm_vcpu *vcpu)
  191. {
  192. kvm_x86_ops->queue_exception(vcpu, vcpu->arch.exception.nr,
  193. vcpu->arch.exception.has_error_code,
  194. vcpu->arch.exception.error_code);
  195. }
  196. /*
  197. * Load the pae pdptrs. Return true is they are all valid.
  198. */
  199. int load_pdptrs(struct kvm_vcpu *vcpu, unsigned long cr3)
  200. {
  201. gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
  202. unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
  203. int i;
  204. int ret;
  205. u64 pdpte[ARRAY_SIZE(vcpu->arch.pdptrs)];
  206. ret = kvm_read_guest_page(vcpu->kvm, pdpt_gfn, pdpte,
  207. offset * sizeof(u64), sizeof(pdpte));
  208. if (ret < 0) {
  209. ret = 0;
  210. goto out;
  211. }
  212. for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
  213. if ((pdpte[i] & 1) && (pdpte[i] & 0xfffffff0000001e6ull)) {
  214. ret = 0;
  215. goto out;
  216. }
  217. }
  218. ret = 1;
  219. memcpy(vcpu->arch.pdptrs, pdpte, sizeof(vcpu->arch.pdptrs));
  220. out:
  221. return ret;
  222. }
  223. EXPORT_SYMBOL_GPL(load_pdptrs);
  224. static bool pdptrs_changed(struct kvm_vcpu *vcpu)
  225. {
  226. u64 pdpte[ARRAY_SIZE(vcpu->arch.pdptrs)];
  227. bool changed = true;
  228. int r;
  229. if (is_long_mode(vcpu) || !is_pae(vcpu))
  230. return false;
  231. r = kvm_read_guest(vcpu->kvm, vcpu->arch.cr3 & ~31u, pdpte, sizeof(pdpte));
  232. if (r < 0)
  233. goto out;
  234. changed = memcmp(pdpte, vcpu->arch.pdptrs, sizeof(pdpte)) != 0;
  235. out:
  236. return changed;
  237. }
  238. void kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  239. {
  240. if (cr0 & CR0_RESERVED_BITS) {
  241. printk(KERN_DEBUG "set_cr0: 0x%lx #GP, reserved bits 0x%lx\n",
  242. cr0, vcpu->arch.cr0);
  243. kvm_inject_gp(vcpu, 0);
  244. return;
  245. }
  246. if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD)) {
  247. printk(KERN_DEBUG "set_cr0: #GP, CD == 0 && NW == 1\n");
  248. kvm_inject_gp(vcpu, 0);
  249. return;
  250. }
  251. if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE)) {
  252. printk(KERN_DEBUG "set_cr0: #GP, set PG flag "
  253. "and a clear PE flag\n");
  254. kvm_inject_gp(vcpu, 0);
  255. return;
  256. }
  257. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  258. #ifdef CONFIG_X86_64
  259. if ((vcpu->arch.shadow_efer & EFER_LME)) {
  260. int cs_db, cs_l;
  261. if (!is_pae(vcpu)) {
  262. printk(KERN_DEBUG "set_cr0: #GP, start paging "
  263. "in long mode while PAE is disabled\n");
  264. kvm_inject_gp(vcpu, 0);
  265. return;
  266. }
  267. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  268. if (cs_l) {
  269. printk(KERN_DEBUG "set_cr0: #GP, start paging "
  270. "in long mode while CS.L == 1\n");
  271. kvm_inject_gp(vcpu, 0);
  272. return;
  273. }
  274. } else
  275. #endif
  276. if (is_pae(vcpu) && !load_pdptrs(vcpu, vcpu->arch.cr3)) {
  277. printk(KERN_DEBUG "set_cr0: #GP, pdptrs "
  278. "reserved bits\n");
  279. kvm_inject_gp(vcpu, 0);
  280. return;
  281. }
  282. }
  283. kvm_x86_ops->set_cr0(vcpu, cr0);
  284. vcpu->arch.cr0 = cr0;
  285. kvm_mmu_sync_global(vcpu);
  286. kvm_mmu_reset_context(vcpu);
  287. return;
  288. }
  289. EXPORT_SYMBOL_GPL(kvm_set_cr0);
  290. void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
  291. {
  292. kvm_set_cr0(vcpu, (vcpu->arch.cr0 & ~0x0ful) | (msw & 0x0f));
  293. KVMTRACE_1D(LMSW, vcpu,
  294. (u32)((vcpu->arch.cr0 & ~0x0ful) | (msw & 0x0f)),
  295. handler);
  296. }
  297. EXPORT_SYMBOL_GPL(kvm_lmsw);
  298. void kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  299. {
  300. if (cr4 & CR4_RESERVED_BITS) {
  301. printk(KERN_DEBUG "set_cr4: #GP, reserved bits\n");
  302. kvm_inject_gp(vcpu, 0);
  303. return;
  304. }
  305. if (is_long_mode(vcpu)) {
  306. if (!(cr4 & X86_CR4_PAE)) {
  307. printk(KERN_DEBUG "set_cr4: #GP, clearing PAE while "
  308. "in long mode\n");
  309. kvm_inject_gp(vcpu, 0);
  310. return;
  311. }
  312. } else if (is_paging(vcpu) && !is_pae(vcpu) && (cr4 & X86_CR4_PAE)
  313. && !load_pdptrs(vcpu, vcpu->arch.cr3)) {
  314. printk(KERN_DEBUG "set_cr4: #GP, pdptrs reserved bits\n");
  315. kvm_inject_gp(vcpu, 0);
  316. return;
  317. }
  318. if (cr4 & X86_CR4_VMXE) {
  319. printk(KERN_DEBUG "set_cr4: #GP, setting VMXE\n");
  320. kvm_inject_gp(vcpu, 0);
  321. return;
  322. }
  323. kvm_x86_ops->set_cr4(vcpu, cr4);
  324. vcpu->arch.cr4 = cr4;
  325. vcpu->arch.mmu.base_role.cr4_pge = (cr4 & X86_CR4_PGE) && !tdp_enabled;
  326. kvm_mmu_sync_global(vcpu);
  327. kvm_mmu_reset_context(vcpu);
  328. }
  329. EXPORT_SYMBOL_GPL(kvm_set_cr4);
  330. void kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  331. {
  332. if (cr3 == vcpu->arch.cr3 && !pdptrs_changed(vcpu)) {
  333. kvm_mmu_sync_roots(vcpu);
  334. kvm_mmu_flush_tlb(vcpu);
  335. return;
  336. }
  337. if (is_long_mode(vcpu)) {
  338. if (cr3 & CR3_L_MODE_RESERVED_BITS) {
  339. printk(KERN_DEBUG "set_cr3: #GP, reserved bits\n");
  340. kvm_inject_gp(vcpu, 0);
  341. return;
  342. }
  343. } else {
  344. if (is_pae(vcpu)) {
  345. if (cr3 & CR3_PAE_RESERVED_BITS) {
  346. printk(KERN_DEBUG
  347. "set_cr3: #GP, reserved bits\n");
  348. kvm_inject_gp(vcpu, 0);
  349. return;
  350. }
  351. if (is_paging(vcpu) && !load_pdptrs(vcpu, cr3)) {
  352. printk(KERN_DEBUG "set_cr3: #GP, pdptrs "
  353. "reserved bits\n");
  354. kvm_inject_gp(vcpu, 0);
  355. return;
  356. }
  357. }
  358. /*
  359. * We don't check reserved bits in nonpae mode, because
  360. * this isn't enforced, and VMware depends on this.
  361. */
  362. }
  363. /*
  364. * Does the new cr3 value map to physical memory? (Note, we
  365. * catch an invalid cr3 even in real-mode, because it would
  366. * cause trouble later on when we turn on paging anyway.)
  367. *
  368. * A real CPU would silently accept an invalid cr3 and would
  369. * attempt to use it - with largely undefined (and often hard
  370. * to debug) behavior on the guest side.
  371. */
  372. if (unlikely(!gfn_to_memslot(vcpu->kvm, cr3 >> PAGE_SHIFT)))
  373. kvm_inject_gp(vcpu, 0);
  374. else {
  375. vcpu->arch.cr3 = cr3;
  376. vcpu->arch.mmu.new_cr3(vcpu);
  377. }
  378. }
  379. EXPORT_SYMBOL_GPL(kvm_set_cr3);
  380. void kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
  381. {
  382. if (cr8 & CR8_RESERVED_BITS) {
  383. printk(KERN_DEBUG "set_cr8: #GP, reserved bits 0x%lx\n", cr8);
  384. kvm_inject_gp(vcpu, 0);
  385. return;
  386. }
  387. if (irqchip_in_kernel(vcpu->kvm))
  388. kvm_lapic_set_tpr(vcpu, cr8);
  389. else
  390. vcpu->arch.cr8 = cr8;
  391. }
  392. EXPORT_SYMBOL_GPL(kvm_set_cr8);
  393. unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
  394. {
  395. if (irqchip_in_kernel(vcpu->kvm))
  396. return kvm_lapic_get_cr8(vcpu);
  397. else
  398. return vcpu->arch.cr8;
  399. }
  400. EXPORT_SYMBOL_GPL(kvm_get_cr8);
  401. static inline u32 bit(int bitno)
  402. {
  403. return 1 << (bitno & 31);
  404. }
  405. /*
  406. * List of msr numbers which we expose to userspace through KVM_GET_MSRS
  407. * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
  408. *
  409. * This list is modified at module load time to reflect the
  410. * capabilities of the host cpu.
  411. */
  412. static u32 msrs_to_save[] = {
  413. MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
  414. MSR_K6_STAR,
  415. #ifdef CONFIG_X86_64
  416. MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
  417. #endif
  418. MSR_IA32_TIME_STAMP_COUNTER, MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
  419. MSR_IA32_PERF_STATUS, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA
  420. };
  421. static unsigned num_msrs_to_save;
  422. static u32 emulated_msrs[] = {
  423. MSR_IA32_MISC_ENABLE,
  424. };
  425. static void set_efer(struct kvm_vcpu *vcpu, u64 efer)
  426. {
  427. if (efer & efer_reserved_bits) {
  428. printk(KERN_DEBUG "set_efer: 0x%llx #GP, reserved bits\n",
  429. efer);
  430. kvm_inject_gp(vcpu, 0);
  431. return;
  432. }
  433. if (is_paging(vcpu)
  434. && (vcpu->arch.shadow_efer & EFER_LME) != (efer & EFER_LME)) {
  435. printk(KERN_DEBUG "set_efer: #GP, change LME while paging\n");
  436. kvm_inject_gp(vcpu, 0);
  437. return;
  438. }
  439. if (efer & EFER_FFXSR) {
  440. struct kvm_cpuid_entry2 *feat;
  441. feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  442. if (!feat || !(feat->edx & bit(X86_FEATURE_FXSR_OPT))) {
  443. printk(KERN_DEBUG "set_efer: #GP, enable FFXSR w/o CPUID capability\n");
  444. kvm_inject_gp(vcpu, 0);
  445. return;
  446. }
  447. }
  448. if (efer & EFER_SVME) {
  449. struct kvm_cpuid_entry2 *feat;
  450. feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  451. if (!feat || !(feat->ecx & bit(X86_FEATURE_SVM))) {
  452. printk(KERN_DEBUG "set_efer: #GP, enable SVM w/o SVM\n");
  453. kvm_inject_gp(vcpu, 0);
  454. return;
  455. }
  456. }
  457. kvm_x86_ops->set_efer(vcpu, efer);
  458. efer &= ~EFER_LMA;
  459. efer |= vcpu->arch.shadow_efer & EFER_LMA;
  460. vcpu->arch.shadow_efer = efer;
  461. }
  462. void kvm_enable_efer_bits(u64 mask)
  463. {
  464. efer_reserved_bits &= ~mask;
  465. }
  466. EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
  467. /*
  468. * Writes msr value into into the appropriate "register".
  469. * Returns 0 on success, non-0 otherwise.
  470. * Assumes vcpu_load() was already called.
  471. */
  472. int kvm_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  473. {
  474. return kvm_x86_ops->set_msr(vcpu, msr_index, data);
  475. }
  476. /*
  477. * Adapt set_msr() to msr_io()'s calling convention
  478. */
  479. static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
  480. {
  481. return kvm_set_msr(vcpu, index, *data);
  482. }
  483. static void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock)
  484. {
  485. static int version;
  486. struct pvclock_wall_clock wc;
  487. struct timespec now, sys, boot;
  488. if (!wall_clock)
  489. return;
  490. version++;
  491. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  492. /*
  493. * The guest calculates current wall clock time by adding
  494. * system time (updated by kvm_write_guest_time below) to the
  495. * wall clock specified here. guest system time equals host
  496. * system time for us, thus we must fill in host boot time here.
  497. */
  498. now = current_kernel_time();
  499. ktime_get_ts(&sys);
  500. boot = ns_to_timespec(timespec_to_ns(&now) - timespec_to_ns(&sys));
  501. wc.sec = boot.tv_sec;
  502. wc.nsec = boot.tv_nsec;
  503. wc.version = version;
  504. kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
  505. version++;
  506. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  507. }
  508. static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
  509. {
  510. uint32_t quotient, remainder;
  511. /* Don't try to replace with do_div(), this one calculates
  512. * "(dividend << 32) / divisor" */
  513. __asm__ ( "divl %4"
  514. : "=a" (quotient), "=d" (remainder)
  515. : "0" (0), "1" (dividend), "r" (divisor) );
  516. return quotient;
  517. }
  518. static void kvm_set_time_scale(uint32_t tsc_khz, struct pvclock_vcpu_time_info *hv_clock)
  519. {
  520. uint64_t nsecs = 1000000000LL;
  521. int32_t shift = 0;
  522. uint64_t tps64;
  523. uint32_t tps32;
  524. tps64 = tsc_khz * 1000LL;
  525. while (tps64 > nsecs*2) {
  526. tps64 >>= 1;
  527. shift--;
  528. }
  529. tps32 = (uint32_t)tps64;
  530. while (tps32 <= (uint32_t)nsecs) {
  531. tps32 <<= 1;
  532. shift++;
  533. }
  534. hv_clock->tsc_shift = shift;
  535. hv_clock->tsc_to_system_mul = div_frac(nsecs, tps32);
  536. pr_debug("%s: tsc_khz %u, tsc_shift %d, tsc_mul %u\n",
  537. __func__, tsc_khz, hv_clock->tsc_shift,
  538. hv_clock->tsc_to_system_mul);
  539. }
  540. static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
  541. static void kvm_write_guest_time(struct kvm_vcpu *v)
  542. {
  543. struct timespec ts;
  544. unsigned long flags;
  545. struct kvm_vcpu_arch *vcpu = &v->arch;
  546. void *shared_kaddr;
  547. if ((!vcpu->time_page))
  548. return;
  549. if (unlikely(vcpu->hv_clock_tsc_khz != __get_cpu_var(cpu_tsc_khz))) {
  550. kvm_set_time_scale(__get_cpu_var(cpu_tsc_khz), &vcpu->hv_clock);
  551. vcpu->hv_clock_tsc_khz = __get_cpu_var(cpu_tsc_khz);
  552. }
  553. /* Keep irq disabled to prevent changes to the clock */
  554. local_irq_save(flags);
  555. kvm_get_msr(v, MSR_IA32_TIME_STAMP_COUNTER,
  556. &vcpu->hv_clock.tsc_timestamp);
  557. ktime_get_ts(&ts);
  558. local_irq_restore(flags);
  559. /* With all the info we got, fill in the values */
  560. vcpu->hv_clock.system_time = ts.tv_nsec +
  561. (NSEC_PER_SEC * (u64)ts.tv_sec);
  562. /*
  563. * The interface expects us to write an even number signaling that the
  564. * update is finished. Since the guest won't see the intermediate
  565. * state, we just increase by 2 at the end.
  566. */
  567. vcpu->hv_clock.version += 2;
  568. shared_kaddr = kmap_atomic(vcpu->time_page, KM_USER0);
  569. memcpy(shared_kaddr + vcpu->time_offset, &vcpu->hv_clock,
  570. sizeof(vcpu->hv_clock));
  571. kunmap_atomic(shared_kaddr, KM_USER0);
  572. mark_page_dirty(v->kvm, vcpu->time >> PAGE_SHIFT);
  573. }
  574. static int kvm_request_guest_time_update(struct kvm_vcpu *v)
  575. {
  576. struct kvm_vcpu_arch *vcpu = &v->arch;
  577. if (!vcpu->time_page)
  578. return 0;
  579. set_bit(KVM_REQ_KVMCLOCK_UPDATE, &v->requests);
  580. return 1;
  581. }
  582. static bool msr_mtrr_valid(unsigned msr)
  583. {
  584. switch (msr) {
  585. case 0x200 ... 0x200 + 2 * KVM_NR_VAR_MTRR - 1:
  586. case MSR_MTRRfix64K_00000:
  587. case MSR_MTRRfix16K_80000:
  588. case MSR_MTRRfix16K_A0000:
  589. case MSR_MTRRfix4K_C0000:
  590. case MSR_MTRRfix4K_C8000:
  591. case MSR_MTRRfix4K_D0000:
  592. case MSR_MTRRfix4K_D8000:
  593. case MSR_MTRRfix4K_E0000:
  594. case MSR_MTRRfix4K_E8000:
  595. case MSR_MTRRfix4K_F0000:
  596. case MSR_MTRRfix4K_F8000:
  597. case MSR_MTRRdefType:
  598. case MSR_IA32_CR_PAT:
  599. return true;
  600. case 0x2f8:
  601. return true;
  602. }
  603. return false;
  604. }
  605. static int set_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  606. {
  607. u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
  608. if (!msr_mtrr_valid(msr))
  609. return 1;
  610. if (msr == MSR_MTRRdefType) {
  611. vcpu->arch.mtrr_state.def_type = data;
  612. vcpu->arch.mtrr_state.enabled = (data & 0xc00) >> 10;
  613. } else if (msr == MSR_MTRRfix64K_00000)
  614. p[0] = data;
  615. else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
  616. p[1 + msr - MSR_MTRRfix16K_80000] = data;
  617. else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
  618. p[3 + msr - MSR_MTRRfix4K_C0000] = data;
  619. else if (msr == MSR_IA32_CR_PAT)
  620. vcpu->arch.pat = data;
  621. else { /* Variable MTRRs */
  622. int idx, is_mtrr_mask;
  623. u64 *pt;
  624. idx = (msr - 0x200) / 2;
  625. is_mtrr_mask = msr - 0x200 - 2 * idx;
  626. if (!is_mtrr_mask)
  627. pt =
  628. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
  629. else
  630. pt =
  631. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
  632. *pt = data;
  633. }
  634. kvm_mmu_reset_context(vcpu);
  635. return 0;
  636. }
  637. int kvm_set_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  638. {
  639. switch (msr) {
  640. case MSR_EFER:
  641. set_efer(vcpu, data);
  642. break;
  643. case MSR_IA32_MC0_STATUS:
  644. pr_unimpl(vcpu, "%s: MSR_IA32_MC0_STATUS 0x%llx, nop\n",
  645. __func__, data);
  646. break;
  647. case MSR_IA32_MCG_STATUS:
  648. pr_unimpl(vcpu, "%s: MSR_IA32_MCG_STATUS 0x%llx, nop\n",
  649. __func__, data);
  650. break;
  651. case MSR_IA32_MCG_CTL:
  652. pr_unimpl(vcpu, "%s: MSR_IA32_MCG_CTL 0x%llx, nop\n",
  653. __func__, data);
  654. break;
  655. case MSR_IA32_DEBUGCTLMSR:
  656. if (!data) {
  657. /* We support the non-activated case already */
  658. break;
  659. } else if (data & ~(DEBUGCTLMSR_LBR | DEBUGCTLMSR_BTF)) {
  660. /* Values other than LBR and BTF are vendor-specific,
  661. thus reserved and should throw a #GP */
  662. return 1;
  663. }
  664. pr_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTLMSR 0x%llx, nop\n",
  665. __func__, data);
  666. break;
  667. case MSR_IA32_UCODE_REV:
  668. case MSR_IA32_UCODE_WRITE:
  669. case MSR_VM_HSAVE_PA:
  670. break;
  671. case 0x200 ... 0x2ff:
  672. return set_msr_mtrr(vcpu, msr, data);
  673. case MSR_IA32_APICBASE:
  674. kvm_set_apic_base(vcpu, data);
  675. break;
  676. case MSR_IA32_MISC_ENABLE:
  677. vcpu->arch.ia32_misc_enable_msr = data;
  678. break;
  679. case MSR_KVM_WALL_CLOCK:
  680. vcpu->kvm->arch.wall_clock = data;
  681. kvm_write_wall_clock(vcpu->kvm, data);
  682. break;
  683. case MSR_KVM_SYSTEM_TIME: {
  684. if (vcpu->arch.time_page) {
  685. kvm_release_page_dirty(vcpu->arch.time_page);
  686. vcpu->arch.time_page = NULL;
  687. }
  688. vcpu->arch.time = data;
  689. /* we verify if the enable bit is set... */
  690. if (!(data & 1))
  691. break;
  692. /* ...but clean it before doing the actual write */
  693. vcpu->arch.time_offset = data & ~(PAGE_MASK | 1);
  694. vcpu->arch.time_page =
  695. gfn_to_page(vcpu->kvm, data >> PAGE_SHIFT);
  696. if (is_error_page(vcpu->arch.time_page)) {
  697. kvm_release_page_clean(vcpu->arch.time_page);
  698. vcpu->arch.time_page = NULL;
  699. }
  700. kvm_request_guest_time_update(vcpu);
  701. break;
  702. }
  703. default:
  704. pr_unimpl(vcpu, "unhandled wrmsr: 0x%x data %llx\n", msr, data);
  705. return 1;
  706. }
  707. return 0;
  708. }
  709. EXPORT_SYMBOL_GPL(kvm_set_msr_common);
  710. /*
  711. * Reads an msr value (of 'msr_index') into 'pdata'.
  712. * Returns 0 on success, non-0 otherwise.
  713. * Assumes vcpu_load() was already called.
  714. */
  715. int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  716. {
  717. return kvm_x86_ops->get_msr(vcpu, msr_index, pdata);
  718. }
  719. static int get_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  720. {
  721. u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
  722. if (!msr_mtrr_valid(msr))
  723. return 1;
  724. if (msr == MSR_MTRRdefType)
  725. *pdata = vcpu->arch.mtrr_state.def_type +
  726. (vcpu->arch.mtrr_state.enabled << 10);
  727. else if (msr == MSR_MTRRfix64K_00000)
  728. *pdata = p[0];
  729. else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
  730. *pdata = p[1 + msr - MSR_MTRRfix16K_80000];
  731. else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
  732. *pdata = p[3 + msr - MSR_MTRRfix4K_C0000];
  733. else if (msr == MSR_IA32_CR_PAT)
  734. *pdata = vcpu->arch.pat;
  735. else { /* Variable MTRRs */
  736. int idx, is_mtrr_mask;
  737. u64 *pt;
  738. idx = (msr - 0x200) / 2;
  739. is_mtrr_mask = msr - 0x200 - 2 * idx;
  740. if (!is_mtrr_mask)
  741. pt =
  742. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
  743. else
  744. pt =
  745. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
  746. *pdata = *pt;
  747. }
  748. return 0;
  749. }
  750. int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  751. {
  752. u64 data;
  753. switch (msr) {
  754. case 0xc0010010: /* SYSCFG */
  755. case 0xc0010015: /* HWCR */
  756. case MSR_IA32_PLATFORM_ID:
  757. case MSR_IA32_P5_MC_ADDR:
  758. case MSR_IA32_P5_MC_TYPE:
  759. case MSR_IA32_MC0_CTL:
  760. case MSR_IA32_MCG_STATUS:
  761. case MSR_IA32_MCG_CAP:
  762. case MSR_IA32_MCG_CTL:
  763. case MSR_IA32_MC0_MISC:
  764. case MSR_IA32_MC0_MISC+4:
  765. case MSR_IA32_MC0_MISC+8:
  766. case MSR_IA32_MC0_MISC+12:
  767. case MSR_IA32_MC0_MISC+16:
  768. case MSR_IA32_MC0_MISC+20:
  769. case MSR_IA32_UCODE_REV:
  770. case MSR_IA32_EBL_CR_POWERON:
  771. case MSR_IA32_DEBUGCTLMSR:
  772. case MSR_IA32_LASTBRANCHFROMIP:
  773. case MSR_IA32_LASTBRANCHTOIP:
  774. case MSR_IA32_LASTINTFROMIP:
  775. case MSR_IA32_LASTINTTOIP:
  776. case MSR_VM_HSAVE_PA:
  777. data = 0;
  778. break;
  779. case MSR_MTRRcap:
  780. data = 0x500 | KVM_NR_VAR_MTRR;
  781. break;
  782. case 0x200 ... 0x2ff:
  783. return get_msr_mtrr(vcpu, msr, pdata);
  784. case 0xcd: /* fsb frequency */
  785. data = 3;
  786. break;
  787. case MSR_IA32_APICBASE:
  788. data = kvm_get_apic_base(vcpu);
  789. break;
  790. case MSR_IA32_MISC_ENABLE:
  791. data = vcpu->arch.ia32_misc_enable_msr;
  792. break;
  793. case MSR_IA32_PERF_STATUS:
  794. /* TSC increment by tick */
  795. data = 1000ULL;
  796. /* CPU multiplier */
  797. data |= (((uint64_t)4ULL) << 40);
  798. break;
  799. case MSR_EFER:
  800. data = vcpu->arch.shadow_efer;
  801. break;
  802. case MSR_KVM_WALL_CLOCK:
  803. data = vcpu->kvm->arch.wall_clock;
  804. break;
  805. case MSR_KVM_SYSTEM_TIME:
  806. data = vcpu->arch.time;
  807. break;
  808. default:
  809. pr_unimpl(vcpu, "unhandled rdmsr: 0x%x\n", msr);
  810. return 1;
  811. }
  812. *pdata = data;
  813. return 0;
  814. }
  815. EXPORT_SYMBOL_GPL(kvm_get_msr_common);
  816. /*
  817. * Read or write a bunch of msrs. All parameters are kernel addresses.
  818. *
  819. * @return number of msrs set successfully.
  820. */
  821. static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
  822. struct kvm_msr_entry *entries,
  823. int (*do_msr)(struct kvm_vcpu *vcpu,
  824. unsigned index, u64 *data))
  825. {
  826. int i;
  827. vcpu_load(vcpu);
  828. down_read(&vcpu->kvm->slots_lock);
  829. for (i = 0; i < msrs->nmsrs; ++i)
  830. if (do_msr(vcpu, entries[i].index, &entries[i].data))
  831. break;
  832. up_read(&vcpu->kvm->slots_lock);
  833. vcpu_put(vcpu);
  834. return i;
  835. }
  836. /*
  837. * Read or write a bunch of msrs. Parameters are user addresses.
  838. *
  839. * @return number of msrs set successfully.
  840. */
  841. static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
  842. int (*do_msr)(struct kvm_vcpu *vcpu,
  843. unsigned index, u64 *data),
  844. int writeback)
  845. {
  846. struct kvm_msrs msrs;
  847. struct kvm_msr_entry *entries;
  848. int r, n;
  849. unsigned size;
  850. r = -EFAULT;
  851. if (copy_from_user(&msrs, user_msrs, sizeof msrs))
  852. goto out;
  853. r = -E2BIG;
  854. if (msrs.nmsrs >= MAX_IO_MSRS)
  855. goto out;
  856. r = -ENOMEM;
  857. size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
  858. entries = vmalloc(size);
  859. if (!entries)
  860. goto out;
  861. r = -EFAULT;
  862. if (copy_from_user(entries, user_msrs->entries, size))
  863. goto out_free;
  864. r = n = __msr_io(vcpu, &msrs, entries, do_msr);
  865. if (r < 0)
  866. goto out_free;
  867. r = -EFAULT;
  868. if (writeback && copy_to_user(user_msrs->entries, entries, size))
  869. goto out_free;
  870. r = n;
  871. out_free:
  872. vfree(entries);
  873. out:
  874. return r;
  875. }
  876. int kvm_dev_ioctl_check_extension(long ext)
  877. {
  878. int r;
  879. switch (ext) {
  880. case KVM_CAP_IRQCHIP:
  881. case KVM_CAP_HLT:
  882. case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
  883. case KVM_CAP_SET_TSS_ADDR:
  884. case KVM_CAP_EXT_CPUID:
  885. case KVM_CAP_CLOCKSOURCE:
  886. case KVM_CAP_PIT:
  887. case KVM_CAP_NOP_IO_DELAY:
  888. case KVM_CAP_MP_STATE:
  889. case KVM_CAP_SYNC_MMU:
  890. case KVM_CAP_REINJECT_CONTROL:
  891. case KVM_CAP_IRQ_INJECT_STATUS:
  892. r = 1;
  893. break;
  894. case KVM_CAP_COALESCED_MMIO:
  895. r = KVM_COALESCED_MMIO_PAGE_OFFSET;
  896. break;
  897. case KVM_CAP_VAPIC:
  898. r = !kvm_x86_ops->cpu_has_accelerated_tpr();
  899. break;
  900. case KVM_CAP_NR_VCPUS:
  901. r = KVM_MAX_VCPUS;
  902. break;
  903. case KVM_CAP_NR_MEMSLOTS:
  904. r = KVM_MEMORY_SLOTS;
  905. break;
  906. case KVM_CAP_PV_MMU:
  907. r = !tdp_enabled;
  908. break;
  909. case KVM_CAP_IOMMU:
  910. r = iommu_found();
  911. break;
  912. default:
  913. r = 0;
  914. break;
  915. }
  916. return r;
  917. }
  918. long kvm_arch_dev_ioctl(struct file *filp,
  919. unsigned int ioctl, unsigned long arg)
  920. {
  921. void __user *argp = (void __user *)arg;
  922. long r;
  923. switch (ioctl) {
  924. case KVM_GET_MSR_INDEX_LIST: {
  925. struct kvm_msr_list __user *user_msr_list = argp;
  926. struct kvm_msr_list msr_list;
  927. unsigned n;
  928. r = -EFAULT;
  929. if (copy_from_user(&msr_list, user_msr_list, sizeof msr_list))
  930. goto out;
  931. n = msr_list.nmsrs;
  932. msr_list.nmsrs = num_msrs_to_save + ARRAY_SIZE(emulated_msrs);
  933. if (copy_to_user(user_msr_list, &msr_list, sizeof msr_list))
  934. goto out;
  935. r = -E2BIG;
  936. if (n < num_msrs_to_save)
  937. goto out;
  938. r = -EFAULT;
  939. if (copy_to_user(user_msr_list->indices, &msrs_to_save,
  940. num_msrs_to_save * sizeof(u32)))
  941. goto out;
  942. if (copy_to_user(user_msr_list->indices
  943. + num_msrs_to_save * sizeof(u32),
  944. &emulated_msrs,
  945. ARRAY_SIZE(emulated_msrs) * sizeof(u32)))
  946. goto out;
  947. r = 0;
  948. break;
  949. }
  950. case KVM_GET_SUPPORTED_CPUID: {
  951. struct kvm_cpuid2 __user *cpuid_arg = argp;
  952. struct kvm_cpuid2 cpuid;
  953. r = -EFAULT;
  954. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  955. goto out;
  956. r = kvm_dev_ioctl_get_supported_cpuid(&cpuid,
  957. cpuid_arg->entries);
  958. if (r)
  959. goto out;
  960. r = -EFAULT;
  961. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  962. goto out;
  963. r = 0;
  964. break;
  965. }
  966. default:
  967. r = -EINVAL;
  968. }
  969. out:
  970. return r;
  971. }
  972. void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  973. {
  974. kvm_x86_ops->vcpu_load(vcpu, cpu);
  975. kvm_request_guest_time_update(vcpu);
  976. }
  977. void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
  978. {
  979. kvm_x86_ops->vcpu_put(vcpu);
  980. kvm_put_guest_fpu(vcpu);
  981. }
  982. static int is_efer_nx(void)
  983. {
  984. unsigned long long efer = 0;
  985. rdmsrl_safe(MSR_EFER, &efer);
  986. return efer & EFER_NX;
  987. }
  988. static void cpuid_fix_nx_cap(struct kvm_vcpu *vcpu)
  989. {
  990. int i;
  991. struct kvm_cpuid_entry2 *e, *entry;
  992. entry = NULL;
  993. for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
  994. e = &vcpu->arch.cpuid_entries[i];
  995. if (e->function == 0x80000001) {
  996. entry = e;
  997. break;
  998. }
  999. }
  1000. if (entry && (entry->edx & (1 << 20)) && !is_efer_nx()) {
  1001. entry->edx &= ~(1 << 20);
  1002. printk(KERN_INFO "kvm: guest NX capability removed\n");
  1003. }
  1004. }
  1005. /* when an old userspace process fills a new kernel module */
  1006. static int kvm_vcpu_ioctl_set_cpuid(struct kvm_vcpu *vcpu,
  1007. struct kvm_cpuid *cpuid,
  1008. struct kvm_cpuid_entry __user *entries)
  1009. {
  1010. int r, i;
  1011. struct kvm_cpuid_entry *cpuid_entries;
  1012. r = -E2BIG;
  1013. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  1014. goto out;
  1015. r = -ENOMEM;
  1016. cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry) * cpuid->nent);
  1017. if (!cpuid_entries)
  1018. goto out;
  1019. r = -EFAULT;
  1020. if (copy_from_user(cpuid_entries, entries,
  1021. cpuid->nent * sizeof(struct kvm_cpuid_entry)))
  1022. goto out_free;
  1023. for (i = 0; i < cpuid->nent; i++) {
  1024. vcpu->arch.cpuid_entries[i].function = cpuid_entries[i].function;
  1025. vcpu->arch.cpuid_entries[i].eax = cpuid_entries[i].eax;
  1026. vcpu->arch.cpuid_entries[i].ebx = cpuid_entries[i].ebx;
  1027. vcpu->arch.cpuid_entries[i].ecx = cpuid_entries[i].ecx;
  1028. vcpu->arch.cpuid_entries[i].edx = cpuid_entries[i].edx;
  1029. vcpu->arch.cpuid_entries[i].index = 0;
  1030. vcpu->arch.cpuid_entries[i].flags = 0;
  1031. vcpu->arch.cpuid_entries[i].padding[0] = 0;
  1032. vcpu->arch.cpuid_entries[i].padding[1] = 0;
  1033. vcpu->arch.cpuid_entries[i].padding[2] = 0;
  1034. }
  1035. vcpu->arch.cpuid_nent = cpuid->nent;
  1036. cpuid_fix_nx_cap(vcpu);
  1037. r = 0;
  1038. out_free:
  1039. vfree(cpuid_entries);
  1040. out:
  1041. return r;
  1042. }
  1043. static int kvm_vcpu_ioctl_set_cpuid2(struct kvm_vcpu *vcpu,
  1044. struct kvm_cpuid2 *cpuid,
  1045. struct kvm_cpuid_entry2 __user *entries)
  1046. {
  1047. int r;
  1048. r = -E2BIG;
  1049. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  1050. goto out;
  1051. r = -EFAULT;
  1052. if (copy_from_user(&vcpu->arch.cpuid_entries, entries,
  1053. cpuid->nent * sizeof(struct kvm_cpuid_entry2)))
  1054. goto out;
  1055. vcpu->arch.cpuid_nent = cpuid->nent;
  1056. return 0;
  1057. out:
  1058. return r;
  1059. }
  1060. static int kvm_vcpu_ioctl_get_cpuid2(struct kvm_vcpu *vcpu,
  1061. struct kvm_cpuid2 *cpuid,
  1062. struct kvm_cpuid_entry2 __user *entries)
  1063. {
  1064. int r;
  1065. r = -E2BIG;
  1066. if (cpuid->nent < vcpu->arch.cpuid_nent)
  1067. goto out;
  1068. r = -EFAULT;
  1069. if (copy_to_user(entries, &vcpu->arch.cpuid_entries,
  1070. vcpu->arch.cpuid_nent * sizeof(struct kvm_cpuid_entry2)))
  1071. goto out;
  1072. return 0;
  1073. out:
  1074. cpuid->nent = vcpu->arch.cpuid_nent;
  1075. return r;
  1076. }
  1077. static void do_cpuid_1_ent(struct kvm_cpuid_entry2 *entry, u32 function,
  1078. u32 index)
  1079. {
  1080. entry->function = function;
  1081. entry->index = index;
  1082. cpuid_count(entry->function, entry->index,
  1083. &entry->eax, &entry->ebx, &entry->ecx, &entry->edx);
  1084. entry->flags = 0;
  1085. }
  1086. static void do_cpuid_ent(struct kvm_cpuid_entry2 *entry, u32 function,
  1087. u32 index, int *nent, int maxnent)
  1088. {
  1089. const u32 kvm_supported_word0_x86_features = bit(X86_FEATURE_FPU) |
  1090. bit(X86_FEATURE_VME) | bit(X86_FEATURE_DE) |
  1091. bit(X86_FEATURE_PSE) | bit(X86_FEATURE_TSC) |
  1092. bit(X86_FEATURE_MSR) | bit(X86_FEATURE_PAE) |
  1093. bit(X86_FEATURE_CX8) | bit(X86_FEATURE_APIC) |
  1094. bit(X86_FEATURE_SEP) | bit(X86_FEATURE_PGE) |
  1095. bit(X86_FEATURE_CMOV) | bit(X86_FEATURE_PSE36) |
  1096. bit(X86_FEATURE_CLFLSH) | bit(X86_FEATURE_MMX) |
  1097. bit(X86_FEATURE_FXSR) | bit(X86_FEATURE_XMM) |
  1098. bit(X86_FEATURE_XMM2) | bit(X86_FEATURE_SELFSNOOP);
  1099. const u32 kvm_supported_word1_x86_features = bit(X86_FEATURE_FPU) |
  1100. bit(X86_FEATURE_VME) | bit(X86_FEATURE_DE) |
  1101. bit(X86_FEATURE_PSE) | bit(X86_FEATURE_TSC) |
  1102. bit(X86_FEATURE_MSR) | bit(X86_FEATURE_PAE) |
  1103. bit(X86_FEATURE_CX8) | bit(X86_FEATURE_APIC) |
  1104. bit(X86_FEATURE_PGE) |
  1105. bit(X86_FEATURE_CMOV) | bit(X86_FEATURE_PSE36) |
  1106. bit(X86_FEATURE_MMX) | bit(X86_FEATURE_FXSR) |
  1107. bit(X86_FEATURE_SYSCALL) |
  1108. (is_efer_nx() ? bit(X86_FEATURE_NX) : 0) |
  1109. #ifdef CONFIG_X86_64
  1110. bit(X86_FEATURE_LM) |
  1111. #endif
  1112. bit(X86_FEATURE_FXSR_OPT) |
  1113. bit(X86_FEATURE_MMXEXT) |
  1114. bit(X86_FEATURE_3DNOWEXT) |
  1115. bit(X86_FEATURE_3DNOW);
  1116. const u32 kvm_supported_word3_x86_features =
  1117. bit(X86_FEATURE_XMM3) | bit(X86_FEATURE_CX16);
  1118. const u32 kvm_supported_word6_x86_features =
  1119. bit(X86_FEATURE_LAHF_LM) | bit(X86_FEATURE_CMP_LEGACY) |
  1120. bit(X86_FEATURE_SVM);
  1121. /* all calls to cpuid_count() should be made on the same cpu */
  1122. get_cpu();
  1123. do_cpuid_1_ent(entry, function, index);
  1124. ++*nent;
  1125. switch (function) {
  1126. case 0:
  1127. entry->eax = min(entry->eax, (u32)0xb);
  1128. break;
  1129. case 1:
  1130. entry->edx &= kvm_supported_word0_x86_features;
  1131. entry->ecx &= kvm_supported_word3_x86_features;
  1132. break;
  1133. /* function 2 entries are STATEFUL. That is, repeated cpuid commands
  1134. * may return different values. This forces us to get_cpu() before
  1135. * issuing the first command, and also to emulate this annoying behavior
  1136. * in kvm_emulate_cpuid() using KVM_CPUID_FLAG_STATE_READ_NEXT */
  1137. case 2: {
  1138. int t, times = entry->eax & 0xff;
  1139. entry->flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
  1140. entry->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
  1141. for (t = 1; t < times && *nent < maxnent; ++t) {
  1142. do_cpuid_1_ent(&entry[t], function, 0);
  1143. entry[t].flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
  1144. ++*nent;
  1145. }
  1146. break;
  1147. }
  1148. /* function 4 and 0xb have additional index. */
  1149. case 4: {
  1150. int i, cache_type;
  1151. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1152. /* read more entries until cache_type is zero */
  1153. for (i = 1; *nent < maxnent; ++i) {
  1154. cache_type = entry[i - 1].eax & 0x1f;
  1155. if (!cache_type)
  1156. break;
  1157. do_cpuid_1_ent(&entry[i], function, i);
  1158. entry[i].flags |=
  1159. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1160. ++*nent;
  1161. }
  1162. break;
  1163. }
  1164. case 0xb: {
  1165. int i, level_type;
  1166. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1167. /* read more entries until level_type is zero */
  1168. for (i = 1; *nent < maxnent; ++i) {
  1169. level_type = entry[i - 1].ecx & 0xff00;
  1170. if (!level_type)
  1171. break;
  1172. do_cpuid_1_ent(&entry[i], function, i);
  1173. entry[i].flags |=
  1174. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1175. ++*nent;
  1176. }
  1177. break;
  1178. }
  1179. case 0x80000000:
  1180. entry->eax = min(entry->eax, 0x8000001a);
  1181. break;
  1182. case 0x80000001:
  1183. entry->edx &= kvm_supported_word1_x86_features;
  1184. entry->ecx &= kvm_supported_word6_x86_features;
  1185. break;
  1186. }
  1187. put_cpu();
  1188. }
  1189. static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
  1190. struct kvm_cpuid_entry2 __user *entries)
  1191. {
  1192. struct kvm_cpuid_entry2 *cpuid_entries;
  1193. int limit, nent = 0, r = -E2BIG;
  1194. u32 func;
  1195. if (cpuid->nent < 1)
  1196. goto out;
  1197. r = -ENOMEM;
  1198. cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry2) * cpuid->nent);
  1199. if (!cpuid_entries)
  1200. goto out;
  1201. do_cpuid_ent(&cpuid_entries[0], 0, 0, &nent, cpuid->nent);
  1202. limit = cpuid_entries[0].eax;
  1203. for (func = 1; func <= limit && nent < cpuid->nent; ++func)
  1204. do_cpuid_ent(&cpuid_entries[nent], func, 0,
  1205. &nent, cpuid->nent);
  1206. r = -E2BIG;
  1207. if (nent >= cpuid->nent)
  1208. goto out_free;
  1209. do_cpuid_ent(&cpuid_entries[nent], 0x80000000, 0, &nent, cpuid->nent);
  1210. limit = cpuid_entries[nent - 1].eax;
  1211. for (func = 0x80000001; func <= limit && nent < cpuid->nent; ++func)
  1212. do_cpuid_ent(&cpuid_entries[nent], func, 0,
  1213. &nent, cpuid->nent);
  1214. r = -EFAULT;
  1215. if (copy_to_user(entries, cpuid_entries,
  1216. nent * sizeof(struct kvm_cpuid_entry2)))
  1217. goto out_free;
  1218. cpuid->nent = nent;
  1219. r = 0;
  1220. out_free:
  1221. vfree(cpuid_entries);
  1222. out:
  1223. return r;
  1224. }
  1225. static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
  1226. struct kvm_lapic_state *s)
  1227. {
  1228. vcpu_load(vcpu);
  1229. memcpy(s->regs, vcpu->arch.apic->regs, sizeof *s);
  1230. vcpu_put(vcpu);
  1231. return 0;
  1232. }
  1233. static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
  1234. struct kvm_lapic_state *s)
  1235. {
  1236. vcpu_load(vcpu);
  1237. memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
  1238. kvm_apic_post_state_restore(vcpu);
  1239. vcpu_put(vcpu);
  1240. return 0;
  1241. }
  1242. static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
  1243. struct kvm_interrupt *irq)
  1244. {
  1245. if (irq->irq < 0 || irq->irq >= 256)
  1246. return -EINVAL;
  1247. if (irqchip_in_kernel(vcpu->kvm))
  1248. return -ENXIO;
  1249. vcpu_load(vcpu);
  1250. set_bit(irq->irq, vcpu->arch.irq_pending);
  1251. set_bit(irq->irq / BITS_PER_LONG, &vcpu->arch.irq_summary);
  1252. vcpu_put(vcpu);
  1253. return 0;
  1254. }
  1255. static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
  1256. {
  1257. vcpu_load(vcpu);
  1258. kvm_inject_nmi(vcpu);
  1259. vcpu_put(vcpu);
  1260. return 0;
  1261. }
  1262. static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
  1263. struct kvm_tpr_access_ctl *tac)
  1264. {
  1265. if (tac->flags)
  1266. return -EINVAL;
  1267. vcpu->arch.tpr_access_reporting = !!tac->enabled;
  1268. return 0;
  1269. }
  1270. long kvm_arch_vcpu_ioctl(struct file *filp,
  1271. unsigned int ioctl, unsigned long arg)
  1272. {
  1273. struct kvm_vcpu *vcpu = filp->private_data;
  1274. void __user *argp = (void __user *)arg;
  1275. int r;
  1276. struct kvm_lapic_state *lapic = NULL;
  1277. switch (ioctl) {
  1278. case KVM_GET_LAPIC: {
  1279. lapic = kzalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
  1280. r = -ENOMEM;
  1281. if (!lapic)
  1282. goto out;
  1283. r = kvm_vcpu_ioctl_get_lapic(vcpu, lapic);
  1284. if (r)
  1285. goto out;
  1286. r = -EFAULT;
  1287. if (copy_to_user(argp, lapic, sizeof(struct kvm_lapic_state)))
  1288. goto out;
  1289. r = 0;
  1290. break;
  1291. }
  1292. case KVM_SET_LAPIC: {
  1293. lapic = kmalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
  1294. r = -ENOMEM;
  1295. if (!lapic)
  1296. goto out;
  1297. r = -EFAULT;
  1298. if (copy_from_user(lapic, argp, sizeof(struct kvm_lapic_state)))
  1299. goto out;
  1300. r = kvm_vcpu_ioctl_set_lapic(vcpu, lapic);
  1301. if (r)
  1302. goto out;
  1303. r = 0;
  1304. break;
  1305. }
  1306. case KVM_INTERRUPT: {
  1307. struct kvm_interrupt irq;
  1308. r = -EFAULT;
  1309. if (copy_from_user(&irq, argp, sizeof irq))
  1310. goto out;
  1311. r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
  1312. if (r)
  1313. goto out;
  1314. r = 0;
  1315. break;
  1316. }
  1317. case KVM_NMI: {
  1318. r = kvm_vcpu_ioctl_nmi(vcpu);
  1319. if (r)
  1320. goto out;
  1321. r = 0;
  1322. break;
  1323. }
  1324. case KVM_SET_CPUID: {
  1325. struct kvm_cpuid __user *cpuid_arg = argp;
  1326. struct kvm_cpuid cpuid;
  1327. r = -EFAULT;
  1328. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1329. goto out;
  1330. r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
  1331. if (r)
  1332. goto out;
  1333. break;
  1334. }
  1335. case KVM_SET_CPUID2: {
  1336. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1337. struct kvm_cpuid2 cpuid;
  1338. r = -EFAULT;
  1339. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1340. goto out;
  1341. r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
  1342. cpuid_arg->entries);
  1343. if (r)
  1344. goto out;
  1345. break;
  1346. }
  1347. case KVM_GET_CPUID2: {
  1348. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1349. struct kvm_cpuid2 cpuid;
  1350. r = -EFAULT;
  1351. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1352. goto out;
  1353. r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
  1354. cpuid_arg->entries);
  1355. if (r)
  1356. goto out;
  1357. r = -EFAULT;
  1358. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  1359. goto out;
  1360. r = 0;
  1361. break;
  1362. }
  1363. case KVM_GET_MSRS:
  1364. r = msr_io(vcpu, argp, kvm_get_msr, 1);
  1365. break;
  1366. case KVM_SET_MSRS:
  1367. r = msr_io(vcpu, argp, do_set_msr, 0);
  1368. break;
  1369. case KVM_TPR_ACCESS_REPORTING: {
  1370. struct kvm_tpr_access_ctl tac;
  1371. r = -EFAULT;
  1372. if (copy_from_user(&tac, argp, sizeof tac))
  1373. goto out;
  1374. r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
  1375. if (r)
  1376. goto out;
  1377. r = -EFAULT;
  1378. if (copy_to_user(argp, &tac, sizeof tac))
  1379. goto out;
  1380. r = 0;
  1381. break;
  1382. };
  1383. case KVM_SET_VAPIC_ADDR: {
  1384. struct kvm_vapic_addr va;
  1385. r = -EINVAL;
  1386. if (!irqchip_in_kernel(vcpu->kvm))
  1387. goto out;
  1388. r = -EFAULT;
  1389. if (copy_from_user(&va, argp, sizeof va))
  1390. goto out;
  1391. r = 0;
  1392. kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
  1393. break;
  1394. }
  1395. default:
  1396. r = -EINVAL;
  1397. }
  1398. out:
  1399. if (lapic)
  1400. kfree(lapic);
  1401. return r;
  1402. }
  1403. static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
  1404. {
  1405. int ret;
  1406. if (addr > (unsigned int)(-3 * PAGE_SIZE))
  1407. return -1;
  1408. ret = kvm_x86_ops->set_tss_addr(kvm, addr);
  1409. return ret;
  1410. }
  1411. static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
  1412. u32 kvm_nr_mmu_pages)
  1413. {
  1414. if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
  1415. return -EINVAL;
  1416. down_write(&kvm->slots_lock);
  1417. kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
  1418. kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
  1419. up_write(&kvm->slots_lock);
  1420. return 0;
  1421. }
  1422. static int kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
  1423. {
  1424. return kvm->arch.n_alloc_mmu_pages;
  1425. }
  1426. gfn_t unalias_gfn(struct kvm *kvm, gfn_t gfn)
  1427. {
  1428. int i;
  1429. struct kvm_mem_alias *alias;
  1430. for (i = 0; i < kvm->arch.naliases; ++i) {
  1431. alias = &kvm->arch.aliases[i];
  1432. if (gfn >= alias->base_gfn
  1433. && gfn < alias->base_gfn + alias->npages)
  1434. return alias->target_gfn + gfn - alias->base_gfn;
  1435. }
  1436. return gfn;
  1437. }
  1438. /*
  1439. * Set a new alias region. Aliases map a portion of physical memory into
  1440. * another portion. This is useful for memory windows, for example the PC
  1441. * VGA region.
  1442. */
  1443. static int kvm_vm_ioctl_set_memory_alias(struct kvm *kvm,
  1444. struct kvm_memory_alias *alias)
  1445. {
  1446. int r, n;
  1447. struct kvm_mem_alias *p;
  1448. r = -EINVAL;
  1449. /* General sanity checks */
  1450. if (alias->memory_size & (PAGE_SIZE - 1))
  1451. goto out;
  1452. if (alias->guest_phys_addr & (PAGE_SIZE - 1))
  1453. goto out;
  1454. if (alias->slot >= KVM_ALIAS_SLOTS)
  1455. goto out;
  1456. if (alias->guest_phys_addr + alias->memory_size
  1457. < alias->guest_phys_addr)
  1458. goto out;
  1459. if (alias->target_phys_addr + alias->memory_size
  1460. < alias->target_phys_addr)
  1461. goto out;
  1462. down_write(&kvm->slots_lock);
  1463. spin_lock(&kvm->mmu_lock);
  1464. p = &kvm->arch.aliases[alias->slot];
  1465. p->base_gfn = alias->guest_phys_addr >> PAGE_SHIFT;
  1466. p->npages = alias->memory_size >> PAGE_SHIFT;
  1467. p->target_gfn = alias->target_phys_addr >> PAGE_SHIFT;
  1468. for (n = KVM_ALIAS_SLOTS; n > 0; --n)
  1469. if (kvm->arch.aliases[n - 1].npages)
  1470. break;
  1471. kvm->arch.naliases = n;
  1472. spin_unlock(&kvm->mmu_lock);
  1473. kvm_mmu_zap_all(kvm);
  1474. up_write(&kvm->slots_lock);
  1475. return 0;
  1476. out:
  1477. return r;
  1478. }
  1479. static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  1480. {
  1481. int r;
  1482. r = 0;
  1483. switch (chip->chip_id) {
  1484. case KVM_IRQCHIP_PIC_MASTER:
  1485. memcpy(&chip->chip.pic,
  1486. &pic_irqchip(kvm)->pics[0],
  1487. sizeof(struct kvm_pic_state));
  1488. break;
  1489. case KVM_IRQCHIP_PIC_SLAVE:
  1490. memcpy(&chip->chip.pic,
  1491. &pic_irqchip(kvm)->pics[1],
  1492. sizeof(struct kvm_pic_state));
  1493. break;
  1494. case KVM_IRQCHIP_IOAPIC:
  1495. memcpy(&chip->chip.ioapic,
  1496. ioapic_irqchip(kvm),
  1497. sizeof(struct kvm_ioapic_state));
  1498. break;
  1499. default:
  1500. r = -EINVAL;
  1501. break;
  1502. }
  1503. return r;
  1504. }
  1505. static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  1506. {
  1507. int r;
  1508. r = 0;
  1509. switch (chip->chip_id) {
  1510. case KVM_IRQCHIP_PIC_MASTER:
  1511. memcpy(&pic_irqchip(kvm)->pics[0],
  1512. &chip->chip.pic,
  1513. sizeof(struct kvm_pic_state));
  1514. break;
  1515. case KVM_IRQCHIP_PIC_SLAVE:
  1516. memcpy(&pic_irqchip(kvm)->pics[1],
  1517. &chip->chip.pic,
  1518. sizeof(struct kvm_pic_state));
  1519. break;
  1520. case KVM_IRQCHIP_IOAPIC:
  1521. memcpy(ioapic_irqchip(kvm),
  1522. &chip->chip.ioapic,
  1523. sizeof(struct kvm_ioapic_state));
  1524. break;
  1525. default:
  1526. r = -EINVAL;
  1527. break;
  1528. }
  1529. kvm_pic_update_irq(pic_irqchip(kvm));
  1530. return r;
  1531. }
  1532. static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  1533. {
  1534. int r = 0;
  1535. memcpy(ps, &kvm->arch.vpit->pit_state, sizeof(struct kvm_pit_state));
  1536. return r;
  1537. }
  1538. static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  1539. {
  1540. int r = 0;
  1541. memcpy(&kvm->arch.vpit->pit_state, ps, sizeof(struct kvm_pit_state));
  1542. kvm_pit_load_count(kvm, 0, ps->channels[0].count);
  1543. return r;
  1544. }
  1545. static int kvm_vm_ioctl_reinject(struct kvm *kvm,
  1546. struct kvm_reinject_control *control)
  1547. {
  1548. if (!kvm->arch.vpit)
  1549. return -ENXIO;
  1550. kvm->arch.vpit->pit_state.pit_timer.reinject = control->pit_reinject;
  1551. return 0;
  1552. }
  1553. /*
  1554. * Get (and clear) the dirty memory log for a memory slot.
  1555. */
  1556. int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm,
  1557. struct kvm_dirty_log *log)
  1558. {
  1559. int r;
  1560. int n;
  1561. struct kvm_memory_slot *memslot;
  1562. int is_dirty = 0;
  1563. down_write(&kvm->slots_lock);
  1564. r = kvm_get_dirty_log(kvm, log, &is_dirty);
  1565. if (r)
  1566. goto out;
  1567. /* If nothing is dirty, don't bother messing with page tables. */
  1568. if (is_dirty) {
  1569. kvm_mmu_slot_remove_write_access(kvm, log->slot);
  1570. kvm_flush_remote_tlbs(kvm);
  1571. memslot = &kvm->memslots[log->slot];
  1572. n = ALIGN(memslot->npages, BITS_PER_LONG) / 8;
  1573. memset(memslot->dirty_bitmap, 0, n);
  1574. }
  1575. r = 0;
  1576. out:
  1577. up_write(&kvm->slots_lock);
  1578. return r;
  1579. }
  1580. long kvm_arch_vm_ioctl(struct file *filp,
  1581. unsigned int ioctl, unsigned long arg)
  1582. {
  1583. struct kvm *kvm = filp->private_data;
  1584. void __user *argp = (void __user *)arg;
  1585. int r = -EINVAL;
  1586. /*
  1587. * This union makes it completely explicit to gcc-3.x
  1588. * that these two variables' stack usage should be
  1589. * combined, not added together.
  1590. */
  1591. union {
  1592. struct kvm_pit_state ps;
  1593. struct kvm_memory_alias alias;
  1594. } u;
  1595. switch (ioctl) {
  1596. case KVM_SET_TSS_ADDR:
  1597. r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
  1598. if (r < 0)
  1599. goto out;
  1600. break;
  1601. case KVM_SET_MEMORY_REGION: {
  1602. struct kvm_memory_region kvm_mem;
  1603. struct kvm_userspace_memory_region kvm_userspace_mem;
  1604. r = -EFAULT;
  1605. if (copy_from_user(&kvm_mem, argp, sizeof kvm_mem))
  1606. goto out;
  1607. kvm_userspace_mem.slot = kvm_mem.slot;
  1608. kvm_userspace_mem.flags = kvm_mem.flags;
  1609. kvm_userspace_mem.guest_phys_addr = kvm_mem.guest_phys_addr;
  1610. kvm_userspace_mem.memory_size = kvm_mem.memory_size;
  1611. r = kvm_vm_ioctl_set_memory_region(kvm, &kvm_userspace_mem, 0);
  1612. if (r)
  1613. goto out;
  1614. break;
  1615. }
  1616. case KVM_SET_NR_MMU_PAGES:
  1617. r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
  1618. if (r)
  1619. goto out;
  1620. break;
  1621. case KVM_GET_NR_MMU_PAGES:
  1622. r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
  1623. break;
  1624. case KVM_SET_MEMORY_ALIAS:
  1625. r = -EFAULT;
  1626. if (copy_from_user(&u.alias, argp, sizeof(struct kvm_memory_alias)))
  1627. goto out;
  1628. r = kvm_vm_ioctl_set_memory_alias(kvm, &u.alias);
  1629. if (r)
  1630. goto out;
  1631. break;
  1632. case KVM_CREATE_IRQCHIP:
  1633. r = -ENOMEM;
  1634. kvm->arch.vpic = kvm_create_pic(kvm);
  1635. if (kvm->arch.vpic) {
  1636. r = kvm_ioapic_init(kvm);
  1637. if (r) {
  1638. kfree(kvm->arch.vpic);
  1639. kvm->arch.vpic = NULL;
  1640. goto out;
  1641. }
  1642. } else
  1643. goto out;
  1644. r = kvm_setup_default_irq_routing(kvm);
  1645. if (r) {
  1646. kfree(kvm->arch.vpic);
  1647. kfree(kvm->arch.vioapic);
  1648. goto out;
  1649. }
  1650. break;
  1651. case KVM_CREATE_PIT:
  1652. mutex_lock(&kvm->lock);
  1653. r = -EEXIST;
  1654. if (kvm->arch.vpit)
  1655. goto create_pit_unlock;
  1656. r = -ENOMEM;
  1657. kvm->arch.vpit = kvm_create_pit(kvm);
  1658. if (kvm->arch.vpit)
  1659. r = 0;
  1660. create_pit_unlock:
  1661. mutex_unlock(&kvm->lock);
  1662. break;
  1663. case KVM_IRQ_LINE_STATUS:
  1664. case KVM_IRQ_LINE: {
  1665. struct kvm_irq_level irq_event;
  1666. r = -EFAULT;
  1667. if (copy_from_user(&irq_event, argp, sizeof irq_event))
  1668. goto out;
  1669. if (irqchip_in_kernel(kvm)) {
  1670. __s32 status;
  1671. mutex_lock(&kvm->lock);
  1672. status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
  1673. irq_event.irq, irq_event.level);
  1674. mutex_unlock(&kvm->lock);
  1675. if (ioctl == KVM_IRQ_LINE_STATUS) {
  1676. irq_event.status = status;
  1677. if (copy_to_user(argp, &irq_event,
  1678. sizeof irq_event))
  1679. goto out;
  1680. }
  1681. r = 0;
  1682. }
  1683. break;
  1684. }
  1685. case KVM_GET_IRQCHIP: {
  1686. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  1687. struct kvm_irqchip *chip = kmalloc(sizeof(*chip), GFP_KERNEL);
  1688. r = -ENOMEM;
  1689. if (!chip)
  1690. goto out;
  1691. r = -EFAULT;
  1692. if (copy_from_user(chip, argp, sizeof *chip))
  1693. goto get_irqchip_out;
  1694. r = -ENXIO;
  1695. if (!irqchip_in_kernel(kvm))
  1696. goto get_irqchip_out;
  1697. r = kvm_vm_ioctl_get_irqchip(kvm, chip);
  1698. if (r)
  1699. goto get_irqchip_out;
  1700. r = -EFAULT;
  1701. if (copy_to_user(argp, chip, sizeof *chip))
  1702. goto get_irqchip_out;
  1703. r = 0;
  1704. get_irqchip_out:
  1705. kfree(chip);
  1706. if (r)
  1707. goto out;
  1708. break;
  1709. }
  1710. case KVM_SET_IRQCHIP: {
  1711. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  1712. struct kvm_irqchip *chip = kmalloc(sizeof(*chip), GFP_KERNEL);
  1713. r = -ENOMEM;
  1714. if (!chip)
  1715. goto out;
  1716. r = -EFAULT;
  1717. if (copy_from_user(chip, argp, sizeof *chip))
  1718. goto set_irqchip_out;
  1719. r = -ENXIO;
  1720. if (!irqchip_in_kernel(kvm))
  1721. goto set_irqchip_out;
  1722. r = kvm_vm_ioctl_set_irqchip(kvm, chip);
  1723. if (r)
  1724. goto set_irqchip_out;
  1725. r = 0;
  1726. set_irqchip_out:
  1727. kfree(chip);
  1728. if (r)
  1729. goto out;
  1730. break;
  1731. }
  1732. case KVM_GET_PIT: {
  1733. r = -EFAULT;
  1734. if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
  1735. goto out;
  1736. r = -ENXIO;
  1737. if (!kvm->arch.vpit)
  1738. goto out;
  1739. r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
  1740. if (r)
  1741. goto out;
  1742. r = -EFAULT;
  1743. if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
  1744. goto out;
  1745. r = 0;
  1746. break;
  1747. }
  1748. case KVM_SET_PIT: {
  1749. r = -EFAULT;
  1750. if (copy_from_user(&u.ps, argp, sizeof u.ps))
  1751. goto out;
  1752. r = -ENXIO;
  1753. if (!kvm->arch.vpit)
  1754. goto out;
  1755. r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
  1756. if (r)
  1757. goto out;
  1758. r = 0;
  1759. break;
  1760. }
  1761. case KVM_REINJECT_CONTROL: {
  1762. struct kvm_reinject_control control;
  1763. r = -EFAULT;
  1764. if (copy_from_user(&control, argp, sizeof(control)))
  1765. goto out;
  1766. r = kvm_vm_ioctl_reinject(kvm, &control);
  1767. if (r)
  1768. goto out;
  1769. r = 0;
  1770. break;
  1771. }
  1772. default:
  1773. ;
  1774. }
  1775. out:
  1776. return r;
  1777. }
  1778. static void kvm_init_msr_list(void)
  1779. {
  1780. u32 dummy[2];
  1781. unsigned i, j;
  1782. for (i = j = 0; i < ARRAY_SIZE(msrs_to_save); i++) {
  1783. if (rdmsr_safe(msrs_to_save[i], &dummy[0], &dummy[1]) < 0)
  1784. continue;
  1785. if (j < i)
  1786. msrs_to_save[j] = msrs_to_save[i];
  1787. j++;
  1788. }
  1789. num_msrs_to_save = j;
  1790. }
  1791. /*
  1792. * Only apic need an MMIO device hook, so shortcut now..
  1793. */
  1794. static struct kvm_io_device *vcpu_find_pervcpu_dev(struct kvm_vcpu *vcpu,
  1795. gpa_t addr, int len,
  1796. int is_write)
  1797. {
  1798. struct kvm_io_device *dev;
  1799. if (vcpu->arch.apic) {
  1800. dev = &vcpu->arch.apic->dev;
  1801. if (dev->in_range(dev, addr, len, is_write))
  1802. return dev;
  1803. }
  1804. return NULL;
  1805. }
  1806. static struct kvm_io_device *vcpu_find_mmio_dev(struct kvm_vcpu *vcpu,
  1807. gpa_t addr, int len,
  1808. int is_write)
  1809. {
  1810. struct kvm_io_device *dev;
  1811. dev = vcpu_find_pervcpu_dev(vcpu, addr, len, is_write);
  1812. if (dev == NULL)
  1813. dev = kvm_io_bus_find_dev(&vcpu->kvm->mmio_bus, addr, len,
  1814. is_write);
  1815. return dev;
  1816. }
  1817. static int kvm_read_guest_virt(gva_t addr, void *val, unsigned int bytes,
  1818. struct kvm_vcpu *vcpu)
  1819. {
  1820. void *data = val;
  1821. int r = X86EMUL_CONTINUE;
  1822. while (bytes) {
  1823. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  1824. unsigned offset = addr & (PAGE_SIZE-1);
  1825. unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
  1826. int ret;
  1827. if (gpa == UNMAPPED_GVA) {
  1828. r = X86EMUL_PROPAGATE_FAULT;
  1829. goto out;
  1830. }
  1831. ret = kvm_read_guest(vcpu->kvm, gpa, data, toread);
  1832. if (ret < 0) {
  1833. r = X86EMUL_UNHANDLEABLE;
  1834. goto out;
  1835. }
  1836. bytes -= toread;
  1837. data += toread;
  1838. addr += toread;
  1839. }
  1840. out:
  1841. return r;
  1842. }
  1843. static int kvm_write_guest_virt(gva_t addr, void *val, unsigned int bytes,
  1844. struct kvm_vcpu *vcpu)
  1845. {
  1846. void *data = val;
  1847. int r = X86EMUL_CONTINUE;
  1848. while (bytes) {
  1849. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  1850. unsigned offset = addr & (PAGE_SIZE-1);
  1851. unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
  1852. int ret;
  1853. if (gpa == UNMAPPED_GVA) {
  1854. r = X86EMUL_PROPAGATE_FAULT;
  1855. goto out;
  1856. }
  1857. ret = kvm_write_guest(vcpu->kvm, gpa, data, towrite);
  1858. if (ret < 0) {
  1859. r = X86EMUL_UNHANDLEABLE;
  1860. goto out;
  1861. }
  1862. bytes -= towrite;
  1863. data += towrite;
  1864. addr += towrite;
  1865. }
  1866. out:
  1867. return r;
  1868. }
  1869. static int emulator_read_emulated(unsigned long addr,
  1870. void *val,
  1871. unsigned int bytes,
  1872. struct kvm_vcpu *vcpu)
  1873. {
  1874. struct kvm_io_device *mmio_dev;
  1875. gpa_t gpa;
  1876. if (vcpu->mmio_read_completed) {
  1877. memcpy(val, vcpu->mmio_data, bytes);
  1878. vcpu->mmio_read_completed = 0;
  1879. return X86EMUL_CONTINUE;
  1880. }
  1881. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  1882. /* For APIC access vmexit */
  1883. if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  1884. goto mmio;
  1885. if (kvm_read_guest_virt(addr, val, bytes, vcpu)
  1886. == X86EMUL_CONTINUE)
  1887. return X86EMUL_CONTINUE;
  1888. if (gpa == UNMAPPED_GVA)
  1889. return X86EMUL_PROPAGATE_FAULT;
  1890. mmio:
  1891. /*
  1892. * Is this MMIO handled locally?
  1893. */
  1894. mutex_lock(&vcpu->kvm->lock);
  1895. mmio_dev = vcpu_find_mmio_dev(vcpu, gpa, bytes, 0);
  1896. if (mmio_dev) {
  1897. kvm_iodevice_read(mmio_dev, gpa, bytes, val);
  1898. mutex_unlock(&vcpu->kvm->lock);
  1899. return X86EMUL_CONTINUE;
  1900. }
  1901. mutex_unlock(&vcpu->kvm->lock);
  1902. vcpu->mmio_needed = 1;
  1903. vcpu->mmio_phys_addr = gpa;
  1904. vcpu->mmio_size = bytes;
  1905. vcpu->mmio_is_write = 0;
  1906. return X86EMUL_UNHANDLEABLE;
  1907. }
  1908. int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
  1909. const void *val, int bytes)
  1910. {
  1911. int ret;
  1912. ret = kvm_write_guest(vcpu->kvm, gpa, val, bytes);
  1913. if (ret < 0)
  1914. return 0;
  1915. kvm_mmu_pte_write(vcpu, gpa, val, bytes, 1);
  1916. return 1;
  1917. }
  1918. static int emulator_write_emulated_onepage(unsigned long addr,
  1919. const void *val,
  1920. unsigned int bytes,
  1921. struct kvm_vcpu *vcpu)
  1922. {
  1923. struct kvm_io_device *mmio_dev;
  1924. gpa_t gpa;
  1925. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  1926. if (gpa == UNMAPPED_GVA) {
  1927. kvm_inject_page_fault(vcpu, addr, 2);
  1928. return X86EMUL_PROPAGATE_FAULT;
  1929. }
  1930. /* For APIC access vmexit */
  1931. if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  1932. goto mmio;
  1933. if (emulator_write_phys(vcpu, gpa, val, bytes))
  1934. return X86EMUL_CONTINUE;
  1935. mmio:
  1936. /*
  1937. * Is this MMIO handled locally?
  1938. */
  1939. mutex_lock(&vcpu->kvm->lock);
  1940. mmio_dev = vcpu_find_mmio_dev(vcpu, gpa, bytes, 1);
  1941. if (mmio_dev) {
  1942. kvm_iodevice_write(mmio_dev, gpa, bytes, val);
  1943. mutex_unlock(&vcpu->kvm->lock);
  1944. return X86EMUL_CONTINUE;
  1945. }
  1946. mutex_unlock(&vcpu->kvm->lock);
  1947. vcpu->mmio_needed = 1;
  1948. vcpu->mmio_phys_addr = gpa;
  1949. vcpu->mmio_size = bytes;
  1950. vcpu->mmio_is_write = 1;
  1951. memcpy(vcpu->mmio_data, val, bytes);
  1952. return X86EMUL_CONTINUE;
  1953. }
  1954. int emulator_write_emulated(unsigned long addr,
  1955. const void *val,
  1956. unsigned int bytes,
  1957. struct kvm_vcpu *vcpu)
  1958. {
  1959. /* Crossing a page boundary? */
  1960. if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
  1961. int rc, now;
  1962. now = -addr & ~PAGE_MASK;
  1963. rc = emulator_write_emulated_onepage(addr, val, now, vcpu);
  1964. if (rc != X86EMUL_CONTINUE)
  1965. return rc;
  1966. addr += now;
  1967. val += now;
  1968. bytes -= now;
  1969. }
  1970. return emulator_write_emulated_onepage(addr, val, bytes, vcpu);
  1971. }
  1972. EXPORT_SYMBOL_GPL(emulator_write_emulated);
  1973. static int emulator_cmpxchg_emulated(unsigned long addr,
  1974. const void *old,
  1975. const void *new,
  1976. unsigned int bytes,
  1977. struct kvm_vcpu *vcpu)
  1978. {
  1979. static int reported;
  1980. if (!reported) {
  1981. reported = 1;
  1982. printk(KERN_WARNING "kvm: emulating exchange as write\n");
  1983. }
  1984. #ifndef CONFIG_X86_64
  1985. /* guests cmpxchg8b have to be emulated atomically */
  1986. if (bytes == 8) {
  1987. gpa_t gpa;
  1988. struct page *page;
  1989. char *kaddr;
  1990. u64 val;
  1991. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  1992. if (gpa == UNMAPPED_GVA ||
  1993. (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  1994. goto emul_write;
  1995. if (((gpa + bytes - 1) & PAGE_MASK) != (gpa & PAGE_MASK))
  1996. goto emul_write;
  1997. val = *(u64 *)new;
  1998. page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  1999. kaddr = kmap_atomic(page, KM_USER0);
  2000. set_64bit((u64 *)(kaddr + offset_in_page(gpa)), val);
  2001. kunmap_atomic(kaddr, KM_USER0);
  2002. kvm_release_page_dirty(page);
  2003. }
  2004. emul_write:
  2005. #endif
  2006. return emulator_write_emulated(addr, new, bytes, vcpu);
  2007. }
  2008. static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
  2009. {
  2010. return kvm_x86_ops->get_segment_base(vcpu, seg);
  2011. }
  2012. int emulate_invlpg(struct kvm_vcpu *vcpu, gva_t address)
  2013. {
  2014. kvm_mmu_invlpg(vcpu, address);
  2015. return X86EMUL_CONTINUE;
  2016. }
  2017. int emulate_clts(struct kvm_vcpu *vcpu)
  2018. {
  2019. KVMTRACE_0D(CLTS, vcpu, handler);
  2020. kvm_x86_ops->set_cr0(vcpu, vcpu->arch.cr0 & ~X86_CR0_TS);
  2021. return X86EMUL_CONTINUE;
  2022. }
  2023. int emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long *dest)
  2024. {
  2025. struct kvm_vcpu *vcpu = ctxt->vcpu;
  2026. switch (dr) {
  2027. case 0 ... 3:
  2028. *dest = kvm_x86_ops->get_dr(vcpu, dr);
  2029. return X86EMUL_CONTINUE;
  2030. default:
  2031. pr_unimpl(vcpu, "%s: unexpected dr %u\n", __func__, dr);
  2032. return X86EMUL_UNHANDLEABLE;
  2033. }
  2034. }
  2035. int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long value)
  2036. {
  2037. unsigned long mask = (ctxt->mode == X86EMUL_MODE_PROT64) ? ~0ULL : ~0U;
  2038. int exception;
  2039. kvm_x86_ops->set_dr(ctxt->vcpu, dr, value & mask, &exception);
  2040. if (exception) {
  2041. /* FIXME: better handling */
  2042. return X86EMUL_UNHANDLEABLE;
  2043. }
  2044. return X86EMUL_CONTINUE;
  2045. }
  2046. void kvm_report_emulation_failure(struct kvm_vcpu *vcpu, const char *context)
  2047. {
  2048. u8 opcodes[4];
  2049. unsigned long rip = kvm_rip_read(vcpu);
  2050. unsigned long rip_linear;
  2051. if (!printk_ratelimit())
  2052. return;
  2053. rip_linear = rip + get_segment_base(vcpu, VCPU_SREG_CS);
  2054. kvm_read_guest_virt(rip_linear, (void *)opcodes, 4, vcpu);
  2055. printk(KERN_ERR "emulation failed (%s) rip %lx %02x %02x %02x %02x\n",
  2056. context, rip, opcodes[0], opcodes[1], opcodes[2], opcodes[3]);
  2057. }
  2058. EXPORT_SYMBOL_GPL(kvm_report_emulation_failure);
  2059. static struct x86_emulate_ops emulate_ops = {
  2060. .read_std = kvm_read_guest_virt,
  2061. .read_emulated = emulator_read_emulated,
  2062. .write_emulated = emulator_write_emulated,
  2063. .cmpxchg_emulated = emulator_cmpxchg_emulated,
  2064. };
  2065. static void cache_all_regs(struct kvm_vcpu *vcpu)
  2066. {
  2067. kvm_register_read(vcpu, VCPU_REGS_RAX);
  2068. kvm_register_read(vcpu, VCPU_REGS_RSP);
  2069. kvm_register_read(vcpu, VCPU_REGS_RIP);
  2070. vcpu->arch.regs_dirty = ~0;
  2071. }
  2072. int emulate_instruction(struct kvm_vcpu *vcpu,
  2073. struct kvm_run *run,
  2074. unsigned long cr2,
  2075. u16 error_code,
  2076. int emulation_type)
  2077. {
  2078. int r;
  2079. struct decode_cache *c;
  2080. kvm_clear_exception_queue(vcpu);
  2081. vcpu->arch.mmio_fault_cr2 = cr2;
  2082. /*
  2083. * TODO: fix x86_emulate.c to use guest_read/write_register
  2084. * instead of direct ->regs accesses, can save hundred cycles
  2085. * on Intel for instructions that don't read/change RSP, for
  2086. * for example.
  2087. */
  2088. cache_all_regs(vcpu);
  2089. vcpu->mmio_is_write = 0;
  2090. vcpu->arch.pio.string = 0;
  2091. if (!(emulation_type & EMULTYPE_NO_DECODE)) {
  2092. int cs_db, cs_l;
  2093. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  2094. vcpu->arch.emulate_ctxt.vcpu = vcpu;
  2095. vcpu->arch.emulate_ctxt.eflags = kvm_x86_ops->get_rflags(vcpu);
  2096. vcpu->arch.emulate_ctxt.mode =
  2097. (vcpu->arch.emulate_ctxt.eflags & X86_EFLAGS_VM)
  2098. ? X86EMUL_MODE_REAL : cs_l
  2099. ? X86EMUL_MODE_PROT64 : cs_db
  2100. ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
  2101. r = x86_decode_insn(&vcpu->arch.emulate_ctxt, &emulate_ops);
  2102. /* Reject the instructions other than VMCALL/VMMCALL when
  2103. * try to emulate invalid opcode */
  2104. c = &vcpu->arch.emulate_ctxt.decode;
  2105. if ((emulation_type & EMULTYPE_TRAP_UD) &&
  2106. (!(c->twobyte && c->b == 0x01 &&
  2107. (c->modrm_reg == 0 || c->modrm_reg == 3) &&
  2108. c->modrm_mod == 3 && c->modrm_rm == 1)))
  2109. return EMULATE_FAIL;
  2110. ++vcpu->stat.insn_emulation;
  2111. if (r) {
  2112. ++vcpu->stat.insn_emulation_fail;
  2113. if (kvm_mmu_unprotect_page_virt(vcpu, cr2))
  2114. return EMULATE_DONE;
  2115. return EMULATE_FAIL;
  2116. }
  2117. }
  2118. r = x86_emulate_insn(&vcpu->arch.emulate_ctxt, &emulate_ops);
  2119. if (vcpu->arch.pio.string)
  2120. return EMULATE_DO_MMIO;
  2121. if ((r || vcpu->mmio_is_write) && run) {
  2122. run->exit_reason = KVM_EXIT_MMIO;
  2123. run->mmio.phys_addr = vcpu->mmio_phys_addr;
  2124. memcpy(run->mmio.data, vcpu->mmio_data, 8);
  2125. run->mmio.len = vcpu->mmio_size;
  2126. run->mmio.is_write = vcpu->mmio_is_write;
  2127. }
  2128. if (r) {
  2129. if (kvm_mmu_unprotect_page_virt(vcpu, cr2))
  2130. return EMULATE_DONE;
  2131. if (!vcpu->mmio_needed) {
  2132. kvm_report_emulation_failure(vcpu, "mmio");
  2133. return EMULATE_FAIL;
  2134. }
  2135. return EMULATE_DO_MMIO;
  2136. }
  2137. kvm_x86_ops->set_rflags(vcpu, vcpu->arch.emulate_ctxt.eflags);
  2138. if (vcpu->mmio_is_write) {
  2139. vcpu->mmio_needed = 0;
  2140. return EMULATE_DO_MMIO;
  2141. }
  2142. return EMULATE_DONE;
  2143. }
  2144. EXPORT_SYMBOL_GPL(emulate_instruction);
  2145. static int pio_copy_data(struct kvm_vcpu *vcpu)
  2146. {
  2147. void *p = vcpu->arch.pio_data;
  2148. gva_t q = vcpu->arch.pio.guest_gva;
  2149. unsigned bytes;
  2150. int ret;
  2151. bytes = vcpu->arch.pio.size * vcpu->arch.pio.cur_count;
  2152. if (vcpu->arch.pio.in)
  2153. ret = kvm_write_guest_virt(q, p, bytes, vcpu);
  2154. else
  2155. ret = kvm_read_guest_virt(q, p, bytes, vcpu);
  2156. return ret;
  2157. }
  2158. int complete_pio(struct kvm_vcpu *vcpu)
  2159. {
  2160. struct kvm_pio_request *io = &vcpu->arch.pio;
  2161. long delta;
  2162. int r;
  2163. unsigned long val;
  2164. if (!io->string) {
  2165. if (io->in) {
  2166. val = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2167. memcpy(&val, vcpu->arch.pio_data, io->size);
  2168. kvm_register_write(vcpu, VCPU_REGS_RAX, val);
  2169. }
  2170. } else {
  2171. if (io->in) {
  2172. r = pio_copy_data(vcpu);
  2173. if (r)
  2174. return r;
  2175. }
  2176. delta = 1;
  2177. if (io->rep) {
  2178. delta *= io->cur_count;
  2179. /*
  2180. * The size of the register should really depend on
  2181. * current address size.
  2182. */
  2183. val = kvm_register_read(vcpu, VCPU_REGS_RCX);
  2184. val -= delta;
  2185. kvm_register_write(vcpu, VCPU_REGS_RCX, val);
  2186. }
  2187. if (io->down)
  2188. delta = -delta;
  2189. delta *= io->size;
  2190. if (io->in) {
  2191. val = kvm_register_read(vcpu, VCPU_REGS_RDI);
  2192. val += delta;
  2193. kvm_register_write(vcpu, VCPU_REGS_RDI, val);
  2194. } else {
  2195. val = kvm_register_read(vcpu, VCPU_REGS_RSI);
  2196. val += delta;
  2197. kvm_register_write(vcpu, VCPU_REGS_RSI, val);
  2198. }
  2199. }
  2200. io->count -= io->cur_count;
  2201. io->cur_count = 0;
  2202. return 0;
  2203. }
  2204. static void kernel_pio(struct kvm_io_device *pio_dev,
  2205. struct kvm_vcpu *vcpu,
  2206. void *pd)
  2207. {
  2208. /* TODO: String I/O for in kernel device */
  2209. mutex_lock(&vcpu->kvm->lock);
  2210. if (vcpu->arch.pio.in)
  2211. kvm_iodevice_read(pio_dev, vcpu->arch.pio.port,
  2212. vcpu->arch.pio.size,
  2213. pd);
  2214. else
  2215. kvm_iodevice_write(pio_dev, vcpu->arch.pio.port,
  2216. vcpu->arch.pio.size,
  2217. pd);
  2218. mutex_unlock(&vcpu->kvm->lock);
  2219. }
  2220. static void pio_string_write(struct kvm_io_device *pio_dev,
  2221. struct kvm_vcpu *vcpu)
  2222. {
  2223. struct kvm_pio_request *io = &vcpu->arch.pio;
  2224. void *pd = vcpu->arch.pio_data;
  2225. int i;
  2226. mutex_lock(&vcpu->kvm->lock);
  2227. for (i = 0; i < io->cur_count; i++) {
  2228. kvm_iodevice_write(pio_dev, io->port,
  2229. io->size,
  2230. pd);
  2231. pd += io->size;
  2232. }
  2233. mutex_unlock(&vcpu->kvm->lock);
  2234. }
  2235. static struct kvm_io_device *vcpu_find_pio_dev(struct kvm_vcpu *vcpu,
  2236. gpa_t addr, int len,
  2237. int is_write)
  2238. {
  2239. return kvm_io_bus_find_dev(&vcpu->kvm->pio_bus, addr, len, is_write);
  2240. }
  2241. int kvm_emulate_pio(struct kvm_vcpu *vcpu, struct kvm_run *run, int in,
  2242. int size, unsigned port)
  2243. {
  2244. struct kvm_io_device *pio_dev;
  2245. unsigned long val;
  2246. vcpu->run->exit_reason = KVM_EXIT_IO;
  2247. vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
  2248. vcpu->run->io.size = vcpu->arch.pio.size = size;
  2249. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  2250. vcpu->run->io.count = vcpu->arch.pio.count = vcpu->arch.pio.cur_count = 1;
  2251. vcpu->run->io.port = vcpu->arch.pio.port = port;
  2252. vcpu->arch.pio.in = in;
  2253. vcpu->arch.pio.string = 0;
  2254. vcpu->arch.pio.down = 0;
  2255. vcpu->arch.pio.rep = 0;
  2256. if (vcpu->run->io.direction == KVM_EXIT_IO_IN)
  2257. KVMTRACE_2D(IO_READ, vcpu, vcpu->run->io.port, (u32)size,
  2258. handler);
  2259. else
  2260. KVMTRACE_2D(IO_WRITE, vcpu, vcpu->run->io.port, (u32)size,
  2261. handler);
  2262. val = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2263. memcpy(vcpu->arch.pio_data, &val, 4);
  2264. pio_dev = vcpu_find_pio_dev(vcpu, port, size, !in);
  2265. if (pio_dev) {
  2266. kernel_pio(pio_dev, vcpu, vcpu->arch.pio_data);
  2267. complete_pio(vcpu);
  2268. return 1;
  2269. }
  2270. return 0;
  2271. }
  2272. EXPORT_SYMBOL_GPL(kvm_emulate_pio);
  2273. int kvm_emulate_pio_string(struct kvm_vcpu *vcpu, struct kvm_run *run, int in,
  2274. int size, unsigned long count, int down,
  2275. gva_t address, int rep, unsigned port)
  2276. {
  2277. unsigned now, in_page;
  2278. int ret = 0;
  2279. struct kvm_io_device *pio_dev;
  2280. vcpu->run->exit_reason = KVM_EXIT_IO;
  2281. vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
  2282. vcpu->run->io.size = vcpu->arch.pio.size = size;
  2283. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  2284. vcpu->run->io.count = vcpu->arch.pio.count = vcpu->arch.pio.cur_count = count;
  2285. vcpu->run->io.port = vcpu->arch.pio.port = port;
  2286. vcpu->arch.pio.in = in;
  2287. vcpu->arch.pio.string = 1;
  2288. vcpu->arch.pio.down = down;
  2289. vcpu->arch.pio.rep = rep;
  2290. if (vcpu->run->io.direction == KVM_EXIT_IO_IN)
  2291. KVMTRACE_2D(IO_READ, vcpu, vcpu->run->io.port, (u32)size,
  2292. handler);
  2293. else
  2294. KVMTRACE_2D(IO_WRITE, vcpu, vcpu->run->io.port, (u32)size,
  2295. handler);
  2296. if (!count) {
  2297. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2298. return 1;
  2299. }
  2300. if (!down)
  2301. in_page = PAGE_SIZE - offset_in_page(address);
  2302. else
  2303. in_page = offset_in_page(address) + size;
  2304. now = min(count, (unsigned long)in_page / size);
  2305. if (!now)
  2306. now = 1;
  2307. if (down) {
  2308. /*
  2309. * String I/O in reverse. Yuck. Kill the guest, fix later.
  2310. */
  2311. pr_unimpl(vcpu, "guest string pio down\n");
  2312. kvm_inject_gp(vcpu, 0);
  2313. return 1;
  2314. }
  2315. vcpu->run->io.count = now;
  2316. vcpu->arch.pio.cur_count = now;
  2317. if (vcpu->arch.pio.cur_count == vcpu->arch.pio.count)
  2318. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2319. vcpu->arch.pio.guest_gva = address;
  2320. pio_dev = vcpu_find_pio_dev(vcpu, port,
  2321. vcpu->arch.pio.cur_count,
  2322. !vcpu->arch.pio.in);
  2323. if (!vcpu->arch.pio.in) {
  2324. /* string PIO write */
  2325. ret = pio_copy_data(vcpu);
  2326. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2327. kvm_inject_gp(vcpu, 0);
  2328. return 1;
  2329. }
  2330. if (ret == 0 && pio_dev) {
  2331. pio_string_write(pio_dev, vcpu);
  2332. complete_pio(vcpu);
  2333. if (vcpu->arch.pio.count == 0)
  2334. ret = 1;
  2335. }
  2336. } else if (pio_dev)
  2337. pr_unimpl(vcpu, "no string pio read support yet, "
  2338. "port %x size %d count %ld\n",
  2339. port, size, count);
  2340. return ret;
  2341. }
  2342. EXPORT_SYMBOL_GPL(kvm_emulate_pio_string);
  2343. static void bounce_off(void *info)
  2344. {
  2345. /* nothing */
  2346. }
  2347. static unsigned int ref_freq;
  2348. static unsigned long tsc_khz_ref;
  2349. static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
  2350. void *data)
  2351. {
  2352. struct cpufreq_freqs *freq = data;
  2353. struct kvm *kvm;
  2354. struct kvm_vcpu *vcpu;
  2355. int i, send_ipi = 0;
  2356. if (!ref_freq)
  2357. ref_freq = freq->old;
  2358. if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
  2359. return 0;
  2360. if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
  2361. return 0;
  2362. per_cpu(cpu_tsc_khz, freq->cpu) = cpufreq_scale(tsc_khz_ref, ref_freq, freq->new);
  2363. spin_lock(&kvm_lock);
  2364. list_for_each_entry(kvm, &vm_list, vm_list) {
  2365. for (i = 0; i < KVM_MAX_VCPUS; ++i) {
  2366. vcpu = kvm->vcpus[i];
  2367. if (!vcpu)
  2368. continue;
  2369. if (vcpu->cpu != freq->cpu)
  2370. continue;
  2371. if (!kvm_request_guest_time_update(vcpu))
  2372. continue;
  2373. if (vcpu->cpu != smp_processor_id())
  2374. send_ipi++;
  2375. }
  2376. }
  2377. spin_unlock(&kvm_lock);
  2378. if (freq->old < freq->new && send_ipi) {
  2379. /*
  2380. * We upscale the frequency. Must make the guest
  2381. * doesn't see old kvmclock values while running with
  2382. * the new frequency, otherwise we risk the guest sees
  2383. * time go backwards.
  2384. *
  2385. * In case we update the frequency for another cpu
  2386. * (which might be in guest context) send an interrupt
  2387. * to kick the cpu out of guest context. Next time
  2388. * guest context is entered kvmclock will be updated,
  2389. * so the guest will not see stale values.
  2390. */
  2391. smp_call_function_single(freq->cpu, bounce_off, NULL, 1);
  2392. }
  2393. return 0;
  2394. }
  2395. static struct notifier_block kvmclock_cpufreq_notifier_block = {
  2396. .notifier_call = kvmclock_cpufreq_notifier
  2397. };
  2398. int kvm_arch_init(void *opaque)
  2399. {
  2400. int r, cpu;
  2401. struct kvm_x86_ops *ops = (struct kvm_x86_ops *)opaque;
  2402. if (kvm_x86_ops) {
  2403. printk(KERN_ERR "kvm: already loaded the other module\n");
  2404. r = -EEXIST;
  2405. goto out;
  2406. }
  2407. if (!ops->cpu_has_kvm_support()) {
  2408. printk(KERN_ERR "kvm: no hardware support\n");
  2409. r = -EOPNOTSUPP;
  2410. goto out;
  2411. }
  2412. if (ops->disabled_by_bios()) {
  2413. printk(KERN_ERR "kvm: disabled by bios\n");
  2414. r = -EOPNOTSUPP;
  2415. goto out;
  2416. }
  2417. r = kvm_mmu_module_init();
  2418. if (r)
  2419. goto out;
  2420. kvm_init_msr_list();
  2421. kvm_x86_ops = ops;
  2422. kvm_mmu_set_nonpresent_ptes(0ull, 0ull);
  2423. kvm_mmu_set_base_ptes(PT_PRESENT_MASK);
  2424. kvm_mmu_set_mask_ptes(PT_USER_MASK, PT_ACCESSED_MASK,
  2425. PT_DIRTY_MASK, PT64_NX_MASK, 0, 0);
  2426. for_each_possible_cpu(cpu)
  2427. per_cpu(cpu_tsc_khz, cpu) = tsc_khz;
  2428. if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
  2429. tsc_khz_ref = tsc_khz;
  2430. cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
  2431. CPUFREQ_TRANSITION_NOTIFIER);
  2432. }
  2433. return 0;
  2434. out:
  2435. return r;
  2436. }
  2437. void kvm_arch_exit(void)
  2438. {
  2439. if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
  2440. cpufreq_unregister_notifier(&kvmclock_cpufreq_notifier_block,
  2441. CPUFREQ_TRANSITION_NOTIFIER);
  2442. kvm_x86_ops = NULL;
  2443. kvm_mmu_module_exit();
  2444. }
  2445. int kvm_emulate_halt(struct kvm_vcpu *vcpu)
  2446. {
  2447. ++vcpu->stat.halt_exits;
  2448. KVMTRACE_0D(HLT, vcpu, handler);
  2449. if (irqchip_in_kernel(vcpu->kvm)) {
  2450. vcpu->arch.mp_state = KVM_MP_STATE_HALTED;
  2451. return 1;
  2452. } else {
  2453. vcpu->run->exit_reason = KVM_EXIT_HLT;
  2454. return 0;
  2455. }
  2456. }
  2457. EXPORT_SYMBOL_GPL(kvm_emulate_halt);
  2458. static inline gpa_t hc_gpa(struct kvm_vcpu *vcpu, unsigned long a0,
  2459. unsigned long a1)
  2460. {
  2461. if (is_long_mode(vcpu))
  2462. return a0;
  2463. else
  2464. return a0 | ((gpa_t)a1 << 32);
  2465. }
  2466. int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
  2467. {
  2468. unsigned long nr, a0, a1, a2, a3, ret;
  2469. int r = 1;
  2470. nr = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2471. a0 = kvm_register_read(vcpu, VCPU_REGS_RBX);
  2472. a1 = kvm_register_read(vcpu, VCPU_REGS_RCX);
  2473. a2 = kvm_register_read(vcpu, VCPU_REGS_RDX);
  2474. a3 = kvm_register_read(vcpu, VCPU_REGS_RSI);
  2475. KVMTRACE_1D(VMMCALL, vcpu, (u32)nr, handler);
  2476. if (!is_long_mode(vcpu)) {
  2477. nr &= 0xFFFFFFFF;
  2478. a0 &= 0xFFFFFFFF;
  2479. a1 &= 0xFFFFFFFF;
  2480. a2 &= 0xFFFFFFFF;
  2481. a3 &= 0xFFFFFFFF;
  2482. }
  2483. switch (nr) {
  2484. case KVM_HC_VAPIC_POLL_IRQ:
  2485. ret = 0;
  2486. break;
  2487. case KVM_HC_MMU_OP:
  2488. r = kvm_pv_mmu_op(vcpu, a0, hc_gpa(vcpu, a1, a2), &ret);
  2489. break;
  2490. default:
  2491. ret = -KVM_ENOSYS;
  2492. break;
  2493. }
  2494. kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
  2495. ++vcpu->stat.hypercalls;
  2496. return r;
  2497. }
  2498. EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
  2499. int kvm_fix_hypercall(struct kvm_vcpu *vcpu)
  2500. {
  2501. char instruction[3];
  2502. int ret = 0;
  2503. unsigned long rip = kvm_rip_read(vcpu);
  2504. /*
  2505. * Blow out the MMU to ensure that no other VCPU has an active mapping
  2506. * to ensure that the updated hypercall appears atomically across all
  2507. * VCPUs.
  2508. */
  2509. kvm_mmu_zap_all(vcpu->kvm);
  2510. kvm_x86_ops->patch_hypercall(vcpu, instruction);
  2511. if (emulator_write_emulated(rip, instruction, 3, vcpu)
  2512. != X86EMUL_CONTINUE)
  2513. ret = -EFAULT;
  2514. return ret;
  2515. }
  2516. static u64 mk_cr_64(u64 curr_cr, u32 new_val)
  2517. {
  2518. return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
  2519. }
  2520. void realmode_lgdt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
  2521. {
  2522. struct descriptor_table dt = { limit, base };
  2523. kvm_x86_ops->set_gdt(vcpu, &dt);
  2524. }
  2525. void realmode_lidt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
  2526. {
  2527. struct descriptor_table dt = { limit, base };
  2528. kvm_x86_ops->set_idt(vcpu, &dt);
  2529. }
  2530. void realmode_lmsw(struct kvm_vcpu *vcpu, unsigned long msw,
  2531. unsigned long *rflags)
  2532. {
  2533. kvm_lmsw(vcpu, msw);
  2534. *rflags = kvm_x86_ops->get_rflags(vcpu);
  2535. }
  2536. unsigned long realmode_get_cr(struct kvm_vcpu *vcpu, int cr)
  2537. {
  2538. unsigned long value;
  2539. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  2540. switch (cr) {
  2541. case 0:
  2542. value = vcpu->arch.cr0;
  2543. break;
  2544. case 2:
  2545. value = vcpu->arch.cr2;
  2546. break;
  2547. case 3:
  2548. value = vcpu->arch.cr3;
  2549. break;
  2550. case 4:
  2551. value = vcpu->arch.cr4;
  2552. break;
  2553. case 8:
  2554. value = kvm_get_cr8(vcpu);
  2555. break;
  2556. default:
  2557. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
  2558. return 0;
  2559. }
  2560. KVMTRACE_3D(CR_READ, vcpu, (u32)cr, (u32)value,
  2561. (u32)((u64)value >> 32), handler);
  2562. return value;
  2563. }
  2564. void realmode_set_cr(struct kvm_vcpu *vcpu, int cr, unsigned long val,
  2565. unsigned long *rflags)
  2566. {
  2567. KVMTRACE_3D(CR_WRITE, vcpu, (u32)cr, (u32)val,
  2568. (u32)((u64)val >> 32), handler);
  2569. switch (cr) {
  2570. case 0:
  2571. kvm_set_cr0(vcpu, mk_cr_64(vcpu->arch.cr0, val));
  2572. *rflags = kvm_x86_ops->get_rflags(vcpu);
  2573. break;
  2574. case 2:
  2575. vcpu->arch.cr2 = val;
  2576. break;
  2577. case 3:
  2578. kvm_set_cr3(vcpu, val);
  2579. break;
  2580. case 4:
  2581. kvm_set_cr4(vcpu, mk_cr_64(vcpu->arch.cr4, val));
  2582. break;
  2583. case 8:
  2584. kvm_set_cr8(vcpu, val & 0xfUL);
  2585. break;
  2586. default:
  2587. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
  2588. }
  2589. }
  2590. static int move_to_next_stateful_cpuid_entry(struct kvm_vcpu *vcpu, int i)
  2591. {
  2592. struct kvm_cpuid_entry2 *e = &vcpu->arch.cpuid_entries[i];
  2593. int j, nent = vcpu->arch.cpuid_nent;
  2594. e->flags &= ~KVM_CPUID_FLAG_STATE_READ_NEXT;
  2595. /* when no next entry is found, the current entry[i] is reselected */
  2596. for (j = i + 1; ; j = (j + 1) % nent) {
  2597. struct kvm_cpuid_entry2 *ej = &vcpu->arch.cpuid_entries[j];
  2598. if (ej->function == e->function) {
  2599. ej->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
  2600. return j;
  2601. }
  2602. }
  2603. return 0; /* silence gcc, even though control never reaches here */
  2604. }
  2605. /* find an entry with matching function, matching index (if needed), and that
  2606. * should be read next (if it's stateful) */
  2607. static int is_matching_cpuid_entry(struct kvm_cpuid_entry2 *e,
  2608. u32 function, u32 index)
  2609. {
  2610. if (e->function != function)
  2611. return 0;
  2612. if ((e->flags & KVM_CPUID_FLAG_SIGNIFCANT_INDEX) && e->index != index)
  2613. return 0;
  2614. if ((e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC) &&
  2615. !(e->flags & KVM_CPUID_FLAG_STATE_READ_NEXT))
  2616. return 0;
  2617. return 1;
  2618. }
  2619. struct kvm_cpuid_entry2 *kvm_find_cpuid_entry(struct kvm_vcpu *vcpu,
  2620. u32 function, u32 index)
  2621. {
  2622. int i;
  2623. struct kvm_cpuid_entry2 *best = NULL;
  2624. for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
  2625. struct kvm_cpuid_entry2 *e;
  2626. e = &vcpu->arch.cpuid_entries[i];
  2627. if (is_matching_cpuid_entry(e, function, index)) {
  2628. if (e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC)
  2629. move_to_next_stateful_cpuid_entry(vcpu, i);
  2630. best = e;
  2631. break;
  2632. }
  2633. /*
  2634. * Both basic or both extended?
  2635. */
  2636. if (((e->function ^ function) & 0x80000000) == 0)
  2637. if (!best || e->function > best->function)
  2638. best = e;
  2639. }
  2640. return best;
  2641. }
  2642. void kvm_emulate_cpuid(struct kvm_vcpu *vcpu)
  2643. {
  2644. u32 function, index;
  2645. struct kvm_cpuid_entry2 *best;
  2646. function = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2647. index = kvm_register_read(vcpu, VCPU_REGS_RCX);
  2648. kvm_register_write(vcpu, VCPU_REGS_RAX, 0);
  2649. kvm_register_write(vcpu, VCPU_REGS_RBX, 0);
  2650. kvm_register_write(vcpu, VCPU_REGS_RCX, 0);
  2651. kvm_register_write(vcpu, VCPU_REGS_RDX, 0);
  2652. best = kvm_find_cpuid_entry(vcpu, function, index);
  2653. if (best) {
  2654. kvm_register_write(vcpu, VCPU_REGS_RAX, best->eax);
  2655. kvm_register_write(vcpu, VCPU_REGS_RBX, best->ebx);
  2656. kvm_register_write(vcpu, VCPU_REGS_RCX, best->ecx);
  2657. kvm_register_write(vcpu, VCPU_REGS_RDX, best->edx);
  2658. }
  2659. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2660. KVMTRACE_5D(CPUID, vcpu, function,
  2661. (u32)kvm_register_read(vcpu, VCPU_REGS_RAX),
  2662. (u32)kvm_register_read(vcpu, VCPU_REGS_RBX),
  2663. (u32)kvm_register_read(vcpu, VCPU_REGS_RCX),
  2664. (u32)kvm_register_read(vcpu, VCPU_REGS_RDX), handler);
  2665. }
  2666. EXPORT_SYMBOL_GPL(kvm_emulate_cpuid);
  2667. /*
  2668. * Check if userspace requested an interrupt window, and that the
  2669. * interrupt window is open.
  2670. *
  2671. * No need to exit to userspace if we already have an interrupt queued.
  2672. */
  2673. static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu,
  2674. struct kvm_run *kvm_run)
  2675. {
  2676. return (!vcpu->arch.irq_summary &&
  2677. kvm_run->request_interrupt_window &&
  2678. vcpu->arch.interrupt_window_open &&
  2679. (kvm_x86_ops->get_rflags(vcpu) & X86_EFLAGS_IF));
  2680. }
  2681. static void post_kvm_run_save(struct kvm_vcpu *vcpu,
  2682. struct kvm_run *kvm_run)
  2683. {
  2684. kvm_run->if_flag = (kvm_x86_ops->get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
  2685. kvm_run->cr8 = kvm_get_cr8(vcpu);
  2686. kvm_run->apic_base = kvm_get_apic_base(vcpu);
  2687. if (irqchip_in_kernel(vcpu->kvm))
  2688. kvm_run->ready_for_interrupt_injection = 1;
  2689. else
  2690. kvm_run->ready_for_interrupt_injection =
  2691. (vcpu->arch.interrupt_window_open &&
  2692. vcpu->arch.irq_summary == 0);
  2693. }
  2694. static void vapic_enter(struct kvm_vcpu *vcpu)
  2695. {
  2696. struct kvm_lapic *apic = vcpu->arch.apic;
  2697. struct page *page;
  2698. if (!apic || !apic->vapic_addr)
  2699. return;
  2700. page = gfn_to_page(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  2701. vcpu->arch.apic->vapic_page = page;
  2702. }
  2703. static void vapic_exit(struct kvm_vcpu *vcpu)
  2704. {
  2705. struct kvm_lapic *apic = vcpu->arch.apic;
  2706. if (!apic || !apic->vapic_addr)
  2707. return;
  2708. down_read(&vcpu->kvm->slots_lock);
  2709. kvm_release_page_dirty(apic->vapic_page);
  2710. mark_page_dirty(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  2711. up_read(&vcpu->kvm->slots_lock);
  2712. }
  2713. static int vcpu_enter_guest(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2714. {
  2715. int r;
  2716. if (vcpu->requests)
  2717. if (test_and_clear_bit(KVM_REQ_MMU_RELOAD, &vcpu->requests))
  2718. kvm_mmu_unload(vcpu);
  2719. r = kvm_mmu_reload(vcpu);
  2720. if (unlikely(r))
  2721. goto out;
  2722. if (vcpu->requests) {
  2723. if (test_and_clear_bit(KVM_REQ_MIGRATE_TIMER, &vcpu->requests))
  2724. __kvm_migrate_timers(vcpu);
  2725. if (test_and_clear_bit(KVM_REQ_KVMCLOCK_UPDATE, &vcpu->requests))
  2726. kvm_write_guest_time(vcpu);
  2727. if (test_and_clear_bit(KVM_REQ_MMU_SYNC, &vcpu->requests))
  2728. kvm_mmu_sync_roots(vcpu);
  2729. if (test_and_clear_bit(KVM_REQ_TLB_FLUSH, &vcpu->requests))
  2730. kvm_x86_ops->tlb_flush(vcpu);
  2731. if (test_and_clear_bit(KVM_REQ_REPORT_TPR_ACCESS,
  2732. &vcpu->requests)) {
  2733. kvm_run->exit_reason = KVM_EXIT_TPR_ACCESS;
  2734. r = 0;
  2735. goto out;
  2736. }
  2737. if (test_and_clear_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests)) {
  2738. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  2739. r = 0;
  2740. goto out;
  2741. }
  2742. }
  2743. clear_bit(KVM_REQ_PENDING_TIMER, &vcpu->requests);
  2744. kvm_inject_pending_timer_irqs(vcpu);
  2745. preempt_disable();
  2746. kvm_x86_ops->prepare_guest_switch(vcpu);
  2747. kvm_load_guest_fpu(vcpu);
  2748. local_irq_disable();
  2749. if (vcpu->requests || need_resched() || signal_pending(current)) {
  2750. local_irq_enable();
  2751. preempt_enable();
  2752. r = 1;
  2753. goto out;
  2754. }
  2755. vcpu->guest_mode = 1;
  2756. /*
  2757. * Make sure that guest_mode assignment won't happen after
  2758. * testing the pending IRQ vector bitmap.
  2759. */
  2760. smp_wmb();
  2761. if (vcpu->arch.exception.pending)
  2762. __queue_exception(vcpu);
  2763. else if (irqchip_in_kernel(vcpu->kvm))
  2764. kvm_x86_ops->inject_pending_irq(vcpu);
  2765. else
  2766. kvm_x86_ops->inject_pending_vectors(vcpu, kvm_run);
  2767. kvm_lapic_sync_to_vapic(vcpu);
  2768. up_read(&vcpu->kvm->slots_lock);
  2769. kvm_guest_enter();
  2770. get_debugreg(vcpu->arch.host_dr6, 6);
  2771. get_debugreg(vcpu->arch.host_dr7, 7);
  2772. if (unlikely(vcpu->arch.switch_db_regs)) {
  2773. get_debugreg(vcpu->arch.host_db[0], 0);
  2774. get_debugreg(vcpu->arch.host_db[1], 1);
  2775. get_debugreg(vcpu->arch.host_db[2], 2);
  2776. get_debugreg(vcpu->arch.host_db[3], 3);
  2777. set_debugreg(0, 7);
  2778. set_debugreg(vcpu->arch.eff_db[0], 0);
  2779. set_debugreg(vcpu->arch.eff_db[1], 1);
  2780. set_debugreg(vcpu->arch.eff_db[2], 2);
  2781. set_debugreg(vcpu->arch.eff_db[3], 3);
  2782. }
  2783. KVMTRACE_0D(VMENTRY, vcpu, entryexit);
  2784. kvm_x86_ops->run(vcpu, kvm_run);
  2785. if (unlikely(vcpu->arch.switch_db_regs)) {
  2786. set_debugreg(0, 7);
  2787. set_debugreg(vcpu->arch.host_db[0], 0);
  2788. set_debugreg(vcpu->arch.host_db[1], 1);
  2789. set_debugreg(vcpu->arch.host_db[2], 2);
  2790. set_debugreg(vcpu->arch.host_db[3], 3);
  2791. }
  2792. set_debugreg(vcpu->arch.host_dr6, 6);
  2793. set_debugreg(vcpu->arch.host_dr7, 7);
  2794. vcpu->guest_mode = 0;
  2795. local_irq_enable();
  2796. ++vcpu->stat.exits;
  2797. /*
  2798. * We must have an instruction between local_irq_enable() and
  2799. * kvm_guest_exit(), so the timer interrupt isn't delayed by
  2800. * the interrupt shadow. The stat.exits increment will do nicely.
  2801. * But we need to prevent reordering, hence this barrier():
  2802. */
  2803. barrier();
  2804. kvm_guest_exit();
  2805. preempt_enable();
  2806. down_read(&vcpu->kvm->slots_lock);
  2807. /*
  2808. * Profile KVM exit RIPs:
  2809. */
  2810. if (unlikely(prof_on == KVM_PROFILING)) {
  2811. unsigned long rip = kvm_rip_read(vcpu);
  2812. profile_hit(KVM_PROFILING, (void *)rip);
  2813. }
  2814. if (vcpu->arch.exception.pending && kvm_x86_ops->exception_injected(vcpu))
  2815. vcpu->arch.exception.pending = false;
  2816. kvm_lapic_sync_from_vapic(vcpu);
  2817. r = kvm_x86_ops->handle_exit(kvm_run, vcpu);
  2818. out:
  2819. return r;
  2820. }
  2821. static int __vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2822. {
  2823. int r;
  2824. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED)) {
  2825. pr_debug("vcpu %d received sipi with vector # %x\n",
  2826. vcpu->vcpu_id, vcpu->arch.sipi_vector);
  2827. kvm_lapic_reset(vcpu);
  2828. r = kvm_arch_vcpu_reset(vcpu);
  2829. if (r)
  2830. return r;
  2831. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  2832. }
  2833. down_read(&vcpu->kvm->slots_lock);
  2834. vapic_enter(vcpu);
  2835. r = 1;
  2836. while (r > 0) {
  2837. if (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE)
  2838. r = vcpu_enter_guest(vcpu, kvm_run);
  2839. else {
  2840. up_read(&vcpu->kvm->slots_lock);
  2841. kvm_vcpu_block(vcpu);
  2842. down_read(&vcpu->kvm->slots_lock);
  2843. if (test_and_clear_bit(KVM_REQ_UNHALT, &vcpu->requests))
  2844. if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
  2845. vcpu->arch.mp_state =
  2846. KVM_MP_STATE_RUNNABLE;
  2847. if (vcpu->arch.mp_state != KVM_MP_STATE_RUNNABLE)
  2848. r = -EINTR;
  2849. }
  2850. if (r > 0) {
  2851. if (dm_request_for_irq_injection(vcpu, kvm_run)) {
  2852. r = -EINTR;
  2853. kvm_run->exit_reason = KVM_EXIT_INTR;
  2854. ++vcpu->stat.request_irq_exits;
  2855. }
  2856. if (signal_pending(current)) {
  2857. r = -EINTR;
  2858. kvm_run->exit_reason = KVM_EXIT_INTR;
  2859. ++vcpu->stat.signal_exits;
  2860. }
  2861. if (need_resched()) {
  2862. up_read(&vcpu->kvm->slots_lock);
  2863. kvm_resched(vcpu);
  2864. down_read(&vcpu->kvm->slots_lock);
  2865. }
  2866. }
  2867. }
  2868. up_read(&vcpu->kvm->slots_lock);
  2869. post_kvm_run_save(vcpu, kvm_run);
  2870. vapic_exit(vcpu);
  2871. return r;
  2872. }
  2873. int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2874. {
  2875. int r;
  2876. sigset_t sigsaved;
  2877. vcpu_load(vcpu);
  2878. if (vcpu->sigset_active)
  2879. sigprocmask(SIG_SETMASK, &vcpu->sigset, &sigsaved);
  2880. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
  2881. kvm_vcpu_block(vcpu);
  2882. clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
  2883. r = -EAGAIN;
  2884. goto out;
  2885. }
  2886. /* re-sync apic's tpr */
  2887. if (!irqchip_in_kernel(vcpu->kvm))
  2888. kvm_set_cr8(vcpu, kvm_run->cr8);
  2889. if (vcpu->arch.pio.cur_count) {
  2890. r = complete_pio(vcpu);
  2891. if (r)
  2892. goto out;
  2893. }
  2894. #if CONFIG_HAS_IOMEM
  2895. if (vcpu->mmio_needed) {
  2896. memcpy(vcpu->mmio_data, kvm_run->mmio.data, 8);
  2897. vcpu->mmio_read_completed = 1;
  2898. vcpu->mmio_needed = 0;
  2899. down_read(&vcpu->kvm->slots_lock);
  2900. r = emulate_instruction(vcpu, kvm_run,
  2901. vcpu->arch.mmio_fault_cr2, 0,
  2902. EMULTYPE_NO_DECODE);
  2903. up_read(&vcpu->kvm->slots_lock);
  2904. if (r == EMULATE_DO_MMIO) {
  2905. /*
  2906. * Read-modify-write. Back to userspace.
  2907. */
  2908. r = 0;
  2909. goto out;
  2910. }
  2911. }
  2912. #endif
  2913. if (kvm_run->exit_reason == KVM_EXIT_HYPERCALL)
  2914. kvm_register_write(vcpu, VCPU_REGS_RAX,
  2915. kvm_run->hypercall.ret);
  2916. r = __vcpu_run(vcpu, kvm_run);
  2917. out:
  2918. if (vcpu->sigset_active)
  2919. sigprocmask(SIG_SETMASK, &sigsaved, NULL);
  2920. vcpu_put(vcpu);
  2921. return r;
  2922. }
  2923. int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  2924. {
  2925. vcpu_load(vcpu);
  2926. regs->rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2927. regs->rbx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  2928. regs->rcx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  2929. regs->rdx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  2930. regs->rsi = kvm_register_read(vcpu, VCPU_REGS_RSI);
  2931. regs->rdi = kvm_register_read(vcpu, VCPU_REGS_RDI);
  2932. regs->rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  2933. regs->rbp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  2934. #ifdef CONFIG_X86_64
  2935. regs->r8 = kvm_register_read(vcpu, VCPU_REGS_R8);
  2936. regs->r9 = kvm_register_read(vcpu, VCPU_REGS_R9);
  2937. regs->r10 = kvm_register_read(vcpu, VCPU_REGS_R10);
  2938. regs->r11 = kvm_register_read(vcpu, VCPU_REGS_R11);
  2939. regs->r12 = kvm_register_read(vcpu, VCPU_REGS_R12);
  2940. regs->r13 = kvm_register_read(vcpu, VCPU_REGS_R13);
  2941. regs->r14 = kvm_register_read(vcpu, VCPU_REGS_R14);
  2942. regs->r15 = kvm_register_read(vcpu, VCPU_REGS_R15);
  2943. #endif
  2944. regs->rip = kvm_rip_read(vcpu);
  2945. regs->rflags = kvm_x86_ops->get_rflags(vcpu);
  2946. /*
  2947. * Don't leak debug flags in case they were set for guest debugging
  2948. */
  2949. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  2950. regs->rflags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  2951. vcpu_put(vcpu);
  2952. return 0;
  2953. }
  2954. int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  2955. {
  2956. vcpu_load(vcpu);
  2957. kvm_register_write(vcpu, VCPU_REGS_RAX, regs->rax);
  2958. kvm_register_write(vcpu, VCPU_REGS_RBX, regs->rbx);
  2959. kvm_register_write(vcpu, VCPU_REGS_RCX, regs->rcx);
  2960. kvm_register_write(vcpu, VCPU_REGS_RDX, regs->rdx);
  2961. kvm_register_write(vcpu, VCPU_REGS_RSI, regs->rsi);
  2962. kvm_register_write(vcpu, VCPU_REGS_RDI, regs->rdi);
  2963. kvm_register_write(vcpu, VCPU_REGS_RSP, regs->rsp);
  2964. kvm_register_write(vcpu, VCPU_REGS_RBP, regs->rbp);
  2965. #ifdef CONFIG_X86_64
  2966. kvm_register_write(vcpu, VCPU_REGS_R8, regs->r8);
  2967. kvm_register_write(vcpu, VCPU_REGS_R9, regs->r9);
  2968. kvm_register_write(vcpu, VCPU_REGS_R10, regs->r10);
  2969. kvm_register_write(vcpu, VCPU_REGS_R11, regs->r11);
  2970. kvm_register_write(vcpu, VCPU_REGS_R12, regs->r12);
  2971. kvm_register_write(vcpu, VCPU_REGS_R13, regs->r13);
  2972. kvm_register_write(vcpu, VCPU_REGS_R14, regs->r14);
  2973. kvm_register_write(vcpu, VCPU_REGS_R15, regs->r15);
  2974. #endif
  2975. kvm_rip_write(vcpu, regs->rip);
  2976. kvm_x86_ops->set_rflags(vcpu, regs->rflags);
  2977. vcpu->arch.exception.pending = false;
  2978. vcpu_put(vcpu);
  2979. return 0;
  2980. }
  2981. void kvm_get_segment(struct kvm_vcpu *vcpu,
  2982. struct kvm_segment *var, int seg)
  2983. {
  2984. kvm_x86_ops->get_segment(vcpu, var, seg);
  2985. }
  2986. void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  2987. {
  2988. struct kvm_segment cs;
  2989. kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
  2990. *db = cs.db;
  2991. *l = cs.l;
  2992. }
  2993. EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
  2994. int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
  2995. struct kvm_sregs *sregs)
  2996. {
  2997. struct descriptor_table dt;
  2998. int pending_vec;
  2999. vcpu_load(vcpu);
  3000. kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  3001. kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  3002. kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  3003. kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  3004. kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  3005. kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  3006. kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  3007. kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  3008. kvm_x86_ops->get_idt(vcpu, &dt);
  3009. sregs->idt.limit = dt.limit;
  3010. sregs->idt.base = dt.base;
  3011. kvm_x86_ops->get_gdt(vcpu, &dt);
  3012. sregs->gdt.limit = dt.limit;
  3013. sregs->gdt.base = dt.base;
  3014. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  3015. sregs->cr0 = vcpu->arch.cr0;
  3016. sregs->cr2 = vcpu->arch.cr2;
  3017. sregs->cr3 = vcpu->arch.cr3;
  3018. sregs->cr4 = vcpu->arch.cr4;
  3019. sregs->cr8 = kvm_get_cr8(vcpu);
  3020. sregs->efer = vcpu->arch.shadow_efer;
  3021. sregs->apic_base = kvm_get_apic_base(vcpu);
  3022. if (irqchip_in_kernel(vcpu->kvm)) {
  3023. memset(sregs->interrupt_bitmap, 0,
  3024. sizeof sregs->interrupt_bitmap);
  3025. pending_vec = kvm_x86_ops->get_irq(vcpu);
  3026. if (pending_vec >= 0)
  3027. set_bit(pending_vec,
  3028. (unsigned long *)sregs->interrupt_bitmap);
  3029. } else
  3030. memcpy(sregs->interrupt_bitmap, vcpu->arch.irq_pending,
  3031. sizeof sregs->interrupt_bitmap);
  3032. vcpu_put(vcpu);
  3033. return 0;
  3034. }
  3035. int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
  3036. struct kvm_mp_state *mp_state)
  3037. {
  3038. vcpu_load(vcpu);
  3039. mp_state->mp_state = vcpu->arch.mp_state;
  3040. vcpu_put(vcpu);
  3041. return 0;
  3042. }
  3043. int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
  3044. struct kvm_mp_state *mp_state)
  3045. {
  3046. vcpu_load(vcpu);
  3047. vcpu->arch.mp_state = mp_state->mp_state;
  3048. vcpu_put(vcpu);
  3049. return 0;
  3050. }
  3051. static void kvm_set_segment(struct kvm_vcpu *vcpu,
  3052. struct kvm_segment *var, int seg)
  3053. {
  3054. kvm_x86_ops->set_segment(vcpu, var, seg);
  3055. }
  3056. static void seg_desct_to_kvm_desct(struct desc_struct *seg_desc, u16 selector,
  3057. struct kvm_segment *kvm_desct)
  3058. {
  3059. kvm_desct->base = seg_desc->base0;
  3060. kvm_desct->base |= seg_desc->base1 << 16;
  3061. kvm_desct->base |= seg_desc->base2 << 24;
  3062. kvm_desct->limit = seg_desc->limit0;
  3063. kvm_desct->limit |= seg_desc->limit << 16;
  3064. if (seg_desc->g) {
  3065. kvm_desct->limit <<= 12;
  3066. kvm_desct->limit |= 0xfff;
  3067. }
  3068. kvm_desct->selector = selector;
  3069. kvm_desct->type = seg_desc->type;
  3070. kvm_desct->present = seg_desc->p;
  3071. kvm_desct->dpl = seg_desc->dpl;
  3072. kvm_desct->db = seg_desc->d;
  3073. kvm_desct->s = seg_desc->s;
  3074. kvm_desct->l = seg_desc->l;
  3075. kvm_desct->g = seg_desc->g;
  3076. kvm_desct->avl = seg_desc->avl;
  3077. if (!selector)
  3078. kvm_desct->unusable = 1;
  3079. else
  3080. kvm_desct->unusable = 0;
  3081. kvm_desct->padding = 0;
  3082. }
  3083. static void get_segment_descriptor_dtable(struct kvm_vcpu *vcpu,
  3084. u16 selector,
  3085. struct descriptor_table *dtable)
  3086. {
  3087. if (selector & 1 << 2) {
  3088. struct kvm_segment kvm_seg;
  3089. kvm_get_segment(vcpu, &kvm_seg, VCPU_SREG_LDTR);
  3090. if (kvm_seg.unusable)
  3091. dtable->limit = 0;
  3092. else
  3093. dtable->limit = kvm_seg.limit;
  3094. dtable->base = kvm_seg.base;
  3095. }
  3096. else
  3097. kvm_x86_ops->get_gdt(vcpu, dtable);
  3098. }
  3099. /* allowed just for 8 bytes segments */
  3100. static int load_guest_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  3101. struct desc_struct *seg_desc)
  3102. {
  3103. gpa_t gpa;
  3104. struct descriptor_table dtable;
  3105. u16 index = selector >> 3;
  3106. get_segment_descriptor_dtable(vcpu, selector, &dtable);
  3107. if (dtable.limit < index * 8 + 7) {
  3108. kvm_queue_exception_e(vcpu, GP_VECTOR, selector & 0xfffc);
  3109. return 1;
  3110. }
  3111. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, dtable.base);
  3112. gpa += index * 8;
  3113. return kvm_read_guest(vcpu->kvm, gpa, seg_desc, 8);
  3114. }
  3115. /* allowed just for 8 bytes segments */
  3116. static int save_guest_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  3117. struct desc_struct *seg_desc)
  3118. {
  3119. gpa_t gpa;
  3120. struct descriptor_table dtable;
  3121. u16 index = selector >> 3;
  3122. get_segment_descriptor_dtable(vcpu, selector, &dtable);
  3123. if (dtable.limit < index * 8 + 7)
  3124. return 1;
  3125. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, dtable.base);
  3126. gpa += index * 8;
  3127. return kvm_write_guest(vcpu->kvm, gpa, seg_desc, 8);
  3128. }
  3129. static u32 get_tss_base_addr(struct kvm_vcpu *vcpu,
  3130. struct desc_struct *seg_desc)
  3131. {
  3132. u32 base_addr;
  3133. base_addr = seg_desc->base0;
  3134. base_addr |= (seg_desc->base1 << 16);
  3135. base_addr |= (seg_desc->base2 << 24);
  3136. return vcpu->arch.mmu.gva_to_gpa(vcpu, base_addr);
  3137. }
  3138. static u16 get_segment_selector(struct kvm_vcpu *vcpu, int seg)
  3139. {
  3140. struct kvm_segment kvm_seg;
  3141. kvm_get_segment(vcpu, &kvm_seg, seg);
  3142. return kvm_seg.selector;
  3143. }
  3144. static int load_segment_descriptor_to_kvm_desct(struct kvm_vcpu *vcpu,
  3145. u16 selector,
  3146. struct kvm_segment *kvm_seg)
  3147. {
  3148. struct desc_struct seg_desc;
  3149. if (load_guest_segment_descriptor(vcpu, selector, &seg_desc))
  3150. return 1;
  3151. seg_desct_to_kvm_desct(&seg_desc, selector, kvm_seg);
  3152. return 0;
  3153. }
  3154. static int kvm_load_realmode_segment(struct kvm_vcpu *vcpu, u16 selector, int seg)
  3155. {
  3156. struct kvm_segment segvar = {
  3157. .base = selector << 4,
  3158. .limit = 0xffff,
  3159. .selector = selector,
  3160. .type = 3,
  3161. .present = 1,
  3162. .dpl = 3,
  3163. .db = 0,
  3164. .s = 1,
  3165. .l = 0,
  3166. .g = 0,
  3167. .avl = 0,
  3168. .unusable = 0,
  3169. };
  3170. kvm_x86_ops->set_segment(vcpu, &segvar, seg);
  3171. return 0;
  3172. }
  3173. int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  3174. int type_bits, int seg)
  3175. {
  3176. struct kvm_segment kvm_seg;
  3177. if (!(vcpu->arch.cr0 & X86_CR0_PE))
  3178. return kvm_load_realmode_segment(vcpu, selector, seg);
  3179. if (load_segment_descriptor_to_kvm_desct(vcpu, selector, &kvm_seg))
  3180. return 1;
  3181. kvm_seg.type |= type_bits;
  3182. if (seg != VCPU_SREG_SS && seg != VCPU_SREG_CS &&
  3183. seg != VCPU_SREG_LDTR)
  3184. if (!kvm_seg.s)
  3185. kvm_seg.unusable = 1;
  3186. kvm_set_segment(vcpu, &kvm_seg, seg);
  3187. return 0;
  3188. }
  3189. static void save_state_to_tss32(struct kvm_vcpu *vcpu,
  3190. struct tss_segment_32 *tss)
  3191. {
  3192. tss->cr3 = vcpu->arch.cr3;
  3193. tss->eip = kvm_rip_read(vcpu);
  3194. tss->eflags = kvm_x86_ops->get_rflags(vcpu);
  3195. tss->eax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  3196. tss->ecx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  3197. tss->edx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  3198. tss->ebx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  3199. tss->esp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  3200. tss->ebp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  3201. tss->esi = kvm_register_read(vcpu, VCPU_REGS_RSI);
  3202. tss->edi = kvm_register_read(vcpu, VCPU_REGS_RDI);
  3203. tss->es = get_segment_selector(vcpu, VCPU_SREG_ES);
  3204. tss->cs = get_segment_selector(vcpu, VCPU_SREG_CS);
  3205. tss->ss = get_segment_selector(vcpu, VCPU_SREG_SS);
  3206. tss->ds = get_segment_selector(vcpu, VCPU_SREG_DS);
  3207. tss->fs = get_segment_selector(vcpu, VCPU_SREG_FS);
  3208. tss->gs = get_segment_selector(vcpu, VCPU_SREG_GS);
  3209. tss->ldt_selector = get_segment_selector(vcpu, VCPU_SREG_LDTR);
  3210. tss->prev_task_link = get_segment_selector(vcpu, VCPU_SREG_TR);
  3211. }
  3212. static int load_state_from_tss32(struct kvm_vcpu *vcpu,
  3213. struct tss_segment_32 *tss)
  3214. {
  3215. kvm_set_cr3(vcpu, tss->cr3);
  3216. kvm_rip_write(vcpu, tss->eip);
  3217. kvm_x86_ops->set_rflags(vcpu, tss->eflags | 2);
  3218. kvm_register_write(vcpu, VCPU_REGS_RAX, tss->eax);
  3219. kvm_register_write(vcpu, VCPU_REGS_RCX, tss->ecx);
  3220. kvm_register_write(vcpu, VCPU_REGS_RDX, tss->edx);
  3221. kvm_register_write(vcpu, VCPU_REGS_RBX, tss->ebx);
  3222. kvm_register_write(vcpu, VCPU_REGS_RSP, tss->esp);
  3223. kvm_register_write(vcpu, VCPU_REGS_RBP, tss->ebp);
  3224. kvm_register_write(vcpu, VCPU_REGS_RSI, tss->esi);
  3225. kvm_register_write(vcpu, VCPU_REGS_RDI, tss->edi);
  3226. if (kvm_load_segment_descriptor(vcpu, tss->ldt_selector, 0, VCPU_SREG_LDTR))
  3227. return 1;
  3228. if (kvm_load_segment_descriptor(vcpu, tss->es, 1, VCPU_SREG_ES))
  3229. return 1;
  3230. if (kvm_load_segment_descriptor(vcpu, tss->cs, 9, VCPU_SREG_CS))
  3231. return 1;
  3232. if (kvm_load_segment_descriptor(vcpu, tss->ss, 1, VCPU_SREG_SS))
  3233. return 1;
  3234. if (kvm_load_segment_descriptor(vcpu, tss->ds, 1, VCPU_SREG_DS))
  3235. return 1;
  3236. if (kvm_load_segment_descriptor(vcpu, tss->fs, 1, VCPU_SREG_FS))
  3237. return 1;
  3238. if (kvm_load_segment_descriptor(vcpu, tss->gs, 1, VCPU_SREG_GS))
  3239. return 1;
  3240. return 0;
  3241. }
  3242. static void save_state_to_tss16(struct kvm_vcpu *vcpu,
  3243. struct tss_segment_16 *tss)
  3244. {
  3245. tss->ip = kvm_rip_read(vcpu);
  3246. tss->flag = kvm_x86_ops->get_rflags(vcpu);
  3247. tss->ax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  3248. tss->cx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  3249. tss->dx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  3250. tss->bx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  3251. tss->sp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  3252. tss->bp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  3253. tss->si = kvm_register_read(vcpu, VCPU_REGS_RSI);
  3254. tss->di = kvm_register_read(vcpu, VCPU_REGS_RDI);
  3255. tss->es = get_segment_selector(vcpu, VCPU_SREG_ES);
  3256. tss->cs = get_segment_selector(vcpu, VCPU_SREG_CS);
  3257. tss->ss = get_segment_selector(vcpu, VCPU_SREG_SS);
  3258. tss->ds = get_segment_selector(vcpu, VCPU_SREG_DS);
  3259. tss->ldt = get_segment_selector(vcpu, VCPU_SREG_LDTR);
  3260. tss->prev_task_link = get_segment_selector(vcpu, VCPU_SREG_TR);
  3261. }
  3262. static int load_state_from_tss16(struct kvm_vcpu *vcpu,
  3263. struct tss_segment_16 *tss)
  3264. {
  3265. kvm_rip_write(vcpu, tss->ip);
  3266. kvm_x86_ops->set_rflags(vcpu, tss->flag | 2);
  3267. kvm_register_write(vcpu, VCPU_REGS_RAX, tss->ax);
  3268. kvm_register_write(vcpu, VCPU_REGS_RCX, tss->cx);
  3269. kvm_register_write(vcpu, VCPU_REGS_RDX, tss->dx);
  3270. kvm_register_write(vcpu, VCPU_REGS_RBX, tss->bx);
  3271. kvm_register_write(vcpu, VCPU_REGS_RSP, tss->sp);
  3272. kvm_register_write(vcpu, VCPU_REGS_RBP, tss->bp);
  3273. kvm_register_write(vcpu, VCPU_REGS_RSI, tss->si);
  3274. kvm_register_write(vcpu, VCPU_REGS_RDI, tss->di);
  3275. if (kvm_load_segment_descriptor(vcpu, tss->ldt, 0, VCPU_SREG_LDTR))
  3276. return 1;
  3277. if (kvm_load_segment_descriptor(vcpu, tss->es, 1, VCPU_SREG_ES))
  3278. return 1;
  3279. if (kvm_load_segment_descriptor(vcpu, tss->cs, 9, VCPU_SREG_CS))
  3280. return 1;
  3281. if (kvm_load_segment_descriptor(vcpu, tss->ss, 1, VCPU_SREG_SS))
  3282. return 1;
  3283. if (kvm_load_segment_descriptor(vcpu, tss->ds, 1, VCPU_SREG_DS))
  3284. return 1;
  3285. return 0;
  3286. }
  3287. static int kvm_task_switch_16(struct kvm_vcpu *vcpu, u16 tss_selector,
  3288. u32 old_tss_base,
  3289. struct desc_struct *nseg_desc)
  3290. {
  3291. struct tss_segment_16 tss_segment_16;
  3292. int ret = 0;
  3293. if (kvm_read_guest(vcpu->kvm, old_tss_base, &tss_segment_16,
  3294. sizeof tss_segment_16))
  3295. goto out;
  3296. save_state_to_tss16(vcpu, &tss_segment_16);
  3297. if (kvm_write_guest(vcpu->kvm, old_tss_base, &tss_segment_16,
  3298. sizeof tss_segment_16))
  3299. goto out;
  3300. if (kvm_read_guest(vcpu->kvm, get_tss_base_addr(vcpu, nseg_desc),
  3301. &tss_segment_16, sizeof tss_segment_16))
  3302. goto out;
  3303. if (load_state_from_tss16(vcpu, &tss_segment_16))
  3304. goto out;
  3305. ret = 1;
  3306. out:
  3307. return ret;
  3308. }
  3309. static int kvm_task_switch_32(struct kvm_vcpu *vcpu, u16 tss_selector,
  3310. u32 old_tss_base,
  3311. struct desc_struct *nseg_desc)
  3312. {
  3313. struct tss_segment_32 tss_segment_32;
  3314. int ret = 0;
  3315. if (kvm_read_guest(vcpu->kvm, old_tss_base, &tss_segment_32,
  3316. sizeof tss_segment_32))
  3317. goto out;
  3318. save_state_to_tss32(vcpu, &tss_segment_32);
  3319. if (kvm_write_guest(vcpu->kvm, old_tss_base, &tss_segment_32,
  3320. sizeof tss_segment_32))
  3321. goto out;
  3322. if (kvm_read_guest(vcpu->kvm, get_tss_base_addr(vcpu, nseg_desc),
  3323. &tss_segment_32, sizeof tss_segment_32))
  3324. goto out;
  3325. if (load_state_from_tss32(vcpu, &tss_segment_32))
  3326. goto out;
  3327. ret = 1;
  3328. out:
  3329. return ret;
  3330. }
  3331. int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int reason)
  3332. {
  3333. struct kvm_segment tr_seg;
  3334. struct desc_struct cseg_desc;
  3335. struct desc_struct nseg_desc;
  3336. int ret = 0;
  3337. u32 old_tss_base = get_segment_base(vcpu, VCPU_SREG_TR);
  3338. u16 old_tss_sel = get_segment_selector(vcpu, VCPU_SREG_TR);
  3339. old_tss_base = vcpu->arch.mmu.gva_to_gpa(vcpu, old_tss_base);
  3340. /* FIXME: Handle errors. Failure to read either TSS or their
  3341. * descriptors should generate a pagefault.
  3342. */
  3343. if (load_guest_segment_descriptor(vcpu, tss_selector, &nseg_desc))
  3344. goto out;
  3345. if (load_guest_segment_descriptor(vcpu, old_tss_sel, &cseg_desc))
  3346. goto out;
  3347. if (reason != TASK_SWITCH_IRET) {
  3348. int cpl;
  3349. cpl = kvm_x86_ops->get_cpl(vcpu);
  3350. if ((tss_selector & 3) > nseg_desc.dpl || cpl > nseg_desc.dpl) {
  3351. kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
  3352. return 1;
  3353. }
  3354. }
  3355. if (!nseg_desc.p || (nseg_desc.limit0 | nseg_desc.limit << 16) < 0x67) {
  3356. kvm_queue_exception_e(vcpu, TS_VECTOR, tss_selector & 0xfffc);
  3357. return 1;
  3358. }
  3359. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  3360. cseg_desc.type &= ~(1 << 1); //clear the B flag
  3361. save_guest_segment_descriptor(vcpu, old_tss_sel, &cseg_desc);
  3362. }
  3363. if (reason == TASK_SWITCH_IRET) {
  3364. u32 eflags = kvm_x86_ops->get_rflags(vcpu);
  3365. kvm_x86_ops->set_rflags(vcpu, eflags & ~X86_EFLAGS_NT);
  3366. }
  3367. kvm_x86_ops->skip_emulated_instruction(vcpu);
  3368. if (nseg_desc.type & 8)
  3369. ret = kvm_task_switch_32(vcpu, tss_selector, old_tss_base,
  3370. &nseg_desc);
  3371. else
  3372. ret = kvm_task_switch_16(vcpu, tss_selector, old_tss_base,
  3373. &nseg_desc);
  3374. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE) {
  3375. u32 eflags = kvm_x86_ops->get_rflags(vcpu);
  3376. kvm_x86_ops->set_rflags(vcpu, eflags | X86_EFLAGS_NT);
  3377. }
  3378. if (reason != TASK_SWITCH_IRET) {
  3379. nseg_desc.type |= (1 << 1);
  3380. save_guest_segment_descriptor(vcpu, tss_selector,
  3381. &nseg_desc);
  3382. }
  3383. kvm_x86_ops->set_cr0(vcpu, vcpu->arch.cr0 | X86_CR0_TS);
  3384. seg_desct_to_kvm_desct(&nseg_desc, tss_selector, &tr_seg);
  3385. tr_seg.type = 11;
  3386. kvm_set_segment(vcpu, &tr_seg, VCPU_SREG_TR);
  3387. out:
  3388. return ret;
  3389. }
  3390. EXPORT_SYMBOL_GPL(kvm_task_switch);
  3391. int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
  3392. struct kvm_sregs *sregs)
  3393. {
  3394. int mmu_reset_needed = 0;
  3395. int i, pending_vec, max_bits;
  3396. struct descriptor_table dt;
  3397. vcpu_load(vcpu);
  3398. dt.limit = sregs->idt.limit;
  3399. dt.base = sregs->idt.base;
  3400. kvm_x86_ops->set_idt(vcpu, &dt);
  3401. dt.limit = sregs->gdt.limit;
  3402. dt.base = sregs->gdt.base;
  3403. kvm_x86_ops->set_gdt(vcpu, &dt);
  3404. vcpu->arch.cr2 = sregs->cr2;
  3405. mmu_reset_needed |= vcpu->arch.cr3 != sregs->cr3;
  3406. vcpu->arch.cr3 = sregs->cr3;
  3407. kvm_set_cr8(vcpu, sregs->cr8);
  3408. mmu_reset_needed |= vcpu->arch.shadow_efer != sregs->efer;
  3409. kvm_x86_ops->set_efer(vcpu, sregs->efer);
  3410. kvm_set_apic_base(vcpu, sregs->apic_base);
  3411. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  3412. mmu_reset_needed |= vcpu->arch.cr0 != sregs->cr0;
  3413. kvm_x86_ops->set_cr0(vcpu, sregs->cr0);
  3414. vcpu->arch.cr0 = sregs->cr0;
  3415. mmu_reset_needed |= vcpu->arch.cr4 != sregs->cr4;
  3416. kvm_x86_ops->set_cr4(vcpu, sregs->cr4);
  3417. if (!is_long_mode(vcpu) && is_pae(vcpu))
  3418. load_pdptrs(vcpu, vcpu->arch.cr3);
  3419. if (mmu_reset_needed)
  3420. kvm_mmu_reset_context(vcpu);
  3421. if (!irqchip_in_kernel(vcpu->kvm)) {
  3422. memcpy(vcpu->arch.irq_pending, sregs->interrupt_bitmap,
  3423. sizeof vcpu->arch.irq_pending);
  3424. vcpu->arch.irq_summary = 0;
  3425. for (i = 0; i < ARRAY_SIZE(vcpu->arch.irq_pending); ++i)
  3426. if (vcpu->arch.irq_pending[i])
  3427. __set_bit(i, &vcpu->arch.irq_summary);
  3428. } else {
  3429. max_bits = (sizeof sregs->interrupt_bitmap) << 3;
  3430. pending_vec = find_first_bit(
  3431. (const unsigned long *)sregs->interrupt_bitmap,
  3432. max_bits);
  3433. /* Only pending external irq is handled here */
  3434. if (pending_vec < max_bits) {
  3435. kvm_x86_ops->set_irq(vcpu, pending_vec);
  3436. pr_debug("Set back pending irq %d\n",
  3437. pending_vec);
  3438. }
  3439. kvm_pic_clear_isr_ack(vcpu->kvm);
  3440. }
  3441. kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  3442. kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  3443. kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  3444. kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  3445. kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  3446. kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  3447. kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  3448. kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  3449. /* Older userspace won't unhalt the vcpu on reset. */
  3450. if (vcpu->vcpu_id == 0 && kvm_rip_read(vcpu) == 0xfff0 &&
  3451. sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
  3452. !(vcpu->arch.cr0 & X86_CR0_PE))
  3453. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  3454. vcpu_put(vcpu);
  3455. return 0;
  3456. }
  3457. int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
  3458. struct kvm_guest_debug *dbg)
  3459. {
  3460. int i, r;
  3461. vcpu_load(vcpu);
  3462. if ((dbg->control & (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_HW_BP)) ==
  3463. (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_HW_BP)) {
  3464. for (i = 0; i < KVM_NR_DB_REGS; ++i)
  3465. vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
  3466. vcpu->arch.switch_db_regs =
  3467. (dbg->arch.debugreg[7] & DR7_BP_EN_MASK);
  3468. } else {
  3469. for (i = 0; i < KVM_NR_DB_REGS; i++)
  3470. vcpu->arch.eff_db[i] = vcpu->arch.db[i];
  3471. vcpu->arch.switch_db_regs = (vcpu->arch.dr7 & DR7_BP_EN_MASK);
  3472. }
  3473. r = kvm_x86_ops->set_guest_debug(vcpu, dbg);
  3474. if (dbg->control & KVM_GUESTDBG_INJECT_DB)
  3475. kvm_queue_exception(vcpu, DB_VECTOR);
  3476. else if (dbg->control & KVM_GUESTDBG_INJECT_BP)
  3477. kvm_queue_exception(vcpu, BP_VECTOR);
  3478. vcpu_put(vcpu);
  3479. return r;
  3480. }
  3481. /*
  3482. * fxsave fpu state. Taken from x86_64/processor.h. To be killed when
  3483. * we have asm/x86/processor.h
  3484. */
  3485. struct fxsave {
  3486. u16 cwd;
  3487. u16 swd;
  3488. u16 twd;
  3489. u16 fop;
  3490. u64 rip;
  3491. u64 rdp;
  3492. u32 mxcsr;
  3493. u32 mxcsr_mask;
  3494. u32 st_space[32]; /* 8*16 bytes for each FP-reg = 128 bytes */
  3495. #ifdef CONFIG_X86_64
  3496. u32 xmm_space[64]; /* 16*16 bytes for each XMM-reg = 256 bytes */
  3497. #else
  3498. u32 xmm_space[32]; /* 8*16 bytes for each XMM-reg = 128 bytes */
  3499. #endif
  3500. };
  3501. /*
  3502. * Translate a guest virtual address to a guest physical address.
  3503. */
  3504. int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
  3505. struct kvm_translation *tr)
  3506. {
  3507. unsigned long vaddr = tr->linear_address;
  3508. gpa_t gpa;
  3509. vcpu_load(vcpu);
  3510. down_read(&vcpu->kvm->slots_lock);
  3511. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, vaddr);
  3512. up_read(&vcpu->kvm->slots_lock);
  3513. tr->physical_address = gpa;
  3514. tr->valid = gpa != UNMAPPED_GVA;
  3515. tr->writeable = 1;
  3516. tr->usermode = 0;
  3517. vcpu_put(vcpu);
  3518. return 0;
  3519. }
  3520. int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  3521. {
  3522. struct fxsave *fxsave = (struct fxsave *)&vcpu->arch.guest_fx_image;
  3523. vcpu_load(vcpu);
  3524. memcpy(fpu->fpr, fxsave->st_space, 128);
  3525. fpu->fcw = fxsave->cwd;
  3526. fpu->fsw = fxsave->swd;
  3527. fpu->ftwx = fxsave->twd;
  3528. fpu->last_opcode = fxsave->fop;
  3529. fpu->last_ip = fxsave->rip;
  3530. fpu->last_dp = fxsave->rdp;
  3531. memcpy(fpu->xmm, fxsave->xmm_space, sizeof fxsave->xmm_space);
  3532. vcpu_put(vcpu);
  3533. return 0;
  3534. }
  3535. int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  3536. {
  3537. struct fxsave *fxsave = (struct fxsave *)&vcpu->arch.guest_fx_image;
  3538. vcpu_load(vcpu);
  3539. memcpy(fxsave->st_space, fpu->fpr, 128);
  3540. fxsave->cwd = fpu->fcw;
  3541. fxsave->swd = fpu->fsw;
  3542. fxsave->twd = fpu->ftwx;
  3543. fxsave->fop = fpu->last_opcode;
  3544. fxsave->rip = fpu->last_ip;
  3545. fxsave->rdp = fpu->last_dp;
  3546. memcpy(fxsave->xmm_space, fpu->xmm, sizeof fxsave->xmm_space);
  3547. vcpu_put(vcpu);
  3548. return 0;
  3549. }
  3550. void fx_init(struct kvm_vcpu *vcpu)
  3551. {
  3552. unsigned after_mxcsr_mask;
  3553. /*
  3554. * Touch the fpu the first time in non atomic context as if
  3555. * this is the first fpu instruction the exception handler
  3556. * will fire before the instruction returns and it'll have to
  3557. * allocate ram with GFP_KERNEL.
  3558. */
  3559. if (!used_math())
  3560. kvm_fx_save(&vcpu->arch.host_fx_image);
  3561. /* Initialize guest FPU by resetting ours and saving into guest's */
  3562. preempt_disable();
  3563. kvm_fx_save(&vcpu->arch.host_fx_image);
  3564. kvm_fx_finit();
  3565. kvm_fx_save(&vcpu->arch.guest_fx_image);
  3566. kvm_fx_restore(&vcpu->arch.host_fx_image);
  3567. preempt_enable();
  3568. vcpu->arch.cr0 |= X86_CR0_ET;
  3569. after_mxcsr_mask = offsetof(struct i387_fxsave_struct, st_space);
  3570. vcpu->arch.guest_fx_image.mxcsr = 0x1f80;
  3571. memset((void *)&vcpu->arch.guest_fx_image + after_mxcsr_mask,
  3572. 0, sizeof(struct i387_fxsave_struct) - after_mxcsr_mask);
  3573. }
  3574. EXPORT_SYMBOL_GPL(fx_init);
  3575. void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
  3576. {
  3577. if (!vcpu->fpu_active || vcpu->guest_fpu_loaded)
  3578. return;
  3579. vcpu->guest_fpu_loaded = 1;
  3580. kvm_fx_save(&vcpu->arch.host_fx_image);
  3581. kvm_fx_restore(&vcpu->arch.guest_fx_image);
  3582. }
  3583. EXPORT_SYMBOL_GPL(kvm_load_guest_fpu);
  3584. void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
  3585. {
  3586. if (!vcpu->guest_fpu_loaded)
  3587. return;
  3588. vcpu->guest_fpu_loaded = 0;
  3589. kvm_fx_save(&vcpu->arch.guest_fx_image);
  3590. kvm_fx_restore(&vcpu->arch.host_fx_image);
  3591. ++vcpu->stat.fpu_reload;
  3592. }
  3593. EXPORT_SYMBOL_GPL(kvm_put_guest_fpu);
  3594. void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
  3595. {
  3596. if (vcpu->arch.time_page) {
  3597. kvm_release_page_dirty(vcpu->arch.time_page);
  3598. vcpu->arch.time_page = NULL;
  3599. }
  3600. kvm_x86_ops->vcpu_free(vcpu);
  3601. }
  3602. struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm,
  3603. unsigned int id)
  3604. {
  3605. return kvm_x86_ops->vcpu_create(kvm, id);
  3606. }
  3607. int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
  3608. {
  3609. int r;
  3610. /* We do fxsave: this must be aligned. */
  3611. BUG_ON((unsigned long)&vcpu->arch.host_fx_image & 0xF);
  3612. vcpu->arch.mtrr_state.have_fixed = 1;
  3613. vcpu_load(vcpu);
  3614. r = kvm_arch_vcpu_reset(vcpu);
  3615. if (r == 0)
  3616. r = kvm_mmu_setup(vcpu);
  3617. vcpu_put(vcpu);
  3618. if (r < 0)
  3619. goto free_vcpu;
  3620. return 0;
  3621. free_vcpu:
  3622. kvm_x86_ops->vcpu_free(vcpu);
  3623. return r;
  3624. }
  3625. void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
  3626. {
  3627. vcpu_load(vcpu);
  3628. kvm_mmu_unload(vcpu);
  3629. vcpu_put(vcpu);
  3630. kvm_x86_ops->vcpu_free(vcpu);
  3631. }
  3632. int kvm_arch_vcpu_reset(struct kvm_vcpu *vcpu)
  3633. {
  3634. vcpu->arch.nmi_pending = false;
  3635. vcpu->arch.nmi_injected = false;
  3636. vcpu->arch.switch_db_regs = 0;
  3637. memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
  3638. vcpu->arch.dr6 = DR6_FIXED_1;
  3639. vcpu->arch.dr7 = DR7_FIXED_1;
  3640. return kvm_x86_ops->vcpu_reset(vcpu);
  3641. }
  3642. void kvm_arch_hardware_enable(void *garbage)
  3643. {
  3644. kvm_x86_ops->hardware_enable(garbage);
  3645. }
  3646. void kvm_arch_hardware_disable(void *garbage)
  3647. {
  3648. kvm_x86_ops->hardware_disable(garbage);
  3649. }
  3650. int kvm_arch_hardware_setup(void)
  3651. {
  3652. return kvm_x86_ops->hardware_setup();
  3653. }
  3654. void kvm_arch_hardware_unsetup(void)
  3655. {
  3656. kvm_x86_ops->hardware_unsetup();
  3657. }
  3658. void kvm_arch_check_processor_compat(void *rtn)
  3659. {
  3660. kvm_x86_ops->check_processor_compatibility(rtn);
  3661. }
  3662. int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
  3663. {
  3664. struct page *page;
  3665. struct kvm *kvm;
  3666. int r;
  3667. BUG_ON(vcpu->kvm == NULL);
  3668. kvm = vcpu->kvm;
  3669. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  3670. if (!irqchip_in_kernel(kvm) || vcpu->vcpu_id == 0)
  3671. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  3672. else
  3673. vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
  3674. page = alloc_page(GFP_KERNEL | __GFP_ZERO);
  3675. if (!page) {
  3676. r = -ENOMEM;
  3677. goto fail;
  3678. }
  3679. vcpu->arch.pio_data = page_address(page);
  3680. r = kvm_mmu_create(vcpu);
  3681. if (r < 0)
  3682. goto fail_free_pio_data;
  3683. if (irqchip_in_kernel(kvm)) {
  3684. r = kvm_create_lapic(vcpu);
  3685. if (r < 0)
  3686. goto fail_mmu_destroy;
  3687. }
  3688. return 0;
  3689. fail_mmu_destroy:
  3690. kvm_mmu_destroy(vcpu);
  3691. fail_free_pio_data:
  3692. free_page((unsigned long)vcpu->arch.pio_data);
  3693. fail:
  3694. return r;
  3695. }
  3696. void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
  3697. {
  3698. kvm_free_lapic(vcpu);
  3699. down_read(&vcpu->kvm->slots_lock);
  3700. kvm_mmu_destroy(vcpu);
  3701. up_read(&vcpu->kvm->slots_lock);
  3702. free_page((unsigned long)vcpu->arch.pio_data);
  3703. }
  3704. struct kvm *kvm_arch_create_vm(void)
  3705. {
  3706. struct kvm *kvm = kzalloc(sizeof(struct kvm), GFP_KERNEL);
  3707. if (!kvm)
  3708. return ERR_PTR(-ENOMEM);
  3709. INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
  3710. INIT_LIST_HEAD(&kvm->arch.oos_global_pages);
  3711. INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
  3712. /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
  3713. set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
  3714. rdtscll(kvm->arch.vm_init_tsc);
  3715. return kvm;
  3716. }
  3717. static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
  3718. {
  3719. vcpu_load(vcpu);
  3720. kvm_mmu_unload(vcpu);
  3721. vcpu_put(vcpu);
  3722. }
  3723. static void kvm_free_vcpus(struct kvm *kvm)
  3724. {
  3725. unsigned int i;
  3726. /*
  3727. * Unpin any mmu pages first.
  3728. */
  3729. for (i = 0; i < KVM_MAX_VCPUS; ++i)
  3730. if (kvm->vcpus[i])
  3731. kvm_unload_vcpu_mmu(kvm->vcpus[i]);
  3732. for (i = 0; i < KVM_MAX_VCPUS; ++i) {
  3733. if (kvm->vcpus[i]) {
  3734. kvm_arch_vcpu_free(kvm->vcpus[i]);
  3735. kvm->vcpus[i] = NULL;
  3736. }
  3737. }
  3738. }
  3739. void kvm_arch_sync_events(struct kvm *kvm)
  3740. {
  3741. kvm_free_all_assigned_devices(kvm);
  3742. }
  3743. void kvm_arch_destroy_vm(struct kvm *kvm)
  3744. {
  3745. kvm_iommu_unmap_guest(kvm);
  3746. kvm_free_pit(kvm);
  3747. kfree(kvm->arch.vpic);
  3748. kfree(kvm->arch.vioapic);
  3749. kvm_free_vcpus(kvm);
  3750. kvm_free_physmem(kvm);
  3751. if (kvm->arch.apic_access_page)
  3752. put_page(kvm->arch.apic_access_page);
  3753. if (kvm->arch.ept_identity_pagetable)
  3754. put_page(kvm->arch.ept_identity_pagetable);
  3755. kfree(kvm);
  3756. }
  3757. int kvm_arch_set_memory_region(struct kvm *kvm,
  3758. struct kvm_userspace_memory_region *mem,
  3759. struct kvm_memory_slot old,
  3760. int user_alloc)
  3761. {
  3762. int npages = mem->memory_size >> PAGE_SHIFT;
  3763. struct kvm_memory_slot *memslot = &kvm->memslots[mem->slot];
  3764. /*To keep backward compatibility with older userspace,
  3765. *x86 needs to hanlde !user_alloc case.
  3766. */
  3767. if (!user_alloc) {
  3768. if (npages && !old.rmap) {
  3769. unsigned long userspace_addr;
  3770. down_write(&current->mm->mmap_sem);
  3771. userspace_addr = do_mmap(NULL, 0,
  3772. npages * PAGE_SIZE,
  3773. PROT_READ | PROT_WRITE,
  3774. MAP_PRIVATE | MAP_ANONYMOUS,
  3775. 0);
  3776. up_write(&current->mm->mmap_sem);
  3777. if (IS_ERR((void *)userspace_addr))
  3778. return PTR_ERR((void *)userspace_addr);
  3779. /* set userspace_addr atomically for kvm_hva_to_rmapp */
  3780. spin_lock(&kvm->mmu_lock);
  3781. memslot->userspace_addr = userspace_addr;
  3782. spin_unlock(&kvm->mmu_lock);
  3783. } else {
  3784. if (!old.user_alloc && old.rmap) {
  3785. int ret;
  3786. down_write(&current->mm->mmap_sem);
  3787. ret = do_munmap(current->mm, old.userspace_addr,
  3788. old.npages * PAGE_SIZE);
  3789. up_write(&current->mm->mmap_sem);
  3790. if (ret < 0)
  3791. printk(KERN_WARNING
  3792. "kvm_vm_ioctl_set_memory_region: "
  3793. "failed to munmap memory\n");
  3794. }
  3795. }
  3796. }
  3797. if (!kvm->arch.n_requested_mmu_pages) {
  3798. unsigned int nr_mmu_pages = kvm_mmu_calculate_mmu_pages(kvm);
  3799. kvm_mmu_change_mmu_pages(kvm, nr_mmu_pages);
  3800. }
  3801. kvm_mmu_slot_remove_write_access(kvm, mem->slot);
  3802. kvm_flush_remote_tlbs(kvm);
  3803. return 0;
  3804. }
  3805. void kvm_arch_flush_shadow(struct kvm *kvm)
  3806. {
  3807. kvm_mmu_zap_all(kvm);
  3808. }
  3809. int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
  3810. {
  3811. return vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE
  3812. || vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED
  3813. || vcpu->arch.nmi_pending;
  3814. }
  3815. static void vcpu_kick_intr(void *info)
  3816. {
  3817. #ifdef DEBUG
  3818. struct kvm_vcpu *vcpu = (struct kvm_vcpu *)info;
  3819. printk(KERN_DEBUG "vcpu_kick_intr %p \n", vcpu);
  3820. #endif
  3821. }
  3822. void kvm_vcpu_kick(struct kvm_vcpu *vcpu)
  3823. {
  3824. int ipi_pcpu = vcpu->cpu;
  3825. int cpu = get_cpu();
  3826. if (waitqueue_active(&vcpu->wq)) {
  3827. wake_up_interruptible(&vcpu->wq);
  3828. ++vcpu->stat.halt_wakeup;
  3829. }
  3830. /*
  3831. * We may be called synchronously with irqs disabled in guest mode,
  3832. * So need not to call smp_call_function_single() in that case.
  3833. */
  3834. if (vcpu->guest_mode && vcpu->cpu != cpu)
  3835. smp_call_function_single(ipi_pcpu, vcpu_kick_intr, vcpu, 0);
  3836. put_cpu();
  3837. }