srmmu.c 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284
  1. /*
  2. * srmmu.c: SRMMU specific routines for memory management.
  3. *
  4. * Copyright (C) 1995 David S. Miller (davem@caip.rutgers.edu)
  5. * Copyright (C) 1995,2002 Pete Zaitcev (zaitcev@yahoo.com)
  6. * Copyright (C) 1996 Eddie C. Dost (ecd@skynet.be)
  7. * Copyright (C) 1997,1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  8. * Copyright (C) 1999,2000 Anton Blanchard (anton@samba.org)
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/mm.h>
  12. #include <linux/slab.h>
  13. #include <linux/vmalloc.h>
  14. #include <linux/pagemap.h>
  15. #include <linux/init.h>
  16. #include <linux/spinlock.h>
  17. #include <linux/bootmem.h>
  18. #include <linux/fs.h>
  19. #include <linux/seq_file.h>
  20. #include <linux/kdebug.h>
  21. #include <asm/bitext.h>
  22. #include <asm/page.h>
  23. #include <asm/pgalloc.h>
  24. #include <asm/pgtable.h>
  25. #include <asm/io.h>
  26. #include <asm/vaddrs.h>
  27. #include <asm/traps.h>
  28. #include <asm/smp.h>
  29. #include <asm/mbus.h>
  30. #include <asm/cache.h>
  31. #include <asm/oplib.h>
  32. #include <asm/asi.h>
  33. #include <asm/msi.h>
  34. #include <asm/mmu_context.h>
  35. #include <asm/io-unit.h>
  36. #include <asm/cacheflush.h>
  37. #include <asm/tlbflush.h>
  38. /* Now the cpu specific definitions. */
  39. #include <asm/viking.h>
  40. #include <asm/mxcc.h>
  41. #include <asm/ross.h>
  42. #include <asm/tsunami.h>
  43. #include <asm/swift.h>
  44. #include <asm/turbosparc.h>
  45. #include <asm/btfixup.h>
  46. enum mbus_module srmmu_modtype;
  47. static unsigned int hwbug_bitmask;
  48. int vac_cache_size;
  49. int vac_line_size;
  50. extern struct resource sparc_iomap;
  51. extern unsigned long last_valid_pfn;
  52. extern unsigned long page_kernel;
  53. static pgd_t *srmmu_swapper_pg_dir;
  54. #ifdef CONFIG_SMP
  55. #define FLUSH_BEGIN(mm)
  56. #define FLUSH_END
  57. #else
  58. #define FLUSH_BEGIN(mm) if((mm)->context != NO_CONTEXT) {
  59. #define FLUSH_END }
  60. #endif
  61. BTFIXUPDEF_CALL(void, flush_page_for_dma, unsigned long)
  62. #define flush_page_for_dma(page) BTFIXUP_CALL(flush_page_for_dma)(page)
  63. int flush_page_for_dma_global = 1;
  64. #ifdef CONFIG_SMP
  65. BTFIXUPDEF_CALL(void, local_flush_page_for_dma, unsigned long)
  66. #define local_flush_page_for_dma(page) BTFIXUP_CALL(local_flush_page_for_dma)(page)
  67. #endif
  68. char *srmmu_name;
  69. ctxd_t *srmmu_ctx_table_phys;
  70. static ctxd_t *srmmu_context_table;
  71. int viking_mxcc_present;
  72. static DEFINE_SPINLOCK(srmmu_context_spinlock);
  73. static int is_hypersparc;
  74. /*
  75. * In general all page table modifications should use the V8 atomic
  76. * swap instruction. This insures the mmu and the cpu are in sync
  77. * with respect to ref/mod bits in the page tables.
  78. */
  79. static inline unsigned long srmmu_swap(unsigned long *addr, unsigned long value)
  80. {
  81. __asm__ __volatile__("swap [%2], %0" : "=&r" (value) : "0" (value), "r" (addr));
  82. return value;
  83. }
  84. static inline void srmmu_set_pte(pte_t *ptep, pte_t pteval)
  85. {
  86. srmmu_swap((unsigned long *)ptep, pte_val(pteval));
  87. }
  88. /* The very generic SRMMU page table operations. */
  89. static inline int srmmu_device_memory(unsigned long x)
  90. {
  91. return ((x & 0xF0000000) != 0);
  92. }
  93. static int srmmu_cache_pagetables;
  94. /* these will be initialized in srmmu_nocache_calcsize() */
  95. static unsigned long srmmu_nocache_size;
  96. static unsigned long srmmu_nocache_end;
  97. /* 1 bit <=> 256 bytes of nocache <=> 64 PTEs */
  98. #define SRMMU_NOCACHE_BITMAP_SHIFT (PAGE_SHIFT - 4)
  99. /* The context table is a nocache user with the biggest alignment needs. */
  100. #define SRMMU_NOCACHE_ALIGN_MAX (sizeof(ctxd_t)*SRMMU_MAX_CONTEXTS)
  101. void *srmmu_nocache_pool;
  102. void *srmmu_nocache_bitmap;
  103. static struct bit_map srmmu_nocache_map;
  104. static unsigned long srmmu_pte_pfn(pte_t pte)
  105. {
  106. if (srmmu_device_memory(pte_val(pte))) {
  107. /* Just return something that will cause
  108. * pfn_valid() to return false. This makes
  109. * copy_one_pte() to just directly copy to
  110. * PTE over.
  111. */
  112. return ~0UL;
  113. }
  114. return (pte_val(pte) & SRMMU_PTE_PMASK) >> (PAGE_SHIFT-4);
  115. }
  116. static struct page *srmmu_pmd_page(pmd_t pmd)
  117. {
  118. if (srmmu_device_memory(pmd_val(pmd)))
  119. BUG();
  120. return pfn_to_page((pmd_val(pmd) & SRMMU_PTD_PMASK) >> (PAGE_SHIFT-4));
  121. }
  122. static inline unsigned long srmmu_pgd_page(pgd_t pgd)
  123. { return srmmu_device_memory(pgd_val(pgd))?~0:(unsigned long)__nocache_va((pgd_val(pgd) & SRMMU_PTD_PMASK) << 4); }
  124. static inline int srmmu_pte_none(pte_t pte)
  125. { return !(pte_val(pte) & 0xFFFFFFF); }
  126. static inline int srmmu_pte_present(pte_t pte)
  127. { return ((pte_val(pte) & SRMMU_ET_MASK) == SRMMU_ET_PTE); }
  128. static inline void srmmu_pte_clear(pte_t *ptep)
  129. { srmmu_set_pte(ptep, __pte(0)); }
  130. static inline int srmmu_pmd_none(pmd_t pmd)
  131. { return !(pmd_val(pmd) & 0xFFFFFFF); }
  132. static inline int srmmu_pmd_bad(pmd_t pmd)
  133. { return (pmd_val(pmd) & SRMMU_ET_MASK) != SRMMU_ET_PTD; }
  134. static inline int srmmu_pmd_present(pmd_t pmd)
  135. { return ((pmd_val(pmd) & SRMMU_ET_MASK) == SRMMU_ET_PTD); }
  136. static inline void srmmu_pmd_clear(pmd_t *pmdp) {
  137. int i;
  138. for (i = 0; i < PTRS_PER_PTE/SRMMU_REAL_PTRS_PER_PTE; i++)
  139. srmmu_set_pte((pte_t *)&pmdp->pmdv[i], __pte(0));
  140. }
  141. static inline int srmmu_pgd_none(pgd_t pgd)
  142. { return !(pgd_val(pgd) & 0xFFFFFFF); }
  143. static inline int srmmu_pgd_bad(pgd_t pgd)
  144. { return (pgd_val(pgd) & SRMMU_ET_MASK) != SRMMU_ET_PTD; }
  145. static inline int srmmu_pgd_present(pgd_t pgd)
  146. { return ((pgd_val(pgd) & SRMMU_ET_MASK) == SRMMU_ET_PTD); }
  147. static inline void srmmu_pgd_clear(pgd_t * pgdp)
  148. { srmmu_set_pte((pte_t *)pgdp, __pte(0)); }
  149. static inline pte_t srmmu_pte_wrprotect(pte_t pte)
  150. { return __pte(pte_val(pte) & ~SRMMU_WRITE);}
  151. static inline pte_t srmmu_pte_mkclean(pte_t pte)
  152. { return __pte(pte_val(pte) & ~SRMMU_DIRTY);}
  153. static inline pte_t srmmu_pte_mkold(pte_t pte)
  154. { return __pte(pte_val(pte) & ~SRMMU_REF);}
  155. static inline pte_t srmmu_pte_mkwrite(pte_t pte)
  156. { return __pte(pte_val(pte) | SRMMU_WRITE);}
  157. static inline pte_t srmmu_pte_mkdirty(pte_t pte)
  158. { return __pte(pte_val(pte) | SRMMU_DIRTY);}
  159. static inline pte_t srmmu_pte_mkyoung(pte_t pte)
  160. { return __pte(pte_val(pte) | SRMMU_REF);}
  161. /*
  162. * Conversion functions: convert a page and protection to a page entry,
  163. * and a page entry and page directory to the page they refer to.
  164. */
  165. static pte_t srmmu_mk_pte(struct page *page, pgprot_t pgprot)
  166. { return __pte((page_to_pfn(page) << (PAGE_SHIFT-4)) | pgprot_val(pgprot)); }
  167. static pte_t srmmu_mk_pte_phys(unsigned long page, pgprot_t pgprot)
  168. { return __pte(((page) >> 4) | pgprot_val(pgprot)); }
  169. static pte_t srmmu_mk_pte_io(unsigned long page, pgprot_t pgprot, int space)
  170. { return __pte(((page) >> 4) | (space << 28) | pgprot_val(pgprot)); }
  171. /* XXX should we hyper_flush_whole_icache here - Anton */
  172. static inline void srmmu_ctxd_set(ctxd_t *ctxp, pgd_t *pgdp)
  173. { srmmu_set_pte((pte_t *)ctxp, (SRMMU_ET_PTD | (__nocache_pa((unsigned long) pgdp) >> 4))); }
  174. static inline void srmmu_pgd_set(pgd_t * pgdp, pmd_t * pmdp)
  175. { srmmu_set_pte((pte_t *)pgdp, (SRMMU_ET_PTD | (__nocache_pa((unsigned long) pmdp) >> 4))); }
  176. static void srmmu_pmd_set(pmd_t *pmdp, pte_t *ptep)
  177. {
  178. unsigned long ptp; /* Physical address, shifted right by 4 */
  179. int i;
  180. ptp = __nocache_pa((unsigned long) ptep) >> 4;
  181. for (i = 0; i < PTRS_PER_PTE/SRMMU_REAL_PTRS_PER_PTE; i++) {
  182. srmmu_set_pte((pte_t *)&pmdp->pmdv[i], SRMMU_ET_PTD | ptp);
  183. ptp += (SRMMU_REAL_PTRS_PER_PTE*sizeof(pte_t) >> 4);
  184. }
  185. }
  186. static void srmmu_pmd_populate(pmd_t *pmdp, struct page *ptep)
  187. {
  188. unsigned long ptp; /* Physical address, shifted right by 4 */
  189. int i;
  190. ptp = page_to_pfn(ptep) << (PAGE_SHIFT-4); /* watch for overflow */
  191. for (i = 0; i < PTRS_PER_PTE/SRMMU_REAL_PTRS_PER_PTE; i++) {
  192. srmmu_set_pte((pte_t *)&pmdp->pmdv[i], SRMMU_ET_PTD | ptp);
  193. ptp += (SRMMU_REAL_PTRS_PER_PTE*sizeof(pte_t) >> 4);
  194. }
  195. }
  196. static inline pte_t srmmu_pte_modify(pte_t pte, pgprot_t newprot)
  197. { return __pte((pte_val(pte) & SRMMU_CHG_MASK) | pgprot_val(newprot)); }
  198. /* to find an entry in a top-level page table... */
  199. static inline pgd_t *srmmu_pgd_offset(struct mm_struct * mm, unsigned long address)
  200. { return mm->pgd + (address >> SRMMU_PGDIR_SHIFT); }
  201. /* Find an entry in the second-level page table.. */
  202. static inline pmd_t *srmmu_pmd_offset(pgd_t * dir, unsigned long address)
  203. {
  204. return (pmd_t *) srmmu_pgd_page(*dir) +
  205. ((address >> PMD_SHIFT) & (PTRS_PER_PMD - 1));
  206. }
  207. /* Find an entry in the third-level page table.. */
  208. static inline pte_t *srmmu_pte_offset(pmd_t * dir, unsigned long address)
  209. {
  210. void *pte;
  211. pte = __nocache_va((dir->pmdv[0] & SRMMU_PTD_PMASK) << 4);
  212. return (pte_t *) pte +
  213. ((address >> PAGE_SHIFT) & (PTRS_PER_PTE - 1));
  214. }
  215. static unsigned long srmmu_swp_type(swp_entry_t entry)
  216. {
  217. return (entry.val >> SRMMU_SWP_TYPE_SHIFT) & SRMMU_SWP_TYPE_MASK;
  218. }
  219. static unsigned long srmmu_swp_offset(swp_entry_t entry)
  220. {
  221. return (entry.val >> SRMMU_SWP_OFF_SHIFT) & SRMMU_SWP_OFF_MASK;
  222. }
  223. static swp_entry_t srmmu_swp_entry(unsigned long type, unsigned long offset)
  224. {
  225. return (swp_entry_t) {
  226. (type & SRMMU_SWP_TYPE_MASK) << SRMMU_SWP_TYPE_SHIFT
  227. | (offset & SRMMU_SWP_OFF_MASK) << SRMMU_SWP_OFF_SHIFT };
  228. }
  229. /*
  230. * size: bytes to allocate in the nocache area.
  231. * align: bytes, number to align at.
  232. * Returns the virtual address of the allocated area.
  233. */
  234. static unsigned long __srmmu_get_nocache(int size, int align)
  235. {
  236. int offset;
  237. if (size < SRMMU_NOCACHE_BITMAP_SHIFT) {
  238. printk("Size 0x%x too small for nocache request\n", size);
  239. size = SRMMU_NOCACHE_BITMAP_SHIFT;
  240. }
  241. if (size & (SRMMU_NOCACHE_BITMAP_SHIFT-1)) {
  242. printk("Size 0x%x unaligned int nocache request\n", size);
  243. size += SRMMU_NOCACHE_BITMAP_SHIFT-1;
  244. }
  245. BUG_ON(align > SRMMU_NOCACHE_ALIGN_MAX);
  246. offset = bit_map_string_get(&srmmu_nocache_map,
  247. size >> SRMMU_NOCACHE_BITMAP_SHIFT,
  248. align >> SRMMU_NOCACHE_BITMAP_SHIFT);
  249. if (offset == -1) {
  250. printk("srmmu: out of nocache %d: %d/%d\n",
  251. size, (int) srmmu_nocache_size,
  252. srmmu_nocache_map.used << SRMMU_NOCACHE_BITMAP_SHIFT);
  253. return 0;
  254. }
  255. return (SRMMU_NOCACHE_VADDR + (offset << SRMMU_NOCACHE_BITMAP_SHIFT));
  256. }
  257. static unsigned long srmmu_get_nocache(int size, int align)
  258. {
  259. unsigned long tmp;
  260. tmp = __srmmu_get_nocache(size, align);
  261. if (tmp)
  262. memset((void *)tmp, 0, size);
  263. return tmp;
  264. }
  265. static void srmmu_free_nocache(unsigned long vaddr, int size)
  266. {
  267. int offset;
  268. if (vaddr < SRMMU_NOCACHE_VADDR) {
  269. printk("Vaddr %lx is smaller than nocache base 0x%lx\n",
  270. vaddr, (unsigned long)SRMMU_NOCACHE_VADDR);
  271. BUG();
  272. }
  273. if (vaddr+size > srmmu_nocache_end) {
  274. printk("Vaddr %lx is bigger than nocache end 0x%lx\n",
  275. vaddr, srmmu_nocache_end);
  276. BUG();
  277. }
  278. if (size & (size-1)) {
  279. printk("Size 0x%x is not a power of 2\n", size);
  280. BUG();
  281. }
  282. if (size < SRMMU_NOCACHE_BITMAP_SHIFT) {
  283. printk("Size 0x%x is too small\n", size);
  284. BUG();
  285. }
  286. if (vaddr & (size-1)) {
  287. printk("Vaddr %lx is not aligned to size 0x%x\n", vaddr, size);
  288. BUG();
  289. }
  290. offset = (vaddr - SRMMU_NOCACHE_VADDR) >> SRMMU_NOCACHE_BITMAP_SHIFT;
  291. size = size >> SRMMU_NOCACHE_BITMAP_SHIFT;
  292. bit_map_clear(&srmmu_nocache_map, offset, size);
  293. }
  294. static void srmmu_early_allocate_ptable_skeleton(unsigned long start,
  295. unsigned long end);
  296. extern unsigned long probe_memory(void); /* in fault.c */
  297. /*
  298. * Reserve nocache dynamically proportionally to the amount of
  299. * system RAM. -- Tomas Szepe <szepe@pinerecords.com>, June 2002
  300. */
  301. static void srmmu_nocache_calcsize(void)
  302. {
  303. unsigned long sysmemavail = probe_memory() / 1024;
  304. int srmmu_nocache_npages;
  305. srmmu_nocache_npages =
  306. sysmemavail / SRMMU_NOCACHE_ALCRATIO / 1024 * 256;
  307. /* P3 XXX The 4x overuse: corroborated by /proc/meminfo. */
  308. // if (srmmu_nocache_npages < 256) srmmu_nocache_npages = 256;
  309. if (srmmu_nocache_npages < SRMMU_MIN_NOCACHE_PAGES)
  310. srmmu_nocache_npages = SRMMU_MIN_NOCACHE_PAGES;
  311. /* anything above 1280 blows up */
  312. if (srmmu_nocache_npages > SRMMU_MAX_NOCACHE_PAGES)
  313. srmmu_nocache_npages = SRMMU_MAX_NOCACHE_PAGES;
  314. srmmu_nocache_size = srmmu_nocache_npages * PAGE_SIZE;
  315. srmmu_nocache_end = SRMMU_NOCACHE_VADDR + srmmu_nocache_size;
  316. }
  317. static void __init srmmu_nocache_init(void)
  318. {
  319. unsigned int bitmap_bits;
  320. pgd_t *pgd;
  321. pmd_t *pmd;
  322. pte_t *pte;
  323. unsigned long paddr, vaddr;
  324. unsigned long pteval;
  325. bitmap_bits = srmmu_nocache_size >> SRMMU_NOCACHE_BITMAP_SHIFT;
  326. srmmu_nocache_pool = __alloc_bootmem(srmmu_nocache_size,
  327. SRMMU_NOCACHE_ALIGN_MAX, 0UL);
  328. memset(srmmu_nocache_pool, 0, srmmu_nocache_size);
  329. srmmu_nocache_bitmap = __alloc_bootmem(bitmap_bits >> 3, SMP_CACHE_BYTES, 0UL);
  330. bit_map_init(&srmmu_nocache_map, srmmu_nocache_bitmap, bitmap_bits);
  331. srmmu_swapper_pg_dir = (pgd_t *)__srmmu_get_nocache(SRMMU_PGD_TABLE_SIZE, SRMMU_PGD_TABLE_SIZE);
  332. memset(__nocache_fix(srmmu_swapper_pg_dir), 0, SRMMU_PGD_TABLE_SIZE);
  333. init_mm.pgd = srmmu_swapper_pg_dir;
  334. srmmu_early_allocate_ptable_skeleton(SRMMU_NOCACHE_VADDR, srmmu_nocache_end);
  335. paddr = __pa((unsigned long)srmmu_nocache_pool);
  336. vaddr = SRMMU_NOCACHE_VADDR;
  337. while (vaddr < srmmu_nocache_end) {
  338. pgd = pgd_offset_k(vaddr);
  339. pmd = srmmu_pmd_offset(__nocache_fix(pgd), vaddr);
  340. pte = srmmu_pte_offset(__nocache_fix(pmd), vaddr);
  341. pteval = ((paddr >> 4) | SRMMU_ET_PTE | SRMMU_PRIV);
  342. if (srmmu_cache_pagetables)
  343. pteval |= SRMMU_CACHE;
  344. srmmu_set_pte(__nocache_fix(pte), __pte(pteval));
  345. vaddr += PAGE_SIZE;
  346. paddr += PAGE_SIZE;
  347. }
  348. flush_cache_all();
  349. flush_tlb_all();
  350. }
  351. static inline pgd_t *srmmu_get_pgd_fast(void)
  352. {
  353. pgd_t *pgd = NULL;
  354. pgd = (pgd_t *)__srmmu_get_nocache(SRMMU_PGD_TABLE_SIZE, SRMMU_PGD_TABLE_SIZE);
  355. if (pgd) {
  356. pgd_t *init = pgd_offset_k(0);
  357. memset(pgd, 0, USER_PTRS_PER_PGD * sizeof(pgd_t));
  358. memcpy(pgd + USER_PTRS_PER_PGD, init + USER_PTRS_PER_PGD,
  359. (PTRS_PER_PGD - USER_PTRS_PER_PGD) * sizeof(pgd_t));
  360. }
  361. return pgd;
  362. }
  363. static void srmmu_free_pgd_fast(pgd_t *pgd)
  364. {
  365. srmmu_free_nocache((unsigned long)pgd, SRMMU_PGD_TABLE_SIZE);
  366. }
  367. static pmd_t *srmmu_pmd_alloc_one(struct mm_struct *mm, unsigned long address)
  368. {
  369. return (pmd_t *)srmmu_get_nocache(SRMMU_PMD_TABLE_SIZE, SRMMU_PMD_TABLE_SIZE);
  370. }
  371. static void srmmu_pmd_free(pmd_t * pmd)
  372. {
  373. srmmu_free_nocache((unsigned long)pmd, SRMMU_PMD_TABLE_SIZE);
  374. }
  375. /*
  376. * Hardware needs alignment to 256 only, but we align to whole page size
  377. * to reduce fragmentation problems due to the buddy principle.
  378. * XXX Provide actual fragmentation statistics in /proc.
  379. *
  380. * Alignments up to the page size are the same for physical and virtual
  381. * addresses of the nocache area.
  382. */
  383. static pte_t *
  384. srmmu_pte_alloc_one_kernel(struct mm_struct *mm, unsigned long address)
  385. {
  386. return (pte_t *)srmmu_get_nocache(PTE_SIZE, PTE_SIZE);
  387. }
  388. static pgtable_t
  389. srmmu_pte_alloc_one(struct mm_struct *mm, unsigned long address)
  390. {
  391. unsigned long pte;
  392. struct page *page;
  393. if ((pte = (unsigned long)srmmu_pte_alloc_one_kernel(mm, address)) == 0)
  394. return NULL;
  395. page = pfn_to_page( __nocache_pa(pte) >> PAGE_SHIFT );
  396. pgtable_page_ctor(page);
  397. return page;
  398. }
  399. static void srmmu_free_pte_fast(pte_t *pte)
  400. {
  401. srmmu_free_nocache((unsigned long)pte, PTE_SIZE);
  402. }
  403. static void srmmu_pte_free(pgtable_t pte)
  404. {
  405. unsigned long p;
  406. pgtable_page_dtor(pte);
  407. p = (unsigned long)page_address(pte); /* Cached address (for test) */
  408. if (p == 0)
  409. BUG();
  410. p = page_to_pfn(pte) << PAGE_SHIFT; /* Physical address */
  411. p = (unsigned long) __nocache_va(p); /* Nocached virtual */
  412. srmmu_free_nocache(p, PTE_SIZE);
  413. }
  414. /*
  415. */
  416. static inline void alloc_context(struct mm_struct *old_mm, struct mm_struct *mm)
  417. {
  418. struct ctx_list *ctxp;
  419. ctxp = ctx_free.next;
  420. if(ctxp != &ctx_free) {
  421. remove_from_ctx_list(ctxp);
  422. add_to_used_ctxlist(ctxp);
  423. mm->context = ctxp->ctx_number;
  424. ctxp->ctx_mm = mm;
  425. return;
  426. }
  427. ctxp = ctx_used.next;
  428. if(ctxp->ctx_mm == old_mm)
  429. ctxp = ctxp->next;
  430. if(ctxp == &ctx_used)
  431. panic("out of mmu contexts");
  432. flush_cache_mm(ctxp->ctx_mm);
  433. flush_tlb_mm(ctxp->ctx_mm);
  434. remove_from_ctx_list(ctxp);
  435. add_to_used_ctxlist(ctxp);
  436. ctxp->ctx_mm->context = NO_CONTEXT;
  437. ctxp->ctx_mm = mm;
  438. mm->context = ctxp->ctx_number;
  439. }
  440. static inline void free_context(int context)
  441. {
  442. struct ctx_list *ctx_old;
  443. ctx_old = ctx_list_pool + context;
  444. remove_from_ctx_list(ctx_old);
  445. add_to_free_ctxlist(ctx_old);
  446. }
  447. static void srmmu_switch_mm(struct mm_struct *old_mm, struct mm_struct *mm,
  448. struct task_struct *tsk, int cpu)
  449. {
  450. if(mm->context == NO_CONTEXT) {
  451. spin_lock(&srmmu_context_spinlock);
  452. alloc_context(old_mm, mm);
  453. spin_unlock(&srmmu_context_spinlock);
  454. srmmu_ctxd_set(&srmmu_context_table[mm->context], mm->pgd);
  455. }
  456. if (is_hypersparc)
  457. hyper_flush_whole_icache();
  458. srmmu_set_context(mm->context);
  459. }
  460. /* Low level IO area allocation on the SRMMU. */
  461. static inline void srmmu_mapioaddr(unsigned long physaddr,
  462. unsigned long virt_addr, int bus_type)
  463. {
  464. pgd_t *pgdp;
  465. pmd_t *pmdp;
  466. pte_t *ptep;
  467. unsigned long tmp;
  468. physaddr &= PAGE_MASK;
  469. pgdp = pgd_offset_k(virt_addr);
  470. pmdp = srmmu_pmd_offset(pgdp, virt_addr);
  471. ptep = srmmu_pte_offset(pmdp, virt_addr);
  472. tmp = (physaddr >> 4) | SRMMU_ET_PTE;
  473. /*
  474. * I need to test whether this is consistent over all
  475. * sun4m's. The bus_type represents the upper 4 bits of
  476. * 36-bit physical address on the I/O space lines...
  477. */
  478. tmp |= (bus_type << 28);
  479. tmp |= SRMMU_PRIV;
  480. __flush_page_to_ram(virt_addr);
  481. srmmu_set_pte(ptep, __pte(tmp));
  482. }
  483. static void srmmu_mapiorange(unsigned int bus, unsigned long xpa,
  484. unsigned long xva, unsigned int len)
  485. {
  486. while (len != 0) {
  487. len -= PAGE_SIZE;
  488. srmmu_mapioaddr(xpa, xva, bus);
  489. xva += PAGE_SIZE;
  490. xpa += PAGE_SIZE;
  491. }
  492. flush_tlb_all();
  493. }
  494. static inline void srmmu_unmapioaddr(unsigned long virt_addr)
  495. {
  496. pgd_t *pgdp;
  497. pmd_t *pmdp;
  498. pte_t *ptep;
  499. pgdp = pgd_offset_k(virt_addr);
  500. pmdp = srmmu_pmd_offset(pgdp, virt_addr);
  501. ptep = srmmu_pte_offset(pmdp, virt_addr);
  502. /* No need to flush uncacheable page. */
  503. srmmu_pte_clear(ptep);
  504. }
  505. static void srmmu_unmapiorange(unsigned long virt_addr, unsigned int len)
  506. {
  507. while (len != 0) {
  508. len -= PAGE_SIZE;
  509. srmmu_unmapioaddr(virt_addr);
  510. virt_addr += PAGE_SIZE;
  511. }
  512. flush_tlb_all();
  513. }
  514. /*
  515. * On the SRMMU we do not have the problems with limited tlb entries
  516. * for mapping kernel pages, so we just take things from the free page
  517. * pool. As a side effect we are putting a little too much pressure
  518. * on the gfp() subsystem. This setup also makes the logic of the
  519. * iommu mapping code a lot easier as we can transparently handle
  520. * mappings on the kernel stack without any special code as we did
  521. * need on the sun4c.
  522. */
  523. static struct thread_info *srmmu_alloc_thread_info(void)
  524. {
  525. struct thread_info *ret;
  526. ret = (struct thread_info *)__get_free_pages(GFP_KERNEL,
  527. THREAD_INFO_ORDER);
  528. #ifdef CONFIG_DEBUG_STACK_USAGE
  529. if (ret)
  530. memset(ret, 0, PAGE_SIZE << THREAD_INFO_ORDER);
  531. #endif /* DEBUG_STACK_USAGE */
  532. return ret;
  533. }
  534. static void srmmu_free_thread_info(struct thread_info *ti)
  535. {
  536. free_pages((unsigned long)ti, THREAD_INFO_ORDER);
  537. }
  538. /* tsunami.S */
  539. extern void tsunami_flush_cache_all(void);
  540. extern void tsunami_flush_cache_mm(struct mm_struct *mm);
  541. extern void tsunami_flush_cache_range(struct vm_area_struct *vma, unsigned long start, unsigned long end);
  542. extern void tsunami_flush_cache_page(struct vm_area_struct *vma, unsigned long page);
  543. extern void tsunami_flush_page_to_ram(unsigned long page);
  544. extern void tsunami_flush_page_for_dma(unsigned long page);
  545. extern void tsunami_flush_sig_insns(struct mm_struct *mm, unsigned long insn_addr);
  546. extern void tsunami_flush_tlb_all(void);
  547. extern void tsunami_flush_tlb_mm(struct mm_struct *mm);
  548. extern void tsunami_flush_tlb_range(struct vm_area_struct *vma, unsigned long start, unsigned long end);
  549. extern void tsunami_flush_tlb_page(struct vm_area_struct *vma, unsigned long page);
  550. extern void tsunami_setup_blockops(void);
  551. /*
  552. * Workaround, until we find what's going on with Swift. When low on memory,
  553. * it sometimes loops in fault/handle_mm_fault incl. flush_tlb_page to find
  554. * out it is already in page tables/ fault again on the same instruction.
  555. * I really don't understand it, have checked it and contexts
  556. * are right, flush_tlb_all is done as well, and it faults again...
  557. * Strange. -jj
  558. *
  559. * The following code is a deadwood that may be necessary when
  560. * we start to make precise page flushes again. --zaitcev
  561. */
  562. static void swift_update_mmu_cache(struct vm_area_struct * vma, unsigned long address, pte_t pte)
  563. {
  564. #if 0
  565. static unsigned long last;
  566. unsigned int val;
  567. /* unsigned int n; */
  568. if (address == last) {
  569. val = srmmu_hwprobe(address);
  570. if (val != 0 && pte_val(pte) != val) {
  571. printk("swift_update_mmu_cache: "
  572. "addr %lx put %08x probed %08x from %p\n",
  573. address, pte_val(pte), val,
  574. __builtin_return_address(0));
  575. srmmu_flush_whole_tlb();
  576. }
  577. }
  578. last = address;
  579. #endif
  580. }
  581. /* swift.S */
  582. extern void swift_flush_cache_all(void);
  583. extern void swift_flush_cache_mm(struct mm_struct *mm);
  584. extern void swift_flush_cache_range(struct vm_area_struct *vma,
  585. unsigned long start, unsigned long end);
  586. extern void swift_flush_cache_page(struct vm_area_struct *vma, unsigned long page);
  587. extern void swift_flush_page_to_ram(unsigned long page);
  588. extern void swift_flush_page_for_dma(unsigned long page);
  589. extern void swift_flush_sig_insns(struct mm_struct *mm, unsigned long insn_addr);
  590. extern void swift_flush_tlb_all(void);
  591. extern void swift_flush_tlb_mm(struct mm_struct *mm);
  592. extern void swift_flush_tlb_range(struct vm_area_struct *vma,
  593. unsigned long start, unsigned long end);
  594. extern void swift_flush_tlb_page(struct vm_area_struct *vma, unsigned long page);
  595. #if 0 /* P3: deadwood to debug precise flushes on Swift. */
  596. void swift_flush_tlb_page(struct vm_area_struct *vma, unsigned long page)
  597. {
  598. int cctx, ctx1;
  599. page &= PAGE_MASK;
  600. if ((ctx1 = vma->vm_mm->context) != -1) {
  601. cctx = srmmu_get_context();
  602. /* Is context # ever different from current context? P3 */
  603. if (cctx != ctx1) {
  604. printk("flush ctx %02x curr %02x\n", ctx1, cctx);
  605. srmmu_set_context(ctx1);
  606. swift_flush_page(page);
  607. __asm__ __volatile__("sta %%g0, [%0] %1\n\t" : :
  608. "r" (page), "i" (ASI_M_FLUSH_PROBE));
  609. srmmu_set_context(cctx);
  610. } else {
  611. /* Rm. prot. bits from virt. c. */
  612. /* swift_flush_cache_all(); */
  613. /* swift_flush_cache_page(vma, page); */
  614. swift_flush_page(page);
  615. __asm__ __volatile__("sta %%g0, [%0] %1\n\t" : :
  616. "r" (page), "i" (ASI_M_FLUSH_PROBE));
  617. /* same as above: srmmu_flush_tlb_page() */
  618. }
  619. }
  620. }
  621. #endif
  622. /*
  623. * The following are all MBUS based SRMMU modules, and therefore could
  624. * be found in a multiprocessor configuration. On the whole, these
  625. * chips seems to be much more touchy about DVMA and page tables
  626. * with respect to cache coherency.
  627. */
  628. /* Cypress flushes. */
  629. static void cypress_flush_cache_all(void)
  630. {
  631. volatile unsigned long cypress_sucks;
  632. unsigned long faddr, tagval;
  633. flush_user_windows();
  634. for(faddr = 0; faddr < 0x10000; faddr += 0x20) {
  635. __asm__ __volatile__("lda [%1 + %2] %3, %0\n\t" :
  636. "=r" (tagval) :
  637. "r" (faddr), "r" (0x40000),
  638. "i" (ASI_M_DATAC_TAG));
  639. /* If modified and valid, kick it. */
  640. if((tagval & 0x60) == 0x60)
  641. cypress_sucks = *(unsigned long *)(0xf0020000 + faddr);
  642. }
  643. }
  644. static void cypress_flush_cache_mm(struct mm_struct *mm)
  645. {
  646. register unsigned long a, b, c, d, e, f, g;
  647. unsigned long flags, faddr;
  648. int octx;
  649. FLUSH_BEGIN(mm)
  650. flush_user_windows();
  651. local_irq_save(flags);
  652. octx = srmmu_get_context();
  653. srmmu_set_context(mm->context);
  654. a = 0x20; b = 0x40; c = 0x60;
  655. d = 0x80; e = 0xa0; f = 0xc0; g = 0xe0;
  656. faddr = (0x10000 - 0x100);
  657. goto inside;
  658. do {
  659. faddr -= 0x100;
  660. inside:
  661. __asm__ __volatile__("sta %%g0, [%0] %1\n\t"
  662. "sta %%g0, [%0 + %2] %1\n\t"
  663. "sta %%g0, [%0 + %3] %1\n\t"
  664. "sta %%g0, [%0 + %4] %1\n\t"
  665. "sta %%g0, [%0 + %5] %1\n\t"
  666. "sta %%g0, [%0 + %6] %1\n\t"
  667. "sta %%g0, [%0 + %7] %1\n\t"
  668. "sta %%g0, [%0 + %8] %1\n\t" : :
  669. "r" (faddr), "i" (ASI_M_FLUSH_CTX),
  670. "r" (a), "r" (b), "r" (c), "r" (d),
  671. "r" (e), "r" (f), "r" (g));
  672. } while(faddr);
  673. srmmu_set_context(octx);
  674. local_irq_restore(flags);
  675. FLUSH_END
  676. }
  677. static void cypress_flush_cache_range(struct vm_area_struct *vma, unsigned long start, unsigned long end)
  678. {
  679. struct mm_struct *mm = vma->vm_mm;
  680. register unsigned long a, b, c, d, e, f, g;
  681. unsigned long flags, faddr;
  682. int octx;
  683. FLUSH_BEGIN(mm)
  684. flush_user_windows();
  685. local_irq_save(flags);
  686. octx = srmmu_get_context();
  687. srmmu_set_context(mm->context);
  688. a = 0x20; b = 0x40; c = 0x60;
  689. d = 0x80; e = 0xa0; f = 0xc0; g = 0xe0;
  690. start &= SRMMU_REAL_PMD_MASK;
  691. while(start < end) {
  692. faddr = (start + (0x10000 - 0x100));
  693. goto inside;
  694. do {
  695. faddr -= 0x100;
  696. inside:
  697. __asm__ __volatile__("sta %%g0, [%0] %1\n\t"
  698. "sta %%g0, [%0 + %2] %1\n\t"
  699. "sta %%g0, [%0 + %3] %1\n\t"
  700. "sta %%g0, [%0 + %4] %1\n\t"
  701. "sta %%g0, [%0 + %5] %1\n\t"
  702. "sta %%g0, [%0 + %6] %1\n\t"
  703. "sta %%g0, [%0 + %7] %1\n\t"
  704. "sta %%g0, [%0 + %8] %1\n\t" : :
  705. "r" (faddr),
  706. "i" (ASI_M_FLUSH_SEG),
  707. "r" (a), "r" (b), "r" (c), "r" (d),
  708. "r" (e), "r" (f), "r" (g));
  709. } while (faddr != start);
  710. start += SRMMU_REAL_PMD_SIZE;
  711. }
  712. srmmu_set_context(octx);
  713. local_irq_restore(flags);
  714. FLUSH_END
  715. }
  716. static void cypress_flush_cache_page(struct vm_area_struct *vma, unsigned long page)
  717. {
  718. register unsigned long a, b, c, d, e, f, g;
  719. struct mm_struct *mm = vma->vm_mm;
  720. unsigned long flags, line;
  721. int octx;
  722. FLUSH_BEGIN(mm)
  723. flush_user_windows();
  724. local_irq_save(flags);
  725. octx = srmmu_get_context();
  726. srmmu_set_context(mm->context);
  727. a = 0x20; b = 0x40; c = 0x60;
  728. d = 0x80; e = 0xa0; f = 0xc0; g = 0xe0;
  729. page &= PAGE_MASK;
  730. line = (page + PAGE_SIZE) - 0x100;
  731. goto inside;
  732. do {
  733. line -= 0x100;
  734. inside:
  735. __asm__ __volatile__("sta %%g0, [%0] %1\n\t"
  736. "sta %%g0, [%0 + %2] %1\n\t"
  737. "sta %%g0, [%0 + %3] %1\n\t"
  738. "sta %%g0, [%0 + %4] %1\n\t"
  739. "sta %%g0, [%0 + %5] %1\n\t"
  740. "sta %%g0, [%0 + %6] %1\n\t"
  741. "sta %%g0, [%0 + %7] %1\n\t"
  742. "sta %%g0, [%0 + %8] %1\n\t" : :
  743. "r" (line),
  744. "i" (ASI_M_FLUSH_PAGE),
  745. "r" (a), "r" (b), "r" (c), "r" (d),
  746. "r" (e), "r" (f), "r" (g));
  747. } while(line != page);
  748. srmmu_set_context(octx);
  749. local_irq_restore(flags);
  750. FLUSH_END
  751. }
  752. /* Cypress is copy-back, at least that is how we configure it. */
  753. static void cypress_flush_page_to_ram(unsigned long page)
  754. {
  755. register unsigned long a, b, c, d, e, f, g;
  756. unsigned long line;
  757. a = 0x20; b = 0x40; c = 0x60; d = 0x80; e = 0xa0; f = 0xc0; g = 0xe0;
  758. page &= PAGE_MASK;
  759. line = (page + PAGE_SIZE) - 0x100;
  760. goto inside;
  761. do {
  762. line -= 0x100;
  763. inside:
  764. __asm__ __volatile__("sta %%g0, [%0] %1\n\t"
  765. "sta %%g0, [%0 + %2] %1\n\t"
  766. "sta %%g0, [%0 + %3] %1\n\t"
  767. "sta %%g0, [%0 + %4] %1\n\t"
  768. "sta %%g0, [%0 + %5] %1\n\t"
  769. "sta %%g0, [%0 + %6] %1\n\t"
  770. "sta %%g0, [%0 + %7] %1\n\t"
  771. "sta %%g0, [%0 + %8] %1\n\t" : :
  772. "r" (line),
  773. "i" (ASI_M_FLUSH_PAGE),
  774. "r" (a), "r" (b), "r" (c), "r" (d),
  775. "r" (e), "r" (f), "r" (g));
  776. } while(line != page);
  777. }
  778. /* Cypress is also IO cache coherent. */
  779. static void cypress_flush_page_for_dma(unsigned long page)
  780. {
  781. }
  782. /* Cypress has unified L2 VIPT, from which both instructions and data
  783. * are stored. It does not have an onboard icache of any sort, therefore
  784. * no flush is necessary.
  785. */
  786. static void cypress_flush_sig_insns(struct mm_struct *mm, unsigned long insn_addr)
  787. {
  788. }
  789. static void cypress_flush_tlb_all(void)
  790. {
  791. srmmu_flush_whole_tlb();
  792. }
  793. static void cypress_flush_tlb_mm(struct mm_struct *mm)
  794. {
  795. FLUSH_BEGIN(mm)
  796. __asm__ __volatile__(
  797. "lda [%0] %3, %%g5\n\t"
  798. "sta %2, [%0] %3\n\t"
  799. "sta %%g0, [%1] %4\n\t"
  800. "sta %%g5, [%0] %3\n"
  801. : /* no outputs */
  802. : "r" (SRMMU_CTX_REG), "r" (0x300), "r" (mm->context),
  803. "i" (ASI_M_MMUREGS), "i" (ASI_M_FLUSH_PROBE)
  804. : "g5");
  805. FLUSH_END
  806. }
  807. static void cypress_flush_tlb_range(struct vm_area_struct *vma, unsigned long start, unsigned long end)
  808. {
  809. struct mm_struct *mm = vma->vm_mm;
  810. unsigned long size;
  811. FLUSH_BEGIN(mm)
  812. start &= SRMMU_PGDIR_MASK;
  813. size = SRMMU_PGDIR_ALIGN(end) - start;
  814. __asm__ __volatile__(
  815. "lda [%0] %5, %%g5\n\t"
  816. "sta %1, [%0] %5\n"
  817. "1:\n\t"
  818. "subcc %3, %4, %3\n\t"
  819. "bne 1b\n\t"
  820. " sta %%g0, [%2 + %3] %6\n\t"
  821. "sta %%g5, [%0] %5\n"
  822. : /* no outputs */
  823. : "r" (SRMMU_CTX_REG), "r" (mm->context), "r" (start | 0x200),
  824. "r" (size), "r" (SRMMU_PGDIR_SIZE), "i" (ASI_M_MMUREGS),
  825. "i" (ASI_M_FLUSH_PROBE)
  826. : "g5", "cc");
  827. FLUSH_END
  828. }
  829. static void cypress_flush_tlb_page(struct vm_area_struct *vma, unsigned long page)
  830. {
  831. struct mm_struct *mm = vma->vm_mm;
  832. FLUSH_BEGIN(mm)
  833. __asm__ __volatile__(
  834. "lda [%0] %3, %%g5\n\t"
  835. "sta %1, [%0] %3\n\t"
  836. "sta %%g0, [%2] %4\n\t"
  837. "sta %%g5, [%0] %3\n"
  838. : /* no outputs */
  839. : "r" (SRMMU_CTX_REG), "r" (mm->context), "r" (page & PAGE_MASK),
  840. "i" (ASI_M_MMUREGS), "i" (ASI_M_FLUSH_PROBE)
  841. : "g5");
  842. FLUSH_END
  843. }
  844. /* viking.S */
  845. extern void viking_flush_cache_all(void);
  846. extern void viking_flush_cache_mm(struct mm_struct *mm);
  847. extern void viking_flush_cache_range(struct vm_area_struct *vma, unsigned long start,
  848. unsigned long end);
  849. extern void viking_flush_cache_page(struct vm_area_struct *vma, unsigned long page);
  850. extern void viking_flush_page_to_ram(unsigned long page);
  851. extern void viking_flush_page_for_dma(unsigned long page);
  852. extern void viking_flush_sig_insns(struct mm_struct *mm, unsigned long addr);
  853. extern void viking_flush_page(unsigned long page);
  854. extern void viking_mxcc_flush_page(unsigned long page);
  855. extern void viking_flush_tlb_all(void);
  856. extern void viking_flush_tlb_mm(struct mm_struct *mm);
  857. extern void viking_flush_tlb_range(struct vm_area_struct *vma, unsigned long start,
  858. unsigned long end);
  859. extern void viking_flush_tlb_page(struct vm_area_struct *vma,
  860. unsigned long page);
  861. extern void sun4dsmp_flush_tlb_all(void);
  862. extern void sun4dsmp_flush_tlb_mm(struct mm_struct *mm);
  863. extern void sun4dsmp_flush_tlb_range(struct vm_area_struct *vma, unsigned long start,
  864. unsigned long end);
  865. extern void sun4dsmp_flush_tlb_page(struct vm_area_struct *vma,
  866. unsigned long page);
  867. /* hypersparc.S */
  868. extern void hypersparc_flush_cache_all(void);
  869. extern void hypersparc_flush_cache_mm(struct mm_struct *mm);
  870. extern void hypersparc_flush_cache_range(struct vm_area_struct *vma, unsigned long start, unsigned long end);
  871. extern void hypersparc_flush_cache_page(struct vm_area_struct *vma, unsigned long page);
  872. extern void hypersparc_flush_page_to_ram(unsigned long page);
  873. extern void hypersparc_flush_page_for_dma(unsigned long page);
  874. extern void hypersparc_flush_sig_insns(struct mm_struct *mm, unsigned long insn_addr);
  875. extern void hypersparc_flush_tlb_all(void);
  876. extern void hypersparc_flush_tlb_mm(struct mm_struct *mm);
  877. extern void hypersparc_flush_tlb_range(struct vm_area_struct *vma, unsigned long start, unsigned long end);
  878. extern void hypersparc_flush_tlb_page(struct vm_area_struct *vma, unsigned long page);
  879. extern void hypersparc_setup_blockops(void);
  880. /*
  881. * NOTE: All of this startup code assumes the low 16mb (approx.) of
  882. * kernel mappings are done with one single contiguous chunk of
  883. * ram. On small ram machines (classics mainly) we only get
  884. * around 8mb mapped for us.
  885. */
  886. static void __init early_pgtable_allocfail(char *type)
  887. {
  888. prom_printf("inherit_prom_mappings: Cannot alloc kernel %s.\n", type);
  889. prom_halt();
  890. }
  891. static void __init srmmu_early_allocate_ptable_skeleton(unsigned long start,
  892. unsigned long end)
  893. {
  894. pgd_t *pgdp;
  895. pmd_t *pmdp;
  896. pte_t *ptep;
  897. while(start < end) {
  898. pgdp = pgd_offset_k(start);
  899. if(srmmu_pgd_none(*(pgd_t *)__nocache_fix(pgdp))) {
  900. pmdp = (pmd_t *) __srmmu_get_nocache(
  901. SRMMU_PMD_TABLE_SIZE, SRMMU_PMD_TABLE_SIZE);
  902. if (pmdp == NULL)
  903. early_pgtable_allocfail("pmd");
  904. memset(__nocache_fix(pmdp), 0, SRMMU_PMD_TABLE_SIZE);
  905. srmmu_pgd_set(__nocache_fix(pgdp), pmdp);
  906. }
  907. pmdp = srmmu_pmd_offset(__nocache_fix(pgdp), start);
  908. if(srmmu_pmd_none(*(pmd_t *)__nocache_fix(pmdp))) {
  909. ptep = (pte_t *)__srmmu_get_nocache(PTE_SIZE, PTE_SIZE);
  910. if (ptep == NULL)
  911. early_pgtable_allocfail("pte");
  912. memset(__nocache_fix(ptep), 0, PTE_SIZE);
  913. srmmu_pmd_set(__nocache_fix(pmdp), ptep);
  914. }
  915. if (start > (0xffffffffUL - PMD_SIZE))
  916. break;
  917. start = (start + PMD_SIZE) & PMD_MASK;
  918. }
  919. }
  920. static void __init srmmu_allocate_ptable_skeleton(unsigned long start,
  921. unsigned long end)
  922. {
  923. pgd_t *pgdp;
  924. pmd_t *pmdp;
  925. pte_t *ptep;
  926. while(start < end) {
  927. pgdp = pgd_offset_k(start);
  928. if(srmmu_pgd_none(*pgdp)) {
  929. pmdp = (pmd_t *)__srmmu_get_nocache(SRMMU_PMD_TABLE_SIZE, SRMMU_PMD_TABLE_SIZE);
  930. if (pmdp == NULL)
  931. early_pgtable_allocfail("pmd");
  932. memset(pmdp, 0, SRMMU_PMD_TABLE_SIZE);
  933. srmmu_pgd_set(pgdp, pmdp);
  934. }
  935. pmdp = srmmu_pmd_offset(pgdp, start);
  936. if(srmmu_pmd_none(*pmdp)) {
  937. ptep = (pte_t *) __srmmu_get_nocache(PTE_SIZE,
  938. PTE_SIZE);
  939. if (ptep == NULL)
  940. early_pgtable_allocfail("pte");
  941. memset(ptep, 0, PTE_SIZE);
  942. srmmu_pmd_set(pmdp, ptep);
  943. }
  944. if (start > (0xffffffffUL - PMD_SIZE))
  945. break;
  946. start = (start + PMD_SIZE) & PMD_MASK;
  947. }
  948. }
  949. /*
  950. * This is much cleaner than poking around physical address space
  951. * looking at the prom's page table directly which is what most
  952. * other OS's do. Yuck... this is much better.
  953. */
  954. static void __init srmmu_inherit_prom_mappings(unsigned long start,
  955. unsigned long end)
  956. {
  957. pgd_t *pgdp;
  958. pmd_t *pmdp;
  959. pte_t *ptep;
  960. int what = 0; /* 0 = normal-pte, 1 = pmd-level pte, 2 = pgd-level pte */
  961. unsigned long prompte;
  962. while(start <= end) {
  963. if (start == 0)
  964. break; /* probably wrap around */
  965. if(start == 0xfef00000)
  966. start = KADB_DEBUGGER_BEGVM;
  967. if(!(prompte = srmmu_hwprobe(start))) {
  968. start += PAGE_SIZE;
  969. continue;
  970. }
  971. /* A red snapper, see what it really is. */
  972. what = 0;
  973. if(!(start & ~(SRMMU_REAL_PMD_MASK))) {
  974. if(srmmu_hwprobe((start-PAGE_SIZE) + SRMMU_REAL_PMD_SIZE) == prompte)
  975. what = 1;
  976. }
  977. if(!(start & ~(SRMMU_PGDIR_MASK))) {
  978. if(srmmu_hwprobe((start-PAGE_SIZE) + SRMMU_PGDIR_SIZE) ==
  979. prompte)
  980. what = 2;
  981. }
  982. pgdp = pgd_offset_k(start);
  983. if(what == 2) {
  984. *(pgd_t *)__nocache_fix(pgdp) = __pgd(prompte);
  985. start += SRMMU_PGDIR_SIZE;
  986. continue;
  987. }
  988. if(srmmu_pgd_none(*(pgd_t *)__nocache_fix(pgdp))) {
  989. pmdp = (pmd_t *)__srmmu_get_nocache(SRMMU_PMD_TABLE_SIZE, SRMMU_PMD_TABLE_SIZE);
  990. if (pmdp == NULL)
  991. early_pgtable_allocfail("pmd");
  992. memset(__nocache_fix(pmdp), 0, SRMMU_PMD_TABLE_SIZE);
  993. srmmu_pgd_set(__nocache_fix(pgdp), pmdp);
  994. }
  995. pmdp = srmmu_pmd_offset(__nocache_fix(pgdp), start);
  996. if(srmmu_pmd_none(*(pmd_t *)__nocache_fix(pmdp))) {
  997. ptep = (pte_t *) __srmmu_get_nocache(PTE_SIZE,
  998. PTE_SIZE);
  999. if (ptep == NULL)
  1000. early_pgtable_allocfail("pte");
  1001. memset(__nocache_fix(ptep), 0, PTE_SIZE);
  1002. srmmu_pmd_set(__nocache_fix(pmdp), ptep);
  1003. }
  1004. if(what == 1) {
  1005. /*
  1006. * We bend the rule where all 16 PTPs in a pmd_t point
  1007. * inside the same PTE page, and we leak a perfectly
  1008. * good hardware PTE piece. Alternatives seem worse.
  1009. */
  1010. unsigned int x; /* Index of HW PMD in soft cluster */
  1011. x = (start >> PMD_SHIFT) & 15;
  1012. *(unsigned long *)__nocache_fix(&pmdp->pmdv[x]) = prompte;
  1013. start += SRMMU_REAL_PMD_SIZE;
  1014. continue;
  1015. }
  1016. ptep = srmmu_pte_offset(__nocache_fix(pmdp), start);
  1017. *(pte_t *)__nocache_fix(ptep) = __pte(prompte);
  1018. start += PAGE_SIZE;
  1019. }
  1020. }
  1021. #define KERNEL_PTE(page_shifted) ((page_shifted)|SRMMU_CACHE|SRMMU_PRIV|SRMMU_VALID)
  1022. /* Create a third-level SRMMU 16MB page mapping. */
  1023. static void __init do_large_mapping(unsigned long vaddr, unsigned long phys_base)
  1024. {
  1025. pgd_t *pgdp = pgd_offset_k(vaddr);
  1026. unsigned long big_pte;
  1027. big_pte = KERNEL_PTE(phys_base >> 4);
  1028. *(pgd_t *)__nocache_fix(pgdp) = __pgd(big_pte);
  1029. }
  1030. /* Map sp_bank entry SP_ENTRY, starting at virtual address VBASE. */
  1031. static unsigned long __init map_spbank(unsigned long vbase, int sp_entry)
  1032. {
  1033. unsigned long pstart = (sp_banks[sp_entry].base_addr & SRMMU_PGDIR_MASK);
  1034. unsigned long vstart = (vbase & SRMMU_PGDIR_MASK);
  1035. unsigned long vend = SRMMU_PGDIR_ALIGN(vbase + sp_banks[sp_entry].num_bytes);
  1036. /* Map "low" memory only */
  1037. const unsigned long min_vaddr = PAGE_OFFSET;
  1038. const unsigned long max_vaddr = PAGE_OFFSET + SRMMU_MAXMEM;
  1039. if (vstart < min_vaddr || vstart >= max_vaddr)
  1040. return vstart;
  1041. if (vend > max_vaddr || vend < min_vaddr)
  1042. vend = max_vaddr;
  1043. while(vstart < vend) {
  1044. do_large_mapping(vstart, pstart);
  1045. vstart += SRMMU_PGDIR_SIZE; pstart += SRMMU_PGDIR_SIZE;
  1046. }
  1047. return vstart;
  1048. }
  1049. static inline void memprobe_error(char *msg)
  1050. {
  1051. prom_printf(msg);
  1052. prom_printf("Halting now...\n");
  1053. prom_halt();
  1054. }
  1055. static inline void map_kernel(void)
  1056. {
  1057. int i;
  1058. if (phys_base > 0) {
  1059. do_large_mapping(PAGE_OFFSET, phys_base);
  1060. }
  1061. for (i = 0; sp_banks[i].num_bytes != 0; i++) {
  1062. map_spbank((unsigned long)__va(sp_banks[i].base_addr), i);
  1063. }
  1064. BTFIXUPSET_SIMM13(user_ptrs_per_pgd, PAGE_OFFSET / SRMMU_PGDIR_SIZE);
  1065. }
  1066. /* Paging initialization on the Sparc Reference MMU. */
  1067. extern void sparc_context_init(int);
  1068. void (*poke_srmmu)(void) __cpuinitdata = NULL;
  1069. extern unsigned long bootmem_init(unsigned long *pages_avail);
  1070. void __init srmmu_paging_init(void)
  1071. {
  1072. int i, cpunode;
  1073. char node_str[128];
  1074. pgd_t *pgd;
  1075. pmd_t *pmd;
  1076. pte_t *pte;
  1077. unsigned long pages_avail;
  1078. sparc_iomap.start = SUN4M_IOBASE_VADDR; /* 16MB of IOSPACE on all sun4m's. */
  1079. if (sparc_cpu_model == sun4d)
  1080. num_contexts = 65536; /* We know it is Viking */
  1081. else {
  1082. /* Find the number of contexts on the srmmu. */
  1083. cpunode = prom_getchild(prom_root_node);
  1084. num_contexts = 0;
  1085. while(cpunode != 0) {
  1086. prom_getstring(cpunode, "device_type", node_str, sizeof(node_str));
  1087. if(!strcmp(node_str, "cpu")) {
  1088. num_contexts = prom_getintdefault(cpunode, "mmu-nctx", 0x8);
  1089. break;
  1090. }
  1091. cpunode = prom_getsibling(cpunode);
  1092. }
  1093. }
  1094. if(!num_contexts) {
  1095. prom_printf("Something wrong, can't find cpu node in paging_init.\n");
  1096. prom_halt();
  1097. }
  1098. pages_avail = 0;
  1099. last_valid_pfn = bootmem_init(&pages_avail);
  1100. srmmu_nocache_calcsize();
  1101. srmmu_nocache_init();
  1102. srmmu_inherit_prom_mappings(0xfe400000,(LINUX_OPPROM_ENDVM-PAGE_SIZE));
  1103. map_kernel();
  1104. /* ctx table has to be physically aligned to its size */
  1105. srmmu_context_table = (ctxd_t *)__srmmu_get_nocache(num_contexts*sizeof(ctxd_t), num_contexts*sizeof(ctxd_t));
  1106. srmmu_ctx_table_phys = (ctxd_t *)__nocache_pa((unsigned long)srmmu_context_table);
  1107. for(i = 0; i < num_contexts; i++)
  1108. srmmu_ctxd_set((ctxd_t *)__nocache_fix(&srmmu_context_table[i]), srmmu_swapper_pg_dir);
  1109. flush_cache_all();
  1110. srmmu_set_ctable_ptr((unsigned long)srmmu_ctx_table_phys);
  1111. #ifdef CONFIG_SMP
  1112. /* Stop from hanging here... */
  1113. local_flush_tlb_all();
  1114. #else
  1115. flush_tlb_all();
  1116. #endif
  1117. poke_srmmu();
  1118. srmmu_allocate_ptable_skeleton(sparc_iomap.start, IOBASE_END);
  1119. srmmu_allocate_ptable_skeleton(DVMA_VADDR, DVMA_END);
  1120. srmmu_allocate_ptable_skeleton(
  1121. __fix_to_virt(__end_of_fixed_addresses - 1), FIXADDR_TOP);
  1122. srmmu_allocate_ptable_skeleton(PKMAP_BASE, PKMAP_END);
  1123. pgd = pgd_offset_k(PKMAP_BASE);
  1124. pmd = srmmu_pmd_offset(pgd, PKMAP_BASE);
  1125. pte = srmmu_pte_offset(pmd, PKMAP_BASE);
  1126. pkmap_page_table = pte;
  1127. flush_cache_all();
  1128. flush_tlb_all();
  1129. sparc_context_init(num_contexts);
  1130. kmap_init();
  1131. {
  1132. unsigned long zones_size[MAX_NR_ZONES];
  1133. unsigned long zholes_size[MAX_NR_ZONES];
  1134. unsigned long npages;
  1135. int znum;
  1136. for (znum = 0; znum < MAX_NR_ZONES; znum++)
  1137. zones_size[znum] = zholes_size[znum] = 0;
  1138. npages = max_low_pfn - pfn_base;
  1139. zones_size[ZONE_DMA] = npages;
  1140. zholes_size[ZONE_DMA] = npages - pages_avail;
  1141. npages = highend_pfn - max_low_pfn;
  1142. zones_size[ZONE_HIGHMEM] = npages;
  1143. zholes_size[ZONE_HIGHMEM] = npages - calc_highpages();
  1144. free_area_init_node(0, zones_size, pfn_base, zholes_size);
  1145. }
  1146. }
  1147. static void srmmu_mmu_info(struct seq_file *m)
  1148. {
  1149. seq_printf(m,
  1150. "MMU type\t: %s\n"
  1151. "contexts\t: %d\n"
  1152. "nocache total\t: %ld\n"
  1153. "nocache used\t: %d\n",
  1154. srmmu_name,
  1155. num_contexts,
  1156. srmmu_nocache_size,
  1157. srmmu_nocache_map.used << SRMMU_NOCACHE_BITMAP_SHIFT);
  1158. }
  1159. static void srmmu_update_mmu_cache(struct vm_area_struct * vma, unsigned long address, pte_t pte)
  1160. {
  1161. }
  1162. static void srmmu_destroy_context(struct mm_struct *mm)
  1163. {
  1164. if(mm->context != NO_CONTEXT) {
  1165. flush_cache_mm(mm);
  1166. srmmu_ctxd_set(&srmmu_context_table[mm->context], srmmu_swapper_pg_dir);
  1167. flush_tlb_mm(mm);
  1168. spin_lock(&srmmu_context_spinlock);
  1169. free_context(mm->context);
  1170. spin_unlock(&srmmu_context_spinlock);
  1171. mm->context = NO_CONTEXT;
  1172. }
  1173. }
  1174. /* Init various srmmu chip types. */
  1175. static void __init srmmu_is_bad(void)
  1176. {
  1177. prom_printf("Could not determine SRMMU chip type.\n");
  1178. prom_halt();
  1179. }
  1180. static void __init init_vac_layout(void)
  1181. {
  1182. int nd, cache_lines;
  1183. char node_str[128];
  1184. #ifdef CONFIG_SMP
  1185. int cpu = 0;
  1186. unsigned long max_size = 0;
  1187. unsigned long min_line_size = 0x10000000;
  1188. #endif
  1189. nd = prom_getchild(prom_root_node);
  1190. while((nd = prom_getsibling(nd)) != 0) {
  1191. prom_getstring(nd, "device_type", node_str, sizeof(node_str));
  1192. if(!strcmp(node_str, "cpu")) {
  1193. vac_line_size = prom_getint(nd, "cache-line-size");
  1194. if (vac_line_size == -1) {
  1195. prom_printf("can't determine cache-line-size, "
  1196. "halting.\n");
  1197. prom_halt();
  1198. }
  1199. cache_lines = prom_getint(nd, "cache-nlines");
  1200. if (cache_lines == -1) {
  1201. prom_printf("can't determine cache-nlines, halting.\n");
  1202. prom_halt();
  1203. }
  1204. vac_cache_size = cache_lines * vac_line_size;
  1205. #ifdef CONFIG_SMP
  1206. if(vac_cache_size > max_size)
  1207. max_size = vac_cache_size;
  1208. if(vac_line_size < min_line_size)
  1209. min_line_size = vac_line_size;
  1210. //FIXME: cpus not contiguous!!
  1211. cpu++;
  1212. if (cpu >= nr_cpu_ids || !cpu_online(cpu))
  1213. break;
  1214. #else
  1215. break;
  1216. #endif
  1217. }
  1218. }
  1219. if(nd == 0) {
  1220. prom_printf("No CPU nodes found, halting.\n");
  1221. prom_halt();
  1222. }
  1223. #ifdef CONFIG_SMP
  1224. vac_cache_size = max_size;
  1225. vac_line_size = min_line_size;
  1226. #endif
  1227. printk("SRMMU: Using VAC size of %d bytes, line size %d bytes.\n",
  1228. (int)vac_cache_size, (int)vac_line_size);
  1229. }
  1230. static void __cpuinit poke_hypersparc(void)
  1231. {
  1232. volatile unsigned long clear;
  1233. unsigned long mreg = srmmu_get_mmureg();
  1234. hyper_flush_unconditional_combined();
  1235. mreg &= ~(HYPERSPARC_CWENABLE);
  1236. mreg |= (HYPERSPARC_CENABLE | HYPERSPARC_WBENABLE);
  1237. mreg |= (HYPERSPARC_CMODE);
  1238. srmmu_set_mmureg(mreg);
  1239. #if 0 /* XXX I think this is bad news... -DaveM */
  1240. hyper_clear_all_tags();
  1241. #endif
  1242. put_ross_icr(HYPERSPARC_ICCR_FTD | HYPERSPARC_ICCR_ICE);
  1243. hyper_flush_whole_icache();
  1244. clear = srmmu_get_faddr();
  1245. clear = srmmu_get_fstatus();
  1246. }
  1247. static void __init init_hypersparc(void)
  1248. {
  1249. srmmu_name = "ROSS HyperSparc";
  1250. srmmu_modtype = HyperSparc;
  1251. init_vac_layout();
  1252. is_hypersparc = 1;
  1253. BTFIXUPSET_CALL(pte_clear, srmmu_pte_clear, BTFIXUPCALL_NORM);
  1254. BTFIXUPSET_CALL(pmd_clear, srmmu_pmd_clear, BTFIXUPCALL_NORM);
  1255. BTFIXUPSET_CALL(pgd_clear, srmmu_pgd_clear, BTFIXUPCALL_NORM);
  1256. BTFIXUPSET_CALL(flush_cache_all, hypersparc_flush_cache_all, BTFIXUPCALL_NORM);
  1257. BTFIXUPSET_CALL(flush_cache_mm, hypersparc_flush_cache_mm, BTFIXUPCALL_NORM);
  1258. BTFIXUPSET_CALL(flush_cache_range, hypersparc_flush_cache_range, BTFIXUPCALL_NORM);
  1259. BTFIXUPSET_CALL(flush_cache_page, hypersparc_flush_cache_page, BTFIXUPCALL_NORM);
  1260. BTFIXUPSET_CALL(flush_tlb_all, hypersparc_flush_tlb_all, BTFIXUPCALL_NORM);
  1261. BTFIXUPSET_CALL(flush_tlb_mm, hypersparc_flush_tlb_mm, BTFIXUPCALL_NORM);
  1262. BTFIXUPSET_CALL(flush_tlb_range, hypersparc_flush_tlb_range, BTFIXUPCALL_NORM);
  1263. BTFIXUPSET_CALL(flush_tlb_page, hypersparc_flush_tlb_page, BTFIXUPCALL_NORM);
  1264. BTFIXUPSET_CALL(__flush_page_to_ram, hypersparc_flush_page_to_ram, BTFIXUPCALL_NORM);
  1265. BTFIXUPSET_CALL(flush_sig_insns, hypersparc_flush_sig_insns, BTFIXUPCALL_NORM);
  1266. BTFIXUPSET_CALL(flush_page_for_dma, hypersparc_flush_page_for_dma, BTFIXUPCALL_NOP);
  1267. poke_srmmu = poke_hypersparc;
  1268. hypersparc_setup_blockops();
  1269. }
  1270. static void __cpuinit poke_cypress(void)
  1271. {
  1272. unsigned long mreg = srmmu_get_mmureg();
  1273. unsigned long faddr, tagval;
  1274. volatile unsigned long cypress_sucks;
  1275. volatile unsigned long clear;
  1276. clear = srmmu_get_faddr();
  1277. clear = srmmu_get_fstatus();
  1278. if (!(mreg & CYPRESS_CENABLE)) {
  1279. for(faddr = 0x0; faddr < 0x10000; faddr += 20) {
  1280. __asm__ __volatile__("sta %%g0, [%0 + %1] %2\n\t"
  1281. "sta %%g0, [%0] %2\n\t" : :
  1282. "r" (faddr), "r" (0x40000),
  1283. "i" (ASI_M_DATAC_TAG));
  1284. }
  1285. } else {
  1286. for(faddr = 0; faddr < 0x10000; faddr += 0x20) {
  1287. __asm__ __volatile__("lda [%1 + %2] %3, %0\n\t" :
  1288. "=r" (tagval) :
  1289. "r" (faddr), "r" (0x40000),
  1290. "i" (ASI_M_DATAC_TAG));
  1291. /* If modified and valid, kick it. */
  1292. if((tagval & 0x60) == 0x60)
  1293. cypress_sucks = *(unsigned long *)
  1294. (0xf0020000 + faddr);
  1295. }
  1296. }
  1297. /* And one more, for our good neighbor, Mr. Broken Cypress. */
  1298. clear = srmmu_get_faddr();
  1299. clear = srmmu_get_fstatus();
  1300. mreg |= (CYPRESS_CENABLE | CYPRESS_CMODE);
  1301. srmmu_set_mmureg(mreg);
  1302. }
  1303. static void __init init_cypress_common(void)
  1304. {
  1305. init_vac_layout();
  1306. BTFIXUPSET_CALL(pte_clear, srmmu_pte_clear, BTFIXUPCALL_NORM);
  1307. BTFIXUPSET_CALL(pmd_clear, srmmu_pmd_clear, BTFIXUPCALL_NORM);
  1308. BTFIXUPSET_CALL(pgd_clear, srmmu_pgd_clear, BTFIXUPCALL_NORM);
  1309. BTFIXUPSET_CALL(flush_cache_all, cypress_flush_cache_all, BTFIXUPCALL_NORM);
  1310. BTFIXUPSET_CALL(flush_cache_mm, cypress_flush_cache_mm, BTFIXUPCALL_NORM);
  1311. BTFIXUPSET_CALL(flush_cache_range, cypress_flush_cache_range, BTFIXUPCALL_NORM);
  1312. BTFIXUPSET_CALL(flush_cache_page, cypress_flush_cache_page, BTFIXUPCALL_NORM);
  1313. BTFIXUPSET_CALL(flush_tlb_all, cypress_flush_tlb_all, BTFIXUPCALL_NORM);
  1314. BTFIXUPSET_CALL(flush_tlb_mm, cypress_flush_tlb_mm, BTFIXUPCALL_NORM);
  1315. BTFIXUPSET_CALL(flush_tlb_page, cypress_flush_tlb_page, BTFIXUPCALL_NORM);
  1316. BTFIXUPSET_CALL(flush_tlb_range, cypress_flush_tlb_range, BTFIXUPCALL_NORM);
  1317. BTFIXUPSET_CALL(__flush_page_to_ram, cypress_flush_page_to_ram, BTFIXUPCALL_NORM);
  1318. BTFIXUPSET_CALL(flush_sig_insns, cypress_flush_sig_insns, BTFIXUPCALL_NOP);
  1319. BTFIXUPSET_CALL(flush_page_for_dma, cypress_flush_page_for_dma, BTFIXUPCALL_NOP);
  1320. poke_srmmu = poke_cypress;
  1321. }
  1322. static void __init init_cypress_604(void)
  1323. {
  1324. srmmu_name = "ROSS Cypress-604(UP)";
  1325. srmmu_modtype = Cypress;
  1326. init_cypress_common();
  1327. }
  1328. static void __init init_cypress_605(unsigned long mrev)
  1329. {
  1330. srmmu_name = "ROSS Cypress-605(MP)";
  1331. if(mrev == 0xe) {
  1332. srmmu_modtype = Cypress_vE;
  1333. hwbug_bitmask |= HWBUG_COPYBACK_BROKEN;
  1334. } else {
  1335. if(mrev == 0xd) {
  1336. srmmu_modtype = Cypress_vD;
  1337. hwbug_bitmask |= HWBUG_ASIFLUSH_BROKEN;
  1338. } else {
  1339. srmmu_modtype = Cypress;
  1340. }
  1341. }
  1342. init_cypress_common();
  1343. }
  1344. static void __cpuinit poke_swift(void)
  1345. {
  1346. unsigned long mreg;
  1347. /* Clear any crap from the cache or else... */
  1348. swift_flush_cache_all();
  1349. /* Enable I & D caches */
  1350. mreg = srmmu_get_mmureg();
  1351. mreg |= (SWIFT_IE | SWIFT_DE);
  1352. /*
  1353. * The Swift branch folding logic is completely broken. At
  1354. * trap time, if things are just right, if can mistakenly
  1355. * think that a trap is coming from kernel mode when in fact
  1356. * it is coming from user mode (it mis-executes the branch in
  1357. * the trap code). So you see things like crashme completely
  1358. * hosing your machine which is completely unacceptable. Turn
  1359. * this shit off... nice job Fujitsu.
  1360. */
  1361. mreg &= ~(SWIFT_BF);
  1362. srmmu_set_mmureg(mreg);
  1363. }
  1364. #define SWIFT_MASKID_ADDR 0x10003018
  1365. static void __init init_swift(void)
  1366. {
  1367. unsigned long swift_rev;
  1368. __asm__ __volatile__("lda [%1] %2, %0\n\t"
  1369. "srl %0, 0x18, %0\n\t" :
  1370. "=r" (swift_rev) :
  1371. "r" (SWIFT_MASKID_ADDR), "i" (ASI_M_BYPASS));
  1372. srmmu_name = "Fujitsu Swift";
  1373. switch(swift_rev) {
  1374. case 0x11:
  1375. case 0x20:
  1376. case 0x23:
  1377. case 0x30:
  1378. srmmu_modtype = Swift_lots_o_bugs;
  1379. hwbug_bitmask |= (HWBUG_KERN_ACCBROKEN | HWBUG_KERN_CBITBROKEN);
  1380. /*
  1381. * Gee george, I wonder why Sun is so hush hush about
  1382. * this hardware bug... really braindamage stuff going
  1383. * on here. However I think we can find a way to avoid
  1384. * all of the workaround overhead under Linux. Basically,
  1385. * any page fault can cause kernel pages to become user
  1386. * accessible (the mmu gets confused and clears some of
  1387. * the ACC bits in kernel ptes). Aha, sounds pretty
  1388. * horrible eh? But wait, after extensive testing it appears
  1389. * that if you use pgd_t level large kernel pte's (like the
  1390. * 4MB pages on the Pentium) the bug does not get tripped
  1391. * at all. This avoids almost all of the major overhead.
  1392. * Welcome to a world where your vendor tells you to,
  1393. * "apply this kernel patch" instead of "sorry for the
  1394. * broken hardware, send it back and we'll give you
  1395. * properly functioning parts"
  1396. */
  1397. break;
  1398. case 0x25:
  1399. case 0x31:
  1400. srmmu_modtype = Swift_bad_c;
  1401. hwbug_bitmask |= HWBUG_KERN_CBITBROKEN;
  1402. /*
  1403. * You see Sun allude to this hardware bug but never
  1404. * admit things directly, they'll say things like,
  1405. * "the Swift chip cache problems" or similar.
  1406. */
  1407. break;
  1408. default:
  1409. srmmu_modtype = Swift_ok;
  1410. break;
  1411. };
  1412. BTFIXUPSET_CALL(flush_cache_all, swift_flush_cache_all, BTFIXUPCALL_NORM);
  1413. BTFIXUPSET_CALL(flush_cache_mm, swift_flush_cache_mm, BTFIXUPCALL_NORM);
  1414. BTFIXUPSET_CALL(flush_cache_page, swift_flush_cache_page, BTFIXUPCALL_NORM);
  1415. BTFIXUPSET_CALL(flush_cache_range, swift_flush_cache_range, BTFIXUPCALL_NORM);
  1416. BTFIXUPSET_CALL(flush_tlb_all, swift_flush_tlb_all, BTFIXUPCALL_NORM);
  1417. BTFIXUPSET_CALL(flush_tlb_mm, swift_flush_tlb_mm, BTFIXUPCALL_NORM);
  1418. BTFIXUPSET_CALL(flush_tlb_page, swift_flush_tlb_page, BTFIXUPCALL_NORM);
  1419. BTFIXUPSET_CALL(flush_tlb_range, swift_flush_tlb_range, BTFIXUPCALL_NORM);
  1420. BTFIXUPSET_CALL(__flush_page_to_ram, swift_flush_page_to_ram, BTFIXUPCALL_NORM);
  1421. BTFIXUPSET_CALL(flush_sig_insns, swift_flush_sig_insns, BTFIXUPCALL_NORM);
  1422. BTFIXUPSET_CALL(flush_page_for_dma, swift_flush_page_for_dma, BTFIXUPCALL_NORM);
  1423. BTFIXUPSET_CALL(update_mmu_cache, swift_update_mmu_cache, BTFIXUPCALL_NORM);
  1424. flush_page_for_dma_global = 0;
  1425. /*
  1426. * Are you now convinced that the Swift is one of the
  1427. * biggest VLSI abortions of all time? Bravo Fujitsu!
  1428. * Fujitsu, the !#?!%$'d up processor people. I bet if
  1429. * you examined the microcode of the Swift you'd find
  1430. * XXX's all over the place.
  1431. */
  1432. poke_srmmu = poke_swift;
  1433. }
  1434. static void turbosparc_flush_cache_all(void)
  1435. {
  1436. flush_user_windows();
  1437. turbosparc_idflash_clear();
  1438. }
  1439. static void turbosparc_flush_cache_mm(struct mm_struct *mm)
  1440. {
  1441. FLUSH_BEGIN(mm)
  1442. flush_user_windows();
  1443. turbosparc_idflash_clear();
  1444. FLUSH_END
  1445. }
  1446. static void turbosparc_flush_cache_range(struct vm_area_struct *vma, unsigned long start, unsigned long end)
  1447. {
  1448. FLUSH_BEGIN(vma->vm_mm)
  1449. flush_user_windows();
  1450. turbosparc_idflash_clear();
  1451. FLUSH_END
  1452. }
  1453. static void turbosparc_flush_cache_page(struct vm_area_struct *vma, unsigned long page)
  1454. {
  1455. FLUSH_BEGIN(vma->vm_mm)
  1456. flush_user_windows();
  1457. if (vma->vm_flags & VM_EXEC)
  1458. turbosparc_flush_icache();
  1459. turbosparc_flush_dcache();
  1460. FLUSH_END
  1461. }
  1462. /* TurboSparc is copy-back, if we turn it on, but this does not work. */
  1463. static void turbosparc_flush_page_to_ram(unsigned long page)
  1464. {
  1465. #ifdef TURBOSPARC_WRITEBACK
  1466. volatile unsigned long clear;
  1467. if (srmmu_hwprobe(page))
  1468. turbosparc_flush_page_cache(page);
  1469. clear = srmmu_get_fstatus();
  1470. #endif
  1471. }
  1472. static void turbosparc_flush_sig_insns(struct mm_struct *mm, unsigned long insn_addr)
  1473. {
  1474. }
  1475. static void turbosparc_flush_page_for_dma(unsigned long page)
  1476. {
  1477. turbosparc_flush_dcache();
  1478. }
  1479. static void turbosparc_flush_tlb_all(void)
  1480. {
  1481. srmmu_flush_whole_tlb();
  1482. }
  1483. static void turbosparc_flush_tlb_mm(struct mm_struct *mm)
  1484. {
  1485. FLUSH_BEGIN(mm)
  1486. srmmu_flush_whole_tlb();
  1487. FLUSH_END
  1488. }
  1489. static void turbosparc_flush_tlb_range(struct vm_area_struct *vma, unsigned long start, unsigned long end)
  1490. {
  1491. FLUSH_BEGIN(vma->vm_mm)
  1492. srmmu_flush_whole_tlb();
  1493. FLUSH_END
  1494. }
  1495. static void turbosparc_flush_tlb_page(struct vm_area_struct *vma, unsigned long page)
  1496. {
  1497. FLUSH_BEGIN(vma->vm_mm)
  1498. srmmu_flush_whole_tlb();
  1499. FLUSH_END
  1500. }
  1501. static void __cpuinit poke_turbosparc(void)
  1502. {
  1503. unsigned long mreg = srmmu_get_mmureg();
  1504. unsigned long ccreg;
  1505. /* Clear any crap from the cache or else... */
  1506. turbosparc_flush_cache_all();
  1507. mreg &= ~(TURBOSPARC_ICENABLE | TURBOSPARC_DCENABLE); /* Temporarily disable I & D caches */
  1508. mreg &= ~(TURBOSPARC_PCENABLE); /* Don't check parity */
  1509. srmmu_set_mmureg(mreg);
  1510. ccreg = turbosparc_get_ccreg();
  1511. #ifdef TURBOSPARC_WRITEBACK
  1512. ccreg |= (TURBOSPARC_SNENABLE); /* Do DVMA snooping in Dcache */
  1513. ccreg &= ~(TURBOSPARC_uS2 | TURBOSPARC_WTENABLE);
  1514. /* Write-back D-cache, emulate VLSI
  1515. * abortion number three, not number one */
  1516. #else
  1517. /* For now let's play safe, optimize later */
  1518. ccreg |= (TURBOSPARC_SNENABLE | TURBOSPARC_WTENABLE);
  1519. /* Do DVMA snooping in Dcache, Write-thru D-cache */
  1520. ccreg &= ~(TURBOSPARC_uS2);
  1521. /* Emulate VLSI abortion number three, not number one */
  1522. #endif
  1523. switch (ccreg & 7) {
  1524. case 0: /* No SE cache */
  1525. case 7: /* Test mode */
  1526. break;
  1527. default:
  1528. ccreg |= (TURBOSPARC_SCENABLE);
  1529. }
  1530. turbosparc_set_ccreg (ccreg);
  1531. mreg |= (TURBOSPARC_ICENABLE | TURBOSPARC_DCENABLE); /* I & D caches on */
  1532. mreg |= (TURBOSPARC_ICSNOOP); /* Icache snooping on */
  1533. srmmu_set_mmureg(mreg);
  1534. }
  1535. static void __init init_turbosparc(void)
  1536. {
  1537. srmmu_name = "Fujitsu TurboSparc";
  1538. srmmu_modtype = TurboSparc;
  1539. BTFIXUPSET_CALL(flush_cache_all, turbosparc_flush_cache_all, BTFIXUPCALL_NORM);
  1540. BTFIXUPSET_CALL(flush_cache_mm, turbosparc_flush_cache_mm, BTFIXUPCALL_NORM);
  1541. BTFIXUPSET_CALL(flush_cache_page, turbosparc_flush_cache_page, BTFIXUPCALL_NORM);
  1542. BTFIXUPSET_CALL(flush_cache_range, turbosparc_flush_cache_range, BTFIXUPCALL_NORM);
  1543. BTFIXUPSET_CALL(flush_tlb_all, turbosparc_flush_tlb_all, BTFIXUPCALL_NORM);
  1544. BTFIXUPSET_CALL(flush_tlb_mm, turbosparc_flush_tlb_mm, BTFIXUPCALL_NORM);
  1545. BTFIXUPSET_CALL(flush_tlb_page, turbosparc_flush_tlb_page, BTFIXUPCALL_NORM);
  1546. BTFIXUPSET_CALL(flush_tlb_range, turbosparc_flush_tlb_range, BTFIXUPCALL_NORM);
  1547. BTFIXUPSET_CALL(__flush_page_to_ram, turbosparc_flush_page_to_ram, BTFIXUPCALL_NORM);
  1548. BTFIXUPSET_CALL(flush_sig_insns, turbosparc_flush_sig_insns, BTFIXUPCALL_NOP);
  1549. BTFIXUPSET_CALL(flush_page_for_dma, turbosparc_flush_page_for_dma, BTFIXUPCALL_NORM);
  1550. poke_srmmu = poke_turbosparc;
  1551. }
  1552. static void __cpuinit poke_tsunami(void)
  1553. {
  1554. unsigned long mreg = srmmu_get_mmureg();
  1555. tsunami_flush_icache();
  1556. tsunami_flush_dcache();
  1557. mreg &= ~TSUNAMI_ITD;
  1558. mreg |= (TSUNAMI_IENAB | TSUNAMI_DENAB);
  1559. srmmu_set_mmureg(mreg);
  1560. }
  1561. static void __init init_tsunami(void)
  1562. {
  1563. /*
  1564. * Tsunami's pretty sane, Sun and TI actually got it
  1565. * somewhat right this time. Fujitsu should have
  1566. * taken some lessons from them.
  1567. */
  1568. srmmu_name = "TI Tsunami";
  1569. srmmu_modtype = Tsunami;
  1570. BTFIXUPSET_CALL(flush_cache_all, tsunami_flush_cache_all, BTFIXUPCALL_NORM);
  1571. BTFIXUPSET_CALL(flush_cache_mm, tsunami_flush_cache_mm, BTFIXUPCALL_NORM);
  1572. BTFIXUPSET_CALL(flush_cache_page, tsunami_flush_cache_page, BTFIXUPCALL_NORM);
  1573. BTFIXUPSET_CALL(flush_cache_range, tsunami_flush_cache_range, BTFIXUPCALL_NORM);
  1574. BTFIXUPSET_CALL(flush_tlb_all, tsunami_flush_tlb_all, BTFIXUPCALL_NORM);
  1575. BTFIXUPSET_CALL(flush_tlb_mm, tsunami_flush_tlb_mm, BTFIXUPCALL_NORM);
  1576. BTFIXUPSET_CALL(flush_tlb_page, tsunami_flush_tlb_page, BTFIXUPCALL_NORM);
  1577. BTFIXUPSET_CALL(flush_tlb_range, tsunami_flush_tlb_range, BTFIXUPCALL_NORM);
  1578. BTFIXUPSET_CALL(__flush_page_to_ram, tsunami_flush_page_to_ram, BTFIXUPCALL_NOP);
  1579. BTFIXUPSET_CALL(flush_sig_insns, tsunami_flush_sig_insns, BTFIXUPCALL_NORM);
  1580. BTFIXUPSET_CALL(flush_page_for_dma, tsunami_flush_page_for_dma, BTFIXUPCALL_NORM);
  1581. poke_srmmu = poke_tsunami;
  1582. tsunami_setup_blockops();
  1583. }
  1584. static void __cpuinit poke_viking(void)
  1585. {
  1586. unsigned long mreg = srmmu_get_mmureg();
  1587. static int smp_catch;
  1588. if(viking_mxcc_present) {
  1589. unsigned long mxcc_control = mxcc_get_creg();
  1590. mxcc_control |= (MXCC_CTL_ECE | MXCC_CTL_PRE | MXCC_CTL_MCE);
  1591. mxcc_control &= ~(MXCC_CTL_RRC);
  1592. mxcc_set_creg(mxcc_control);
  1593. /*
  1594. * We don't need memory parity checks.
  1595. * XXX This is a mess, have to dig out later. ecd.
  1596. viking_mxcc_turn_off_parity(&mreg, &mxcc_control);
  1597. */
  1598. /* We do cache ptables on MXCC. */
  1599. mreg |= VIKING_TCENABLE;
  1600. } else {
  1601. unsigned long bpreg;
  1602. mreg &= ~(VIKING_TCENABLE);
  1603. if(smp_catch++) {
  1604. /* Must disable mixed-cmd mode here for other cpu's. */
  1605. bpreg = viking_get_bpreg();
  1606. bpreg &= ~(VIKING_ACTION_MIX);
  1607. viking_set_bpreg(bpreg);
  1608. /* Just in case PROM does something funny. */
  1609. msi_set_sync();
  1610. }
  1611. }
  1612. mreg |= VIKING_SPENABLE;
  1613. mreg |= (VIKING_ICENABLE | VIKING_DCENABLE);
  1614. mreg |= VIKING_SBENABLE;
  1615. mreg &= ~(VIKING_ACENABLE);
  1616. srmmu_set_mmureg(mreg);
  1617. }
  1618. static void __init init_viking(void)
  1619. {
  1620. unsigned long mreg = srmmu_get_mmureg();
  1621. /* Ahhh, the viking. SRMMU VLSI abortion number two... */
  1622. if(mreg & VIKING_MMODE) {
  1623. srmmu_name = "TI Viking";
  1624. viking_mxcc_present = 0;
  1625. msi_set_sync();
  1626. BTFIXUPSET_CALL(pte_clear, srmmu_pte_clear, BTFIXUPCALL_NORM);
  1627. BTFIXUPSET_CALL(pmd_clear, srmmu_pmd_clear, BTFIXUPCALL_NORM);
  1628. BTFIXUPSET_CALL(pgd_clear, srmmu_pgd_clear, BTFIXUPCALL_NORM);
  1629. /*
  1630. * We need this to make sure old viking takes no hits
  1631. * on it's cache for dma snoops to workaround the
  1632. * "load from non-cacheable memory" interrupt bug.
  1633. * This is only necessary because of the new way in
  1634. * which we use the IOMMU.
  1635. */
  1636. BTFIXUPSET_CALL(flush_page_for_dma, viking_flush_page, BTFIXUPCALL_NORM);
  1637. flush_page_for_dma_global = 0;
  1638. } else {
  1639. srmmu_name = "TI Viking/MXCC";
  1640. viking_mxcc_present = 1;
  1641. srmmu_cache_pagetables = 1;
  1642. /* MXCC vikings lack the DMA snooping bug. */
  1643. BTFIXUPSET_CALL(flush_page_for_dma, viking_flush_page_for_dma, BTFIXUPCALL_NOP);
  1644. }
  1645. BTFIXUPSET_CALL(flush_cache_all, viking_flush_cache_all, BTFIXUPCALL_NORM);
  1646. BTFIXUPSET_CALL(flush_cache_mm, viking_flush_cache_mm, BTFIXUPCALL_NORM);
  1647. BTFIXUPSET_CALL(flush_cache_page, viking_flush_cache_page, BTFIXUPCALL_NORM);
  1648. BTFIXUPSET_CALL(flush_cache_range, viking_flush_cache_range, BTFIXUPCALL_NORM);
  1649. #ifdef CONFIG_SMP
  1650. if (sparc_cpu_model == sun4d) {
  1651. BTFIXUPSET_CALL(flush_tlb_all, sun4dsmp_flush_tlb_all, BTFIXUPCALL_NORM);
  1652. BTFIXUPSET_CALL(flush_tlb_mm, sun4dsmp_flush_tlb_mm, BTFIXUPCALL_NORM);
  1653. BTFIXUPSET_CALL(flush_tlb_page, sun4dsmp_flush_tlb_page, BTFIXUPCALL_NORM);
  1654. BTFIXUPSET_CALL(flush_tlb_range, sun4dsmp_flush_tlb_range, BTFIXUPCALL_NORM);
  1655. } else
  1656. #endif
  1657. {
  1658. BTFIXUPSET_CALL(flush_tlb_all, viking_flush_tlb_all, BTFIXUPCALL_NORM);
  1659. BTFIXUPSET_CALL(flush_tlb_mm, viking_flush_tlb_mm, BTFIXUPCALL_NORM);
  1660. BTFIXUPSET_CALL(flush_tlb_page, viking_flush_tlb_page, BTFIXUPCALL_NORM);
  1661. BTFIXUPSET_CALL(flush_tlb_range, viking_flush_tlb_range, BTFIXUPCALL_NORM);
  1662. }
  1663. BTFIXUPSET_CALL(__flush_page_to_ram, viking_flush_page_to_ram, BTFIXUPCALL_NOP);
  1664. BTFIXUPSET_CALL(flush_sig_insns, viking_flush_sig_insns, BTFIXUPCALL_NOP);
  1665. poke_srmmu = poke_viking;
  1666. }
  1667. /* Probe for the srmmu chip version. */
  1668. static void __init get_srmmu_type(void)
  1669. {
  1670. unsigned long mreg, psr;
  1671. unsigned long mod_typ, mod_rev, psr_typ, psr_vers;
  1672. srmmu_modtype = SRMMU_INVAL_MOD;
  1673. hwbug_bitmask = 0;
  1674. mreg = srmmu_get_mmureg(); psr = get_psr();
  1675. mod_typ = (mreg & 0xf0000000) >> 28;
  1676. mod_rev = (mreg & 0x0f000000) >> 24;
  1677. psr_typ = (psr >> 28) & 0xf;
  1678. psr_vers = (psr >> 24) & 0xf;
  1679. /* First, check for HyperSparc or Cypress. */
  1680. if(mod_typ == 1) {
  1681. switch(mod_rev) {
  1682. case 7:
  1683. /* UP or MP Hypersparc */
  1684. init_hypersparc();
  1685. break;
  1686. case 0:
  1687. case 2:
  1688. /* Uniprocessor Cypress */
  1689. init_cypress_604();
  1690. break;
  1691. case 10:
  1692. case 11:
  1693. case 12:
  1694. /* _REALLY OLD_ Cypress MP chips... */
  1695. case 13:
  1696. case 14:
  1697. case 15:
  1698. /* MP Cypress mmu/cache-controller */
  1699. init_cypress_605(mod_rev);
  1700. break;
  1701. default:
  1702. /* Some other Cypress revision, assume a 605. */
  1703. init_cypress_605(mod_rev);
  1704. break;
  1705. };
  1706. return;
  1707. }
  1708. /*
  1709. * Now Fujitsu TurboSparc. It might happen that it is
  1710. * in Swift emulation mode, so we will check later...
  1711. */
  1712. if (psr_typ == 0 && psr_vers == 5) {
  1713. init_turbosparc();
  1714. return;
  1715. }
  1716. /* Next check for Fujitsu Swift. */
  1717. if(psr_typ == 0 && psr_vers == 4) {
  1718. int cpunode;
  1719. char node_str[128];
  1720. /* Look if it is not a TurboSparc emulating Swift... */
  1721. cpunode = prom_getchild(prom_root_node);
  1722. while((cpunode = prom_getsibling(cpunode)) != 0) {
  1723. prom_getstring(cpunode, "device_type", node_str, sizeof(node_str));
  1724. if(!strcmp(node_str, "cpu")) {
  1725. if (!prom_getintdefault(cpunode, "psr-implementation", 1) &&
  1726. prom_getintdefault(cpunode, "psr-version", 1) == 5) {
  1727. init_turbosparc();
  1728. return;
  1729. }
  1730. break;
  1731. }
  1732. }
  1733. init_swift();
  1734. return;
  1735. }
  1736. /* Now the Viking family of srmmu. */
  1737. if(psr_typ == 4 &&
  1738. ((psr_vers == 0) ||
  1739. ((psr_vers == 1) && (mod_typ == 0) && (mod_rev == 0)))) {
  1740. init_viking();
  1741. return;
  1742. }
  1743. /* Finally the Tsunami. */
  1744. if(psr_typ == 4 && psr_vers == 1 && (mod_typ || mod_rev)) {
  1745. init_tsunami();
  1746. return;
  1747. }
  1748. /* Oh well */
  1749. srmmu_is_bad();
  1750. }
  1751. /* don't laugh, static pagetables */
  1752. static void srmmu_check_pgt_cache(int low, int high)
  1753. {
  1754. }
  1755. extern unsigned long spwin_mmu_patchme, fwin_mmu_patchme,
  1756. tsetup_mmu_patchme, rtrap_mmu_patchme;
  1757. extern unsigned long spwin_srmmu_stackchk, srmmu_fwin_stackchk,
  1758. tsetup_srmmu_stackchk, srmmu_rett_stackchk;
  1759. extern unsigned long srmmu_fault;
  1760. #define PATCH_BRANCH(insn, dest) do { \
  1761. iaddr = &(insn); \
  1762. daddr = &(dest); \
  1763. *iaddr = SPARC_BRANCH((unsigned long) daddr, (unsigned long) iaddr); \
  1764. } while(0)
  1765. static void __init patch_window_trap_handlers(void)
  1766. {
  1767. unsigned long *iaddr, *daddr;
  1768. PATCH_BRANCH(spwin_mmu_patchme, spwin_srmmu_stackchk);
  1769. PATCH_BRANCH(fwin_mmu_patchme, srmmu_fwin_stackchk);
  1770. PATCH_BRANCH(tsetup_mmu_patchme, tsetup_srmmu_stackchk);
  1771. PATCH_BRANCH(rtrap_mmu_patchme, srmmu_rett_stackchk);
  1772. PATCH_BRANCH(sparc_ttable[SP_TRAP_TFLT].inst_three, srmmu_fault);
  1773. PATCH_BRANCH(sparc_ttable[SP_TRAP_DFLT].inst_three, srmmu_fault);
  1774. PATCH_BRANCH(sparc_ttable[SP_TRAP_DACC].inst_three, srmmu_fault);
  1775. }
  1776. #ifdef CONFIG_SMP
  1777. /* Local cross-calls. */
  1778. static void smp_flush_page_for_dma(unsigned long page)
  1779. {
  1780. xc1((smpfunc_t) BTFIXUP_CALL(local_flush_page_for_dma), page);
  1781. local_flush_page_for_dma(page);
  1782. }
  1783. #endif
  1784. static pte_t srmmu_pgoff_to_pte(unsigned long pgoff)
  1785. {
  1786. return __pte((pgoff << SRMMU_PTE_FILE_SHIFT) | SRMMU_FILE);
  1787. }
  1788. static unsigned long srmmu_pte_to_pgoff(pte_t pte)
  1789. {
  1790. return pte_val(pte) >> SRMMU_PTE_FILE_SHIFT;
  1791. }
  1792. static pgprot_t srmmu_pgprot_noncached(pgprot_t prot)
  1793. {
  1794. prot &= ~__pgprot(SRMMU_CACHE);
  1795. return prot;
  1796. }
  1797. /* Load up routines and constants for sun4m and sun4d mmu */
  1798. void __init ld_mmu_srmmu(void)
  1799. {
  1800. extern void ld_mmu_iommu(void);
  1801. extern void ld_mmu_iounit(void);
  1802. extern void ___xchg32_sun4md(void);
  1803. BTFIXUPSET_SIMM13(pgdir_shift, SRMMU_PGDIR_SHIFT);
  1804. BTFIXUPSET_SETHI(pgdir_size, SRMMU_PGDIR_SIZE);
  1805. BTFIXUPSET_SETHI(pgdir_mask, SRMMU_PGDIR_MASK);
  1806. BTFIXUPSET_SIMM13(ptrs_per_pmd, SRMMU_PTRS_PER_PMD);
  1807. BTFIXUPSET_SIMM13(ptrs_per_pgd, SRMMU_PTRS_PER_PGD);
  1808. BTFIXUPSET_INT(page_none, pgprot_val(SRMMU_PAGE_NONE));
  1809. PAGE_SHARED = pgprot_val(SRMMU_PAGE_SHARED);
  1810. BTFIXUPSET_INT(page_copy, pgprot_val(SRMMU_PAGE_COPY));
  1811. BTFIXUPSET_INT(page_readonly, pgprot_val(SRMMU_PAGE_RDONLY));
  1812. BTFIXUPSET_INT(page_kernel, pgprot_val(SRMMU_PAGE_KERNEL));
  1813. page_kernel = pgprot_val(SRMMU_PAGE_KERNEL);
  1814. /* Functions */
  1815. BTFIXUPSET_CALL(pgprot_noncached, srmmu_pgprot_noncached, BTFIXUPCALL_NORM);
  1816. #ifndef CONFIG_SMP
  1817. BTFIXUPSET_CALL(___xchg32, ___xchg32_sun4md, BTFIXUPCALL_SWAPG1G2);
  1818. #endif
  1819. BTFIXUPSET_CALL(do_check_pgt_cache, srmmu_check_pgt_cache, BTFIXUPCALL_NOP);
  1820. BTFIXUPSET_CALL(set_pte, srmmu_set_pte, BTFIXUPCALL_SWAPO0O1);
  1821. BTFIXUPSET_CALL(switch_mm, srmmu_switch_mm, BTFIXUPCALL_NORM);
  1822. BTFIXUPSET_CALL(pte_pfn, srmmu_pte_pfn, BTFIXUPCALL_NORM);
  1823. BTFIXUPSET_CALL(pmd_page, srmmu_pmd_page, BTFIXUPCALL_NORM);
  1824. BTFIXUPSET_CALL(pgd_page_vaddr, srmmu_pgd_page, BTFIXUPCALL_NORM);
  1825. BTFIXUPSET_SETHI(none_mask, 0xF0000000);
  1826. BTFIXUPSET_CALL(pte_present, srmmu_pte_present, BTFIXUPCALL_NORM);
  1827. BTFIXUPSET_CALL(pte_clear, srmmu_pte_clear, BTFIXUPCALL_SWAPO0G0);
  1828. BTFIXUPSET_CALL(pmd_bad, srmmu_pmd_bad, BTFIXUPCALL_NORM);
  1829. BTFIXUPSET_CALL(pmd_present, srmmu_pmd_present, BTFIXUPCALL_NORM);
  1830. BTFIXUPSET_CALL(pmd_clear, srmmu_pmd_clear, BTFIXUPCALL_SWAPO0G0);
  1831. BTFIXUPSET_CALL(pgd_none, srmmu_pgd_none, BTFIXUPCALL_NORM);
  1832. BTFIXUPSET_CALL(pgd_bad, srmmu_pgd_bad, BTFIXUPCALL_NORM);
  1833. BTFIXUPSET_CALL(pgd_present, srmmu_pgd_present, BTFIXUPCALL_NORM);
  1834. BTFIXUPSET_CALL(pgd_clear, srmmu_pgd_clear, BTFIXUPCALL_SWAPO0G0);
  1835. BTFIXUPSET_CALL(mk_pte, srmmu_mk_pte, BTFIXUPCALL_NORM);
  1836. BTFIXUPSET_CALL(mk_pte_phys, srmmu_mk_pte_phys, BTFIXUPCALL_NORM);
  1837. BTFIXUPSET_CALL(mk_pte_io, srmmu_mk_pte_io, BTFIXUPCALL_NORM);
  1838. BTFIXUPSET_CALL(pgd_set, srmmu_pgd_set, BTFIXUPCALL_NORM);
  1839. BTFIXUPSET_CALL(pmd_set, srmmu_pmd_set, BTFIXUPCALL_NORM);
  1840. BTFIXUPSET_CALL(pmd_populate, srmmu_pmd_populate, BTFIXUPCALL_NORM);
  1841. BTFIXUPSET_INT(pte_modify_mask, SRMMU_CHG_MASK);
  1842. BTFIXUPSET_CALL(pmd_offset, srmmu_pmd_offset, BTFIXUPCALL_NORM);
  1843. BTFIXUPSET_CALL(pte_offset_kernel, srmmu_pte_offset, BTFIXUPCALL_NORM);
  1844. BTFIXUPSET_CALL(free_pte_fast, srmmu_free_pte_fast, BTFIXUPCALL_NORM);
  1845. BTFIXUPSET_CALL(pte_free, srmmu_pte_free, BTFIXUPCALL_NORM);
  1846. BTFIXUPSET_CALL(pte_alloc_one_kernel, srmmu_pte_alloc_one_kernel, BTFIXUPCALL_NORM);
  1847. BTFIXUPSET_CALL(pte_alloc_one, srmmu_pte_alloc_one, BTFIXUPCALL_NORM);
  1848. BTFIXUPSET_CALL(free_pmd_fast, srmmu_pmd_free, BTFIXUPCALL_NORM);
  1849. BTFIXUPSET_CALL(pmd_alloc_one, srmmu_pmd_alloc_one, BTFIXUPCALL_NORM);
  1850. BTFIXUPSET_CALL(free_pgd_fast, srmmu_free_pgd_fast, BTFIXUPCALL_NORM);
  1851. BTFIXUPSET_CALL(get_pgd_fast, srmmu_get_pgd_fast, BTFIXUPCALL_NORM);
  1852. BTFIXUPSET_HALF(pte_writei, SRMMU_WRITE);
  1853. BTFIXUPSET_HALF(pte_dirtyi, SRMMU_DIRTY);
  1854. BTFIXUPSET_HALF(pte_youngi, SRMMU_REF);
  1855. BTFIXUPSET_HALF(pte_filei, SRMMU_FILE);
  1856. BTFIXUPSET_HALF(pte_wrprotecti, SRMMU_WRITE);
  1857. BTFIXUPSET_HALF(pte_mkcleani, SRMMU_DIRTY);
  1858. BTFIXUPSET_HALF(pte_mkoldi, SRMMU_REF);
  1859. BTFIXUPSET_CALL(pte_mkwrite, srmmu_pte_mkwrite, BTFIXUPCALL_ORINT(SRMMU_WRITE));
  1860. BTFIXUPSET_CALL(pte_mkdirty, srmmu_pte_mkdirty, BTFIXUPCALL_ORINT(SRMMU_DIRTY));
  1861. BTFIXUPSET_CALL(pte_mkyoung, srmmu_pte_mkyoung, BTFIXUPCALL_ORINT(SRMMU_REF));
  1862. BTFIXUPSET_CALL(update_mmu_cache, srmmu_update_mmu_cache, BTFIXUPCALL_NOP);
  1863. BTFIXUPSET_CALL(destroy_context, srmmu_destroy_context, BTFIXUPCALL_NORM);
  1864. BTFIXUPSET_CALL(sparc_mapiorange, srmmu_mapiorange, BTFIXUPCALL_NORM);
  1865. BTFIXUPSET_CALL(sparc_unmapiorange, srmmu_unmapiorange, BTFIXUPCALL_NORM);
  1866. BTFIXUPSET_CALL(__swp_type, srmmu_swp_type, BTFIXUPCALL_NORM);
  1867. BTFIXUPSET_CALL(__swp_offset, srmmu_swp_offset, BTFIXUPCALL_NORM);
  1868. BTFIXUPSET_CALL(__swp_entry, srmmu_swp_entry, BTFIXUPCALL_NORM);
  1869. BTFIXUPSET_CALL(mmu_info, srmmu_mmu_info, BTFIXUPCALL_NORM);
  1870. BTFIXUPSET_CALL(alloc_thread_info, srmmu_alloc_thread_info, BTFIXUPCALL_NORM);
  1871. BTFIXUPSET_CALL(free_thread_info, srmmu_free_thread_info, BTFIXUPCALL_NORM);
  1872. BTFIXUPSET_CALL(pte_to_pgoff, srmmu_pte_to_pgoff, BTFIXUPCALL_NORM);
  1873. BTFIXUPSET_CALL(pgoff_to_pte, srmmu_pgoff_to_pte, BTFIXUPCALL_NORM);
  1874. get_srmmu_type();
  1875. patch_window_trap_handlers();
  1876. #ifdef CONFIG_SMP
  1877. /* El switcheroo... */
  1878. BTFIXUPCOPY_CALL(local_flush_cache_all, flush_cache_all);
  1879. BTFIXUPCOPY_CALL(local_flush_cache_mm, flush_cache_mm);
  1880. BTFIXUPCOPY_CALL(local_flush_cache_range, flush_cache_range);
  1881. BTFIXUPCOPY_CALL(local_flush_cache_page, flush_cache_page);
  1882. BTFIXUPCOPY_CALL(local_flush_tlb_all, flush_tlb_all);
  1883. BTFIXUPCOPY_CALL(local_flush_tlb_mm, flush_tlb_mm);
  1884. BTFIXUPCOPY_CALL(local_flush_tlb_range, flush_tlb_range);
  1885. BTFIXUPCOPY_CALL(local_flush_tlb_page, flush_tlb_page);
  1886. BTFIXUPCOPY_CALL(local_flush_page_to_ram, __flush_page_to_ram);
  1887. BTFIXUPCOPY_CALL(local_flush_sig_insns, flush_sig_insns);
  1888. BTFIXUPCOPY_CALL(local_flush_page_for_dma, flush_page_for_dma);
  1889. BTFIXUPSET_CALL(flush_cache_all, smp_flush_cache_all, BTFIXUPCALL_NORM);
  1890. BTFIXUPSET_CALL(flush_cache_mm, smp_flush_cache_mm, BTFIXUPCALL_NORM);
  1891. BTFIXUPSET_CALL(flush_cache_range, smp_flush_cache_range, BTFIXUPCALL_NORM);
  1892. BTFIXUPSET_CALL(flush_cache_page, smp_flush_cache_page, BTFIXUPCALL_NORM);
  1893. if (sparc_cpu_model != sun4d) {
  1894. BTFIXUPSET_CALL(flush_tlb_all, smp_flush_tlb_all, BTFIXUPCALL_NORM);
  1895. BTFIXUPSET_CALL(flush_tlb_mm, smp_flush_tlb_mm, BTFIXUPCALL_NORM);
  1896. BTFIXUPSET_CALL(flush_tlb_range, smp_flush_tlb_range, BTFIXUPCALL_NORM);
  1897. BTFIXUPSET_CALL(flush_tlb_page, smp_flush_tlb_page, BTFIXUPCALL_NORM);
  1898. }
  1899. BTFIXUPSET_CALL(__flush_page_to_ram, smp_flush_page_to_ram, BTFIXUPCALL_NORM);
  1900. BTFIXUPSET_CALL(flush_sig_insns, smp_flush_sig_insns, BTFIXUPCALL_NORM);
  1901. BTFIXUPSET_CALL(flush_page_for_dma, smp_flush_page_for_dma, BTFIXUPCALL_NORM);
  1902. if (poke_srmmu == poke_viking) {
  1903. /* Avoid unnecessary cross calls. */
  1904. BTFIXUPCOPY_CALL(flush_cache_all, local_flush_cache_all);
  1905. BTFIXUPCOPY_CALL(flush_cache_mm, local_flush_cache_mm);
  1906. BTFIXUPCOPY_CALL(flush_cache_range, local_flush_cache_range);
  1907. BTFIXUPCOPY_CALL(flush_cache_page, local_flush_cache_page);
  1908. BTFIXUPCOPY_CALL(__flush_page_to_ram, local_flush_page_to_ram);
  1909. BTFIXUPCOPY_CALL(flush_sig_insns, local_flush_sig_insns);
  1910. BTFIXUPCOPY_CALL(flush_page_for_dma, local_flush_page_for_dma);
  1911. }
  1912. #endif
  1913. if (sparc_cpu_model == sun4d)
  1914. ld_mmu_iounit();
  1915. else
  1916. ld_mmu_iommu();
  1917. #ifdef CONFIG_SMP
  1918. if (sparc_cpu_model == sun4d)
  1919. sun4d_init_smp();
  1920. else
  1921. sun4m_init_smp();
  1922. #endif
  1923. }