iommu.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866
  1. /* iommu.c: Generic sparc64 IOMMU support.
  2. *
  3. * Copyright (C) 1999, 2007, 2008 David S. Miller (davem@davemloft.net)
  4. * Copyright (C) 1999, 2000 Jakub Jelinek (jakub@redhat.com)
  5. */
  6. #include <linux/kernel.h>
  7. #include <linux/module.h>
  8. #include <linux/delay.h>
  9. #include <linux/device.h>
  10. #include <linux/dma-mapping.h>
  11. #include <linux/errno.h>
  12. #include <linux/iommu-helper.h>
  13. #ifdef CONFIG_PCI
  14. #include <linux/pci.h>
  15. #endif
  16. #include <asm/iommu.h>
  17. #include "iommu_common.h"
  18. #define STC_CTXMATCH_ADDR(STC, CTX) \
  19. ((STC)->strbuf_ctxmatch_base + ((CTX) << 3))
  20. #define STC_FLUSHFLAG_INIT(STC) \
  21. (*((STC)->strbuf_flushflag) = 0UL)
  22. #define STC_FLUSHFLAG_SET(STC) \
  23. (*((STC)->strbuf_flushflag) != 0UL)
  24. #define iommu_read(__reg) \
  25. ({ u64 __ret; \
  26. __asm__ __volatile__("ldxa [%1] %2, %0" \
  27. : "=r" (__ret) \
  28. : "r" (__reg), "i" (ASI_PHYS_BYPASS_EC_E) \
  29. : "memory"); \
  30. __ret; \
  31. })
  32. #define iommu_write(__reg, __val) \
  33. __asm__ __volatile__("stxa %0, [%1] %2" \
  34. : /* no outputs */ \
  35. : "r" (__val), "r" (__reg), \
  36. "i" (ASI_PHYS_BYPASS_EC_E))
  37. /* Must be invoked under the IOMMU lock. */
  38. static void iommu_flushall(struct iommu *iommu)
  39. {
  40. if (iommu->iommu_flushinv) {
  41. iommu_write(iommu->iommu_flushinv, ~(u64)0);
  42. } else {
  43. unsigned long tag;
  44. int entry;
  45. tag = iommu->iommu_tags;
  46. for (entry = 0; entry < 16; entry++) {
  47. iommu_write(tag, 0);
  48. tag += 8;
  49. }
  50. /* Ensure completion of previous PIO writes. */
  51. (void) iommu_read(iommu->write_complete_reg);
  52. }
  53. }
  54. #define IOPTE_CONSISTENT(CTX) \
  55. (IOPTE_VALID | IOPTE_CACHE | \
  56. (((CTX) << 47) & IOPTE_CONTEXT))
  57. #define IOPTE_STREAMING(CTX) \
  58. (IOPTE_CONSISTENT(CTX) | IOPTE_STBUF)
  59. /* Existing mappings are never marked invalid, instead they
  60. * are pointed to a dummy page.
  61. */
  62. #define IOPTE_IS_DUMMY(iommu, iopte) \
  63. ((iopte_val(*iopte) & IOPTE_PAGE) == (iommu)->dummy_page_pa)
  64. static inline void iopte_make_dummy(struct iommu *iommu, iopte_t *iopte)
  65. {
  66. unsigned long val = iopte_val(*iopte);
  67. val &= ~IOPTE_PAGE;
  68. val |= iommu->dummy_page_pa;
  69. iopte_val(*iopte) = val;
  70. }
  71. /* Based almost entirely upon the ppc64 iommu allocator. If you use the 'handle'
  72. * facility it must all be done in one pass while under the iommu lock.
  73. *
  74. * On sun4u platforms, we only flush the IOMMU once every time we've passed
  75. * over the entire page table doing allocations. Therefore we only ever advance
  76. * the hint and cannot backtrack it.
  77. */
  78. unsigned long iommu_range_alloc(struct device *dev,
  79. struct iommu *iommu,
  80. unsigned long npages,
  81. unsigned long *handle)
  82. {
  83. unsigned long n, end, start, limit, boundary_size;
  84. struct iommu_arena *arena = &iommu->arena;
  85. int pass = 0;
  86. /* This allocator was derived from x86_64's bit string search */
  87. /* Sanity check */
  88. if (unlikely(npages == 0)) {
  89. if (printk_ratelimit())
  90. WARN_ON(1);
  91. return DMA_ERROR_CODE;
  92. }
  93. if (handle && *handle)
  94. start = *handle;
  95. else
  96. start = arena->hint;
  97. limit = arena->limit;
  98. /* The case below can happen if we have a small segment appended
  99. * to a large, or when the previous alloc was at the very end of
  100. * the available space. If so, go back to the beginning and flush.
  101. */
  102. if (start >= limit) {
  103. start = 0;
  104. if (iommu->flush_all)
  105. iommu->flush_all(iommu);
  106. }
  107. again:
  108. if (dev)
  109. boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
  110. 1 << IO_PAGE_SHIFT);
  111. else
  112. boundary_size = ALIGN(1UL << 32, 1 << IO_PAGE_SHIFT);
  113. n = iommu_area_alloc(arena->map, limit, start, npages,
  114. iommu->page_table_map_base >> IO_PAGE_SHIFT,
  115. boundary_size >> IO_PAGE_SHIFT, 0);
  116. if (n == -1) {
  117. if (likely(pass < 1)) {
  118. /* First failure, rescan from the beginning. */
  119. start = 0;
  120. if (iommu->flush_all)
  121. iommu->flush_all(iommu);
  122. pass++;
  123. goto again;
  124. } else {
  125. /* Second failure, give up */
  126. return DMA_ERROR_CODE;
  127. }
  128. }
  129. end = n + npages;
  130. arena->hint = end;
  131. /* Update handle for SG allocations */
  132. if (handle)
  133. *handle = end;
  134. return n;
  135. }
  136. void iommu_range_free(struct iommu *iommu, dma_addr_t dma_addr, unsigned long npages)
  137. {
  138. struct iommu_arena *arena = &iommu->arena;
  139. unsigned long entry;
  140. entry = (dma_addr - iommu->page_table_map_base) >> IO_PAGE_SHIFT;
  141. iommu_area_free(arena->map, entry, npages);
  142. }
  143. int iommu_table_init(struct iommu *iommu, int tsbsize,
  144. u32 dma_offset, u32 dma_addr_mask,
  145. int numa_node)
  146. {
  147. unsigned long i, order, sz, num_tsb_entries;
  148. struct page *page;
  149. num_tsb_entries = tsbsize / sizeof(iopte_t);
  150. /* Setup initial software IOMMU state. */
  151. spin_lock_init(&iommu->lock);
  152. iommu->ctx_lowest_free = 1;
  153. iommu->page_table_map_base = dma_offset;
  154. iommu->dma_addr_mask = dma_addr_mask;
  155. /* Allocate and initialize the free area map. */
  156. sz = num_tsb_entries / 8;
  157. sz = (sz + 7UL) & ~7UL;
  158. iommu->arena.map = kmalloc_node(sz, GFP_KERNEL, numa_node);
  159. if (!iommu->arena.map) {
  160. printk(KERN_ERR "IOMMU: Error, kmalloc(arena.map) failed.\n");
  161. return -ENOMEM;
  162. }
  163. memset(iommu->arena.map, 0, sz);
  164. iommu->arena.limit = num_tsb_entries;
  165. if (tlb_type != hypervisor)
  166. iommu->flush_all = iommu_flushall;
  167. /* Allocate and initialize the dummy page which we
  168. * set inactive IO PTEs to point to.
  169. */
  170. page = alloc_pages_node(numa_node, GFP_KERNEL, 0);
  171. if (!page) {
  172. printk(KERN_ERR "IOMMU: Error, gfp(dummy_page) failed.\n");
  173. goto out_free_map;
  174. }
  175. iommu->dummy_page = (unsigned long) page_address(page);
  176. memset((void *)iommu->dummy_page, 0, PAGE_SIZE);
  177. iommu->dummy_page_pa = (unsigned long) __pa(iommu->dummy_page);
  178. /* Now allocate and setup the IOMMU page table itself. */
  179. order = get_order(tsbsize);
  180. page = alloc_pages_node(numa_node, GFP_KERNEL, order);
  181. if (!page) {
  182. printk(KERN_ERR "IOMMU: Error, gfp(tsb) failed.\n");
  183. goto out_free_dummy_page;
  184. }
  185. iommu->page_table = (iopte_t *)page_address(page);
  186. for (i = 0; i < num_tsb_entries; i++)
  187. iopte_make_dummy(iommu, &iommu->page_table[i]);
  188. return 0;
  189. out_free_dummy_page:
  190. free_page(iommu->dummy_page);
  191. iommu->dummy_page = 0UL;
  192. out_free_map:
  193. kfree(iommu->arena.map);
  194. iommu->arena.map = NULL;
  195. return -ENOMEM;
  196. }
  197. static inline iopte_t *alloc_npages(struct device *dev, struct iommu *iommu,
  198. unsigned long npages)
  199. {
  200. unsigned long entry;
  201. entry = iommu_range_alloc(dev, iommu, npages, NULL);
  202. if (unlikely(entry == DMA_ERROR_CODE))
  203. return NULL;
  204. return iommu->page_table + entry;
  205. }
  206. static int iommu_alloc_ctx(struct iommu *iommu)
  207. {
  208. int lowest = iommu->ctx_lowest_free;
  209. int sz = IOMMU_NUM_CTXS - lowest;
  210. int n = find_next_zero_bit(iommu->ctx_bitmap, sz, lowest);
  211. if (unlikely(n == sz)) {
  212. n = find_next_zero_bit(iommu->ctx_bitmap, lowest, 1);
  213. if (unlikely(n == lowest)) {
  214. printk(KERN_WARNING "IOMMU: Ran out of contexts.\n");
  215. n = 0;
  216. }
  217. }
  218. if (n)
  219. __set_bit(n, iommu->ctx_bitmap);
  220. return n;
  221. }
  222. static inline void iommu_free_ctx(struct iommu *iommu, int ctx)
  223. {
  224. if (likely(ctx)) {
  225. __clear_bit(ctx, iommu->ctx_bitmap);
  226. if (ctx < iommu->ctx_lowest_free)
  227. iommu->ctx_lowest_free = ctx;
  228. }
  229. }
  230. static void *dma_4u_alloc_coherent(struct device *dev, size_t size,
  231. dma_addr_t *dma_addrp, gfp_t gfp)
  232. {
  233. unsigned long flags, order, first_page;
  234. struct iommu *iommu;
  235. struct page *page;
  236. int npages, nid;
  237. iopte_t *iopte;
  238. void *ret;
  239. size = IO_PAGE_ALIGN(size);
  240. order = get_order(size);
  241. if (order >= 10)
  242. return NULL;
  243. nid = dev->archdata.numa_node;
  244. page = alloc_pages_node(nid, gfp, order);
  245. if (unlikely(!page))
  246. return NULL;
  247. first_page = (unsigned long) page_address(page);
  248. memset((char *)first_page, 0, PAGE_SIZE << order);
  249. iommu = dev->archdata.iommu;
  250. spin_lock_irqsave(&iommu->lock, flags);
  251. iopte = alloc_npages(dev, iommu, size >> IO_PAGE_SHIFT);
  252. spin_unlock_irqrestore(&iommu->lock, flags);
  253. if (unlikely(iopte == NULL)) {
  254. free_pages(first_page, order);
  255. return NULL;
  256. }
  257. *dma_addrp = (iommu->page_table_map_base +
  258. ((iopte - iommu->page_table) << IO_PAGE_SHIFT));
  259. ret = (void *) first_page;
  260. npages = size >> IO_PAGE_SHIFT;
  261. first_page = __pa(first_page);
  262. while (npages--) {
  263. iopte_val(*iopte) = (IOPTE_CONSISTENT(0UL) |
  264. IOPTE_WRITE |
  265. (first_page & IOPTE_PAGE));
  266. iopte++;
  267. first_page += IO_PAGE_SIZE;
  268. }
  269. return ret;
  270. }
  271. static void dma_4u_free_coherent(struct device *dev, size_t size,
  272. void *cpu, dma_addr_t dvma)
  273. {
  274. struct iommu *iommu;
  275. iopte_t *iopte;
  276. unsigned long flags, order, npages;
  277. npages = IO_PAGE_ALIGN(size) >> IO_PAGE_SHIFT;
  278. iommu = dev->archdata.iommu;
  279. iopte = iommu->page_table +
  280. ((dvma - iommu->page_table_map_base) >> IO_PAGE_SHIFT);
  281. spin_lock_irqsave(&iommu->lock, flags);
  282. iommu_range_free(iommu, dvma, npages);
  283. spin_unlock_irqrestore(&iommu->lock, flags);
  284. order = get_order(size);
  285. if (order < 10)
  286. free_pages((unsigned long)cpu, order);
  287. }
  288. static dma_addr_t dma_4u_map_single(struct device *dev, void *ptr, size_t sz,
  289. enum dma_data_direction direction)
  290. {
  291. struct iommu *iommu;
  292. struct strbuf *strbuf;
  293. iopte_t *base;
  294. unsigned long flags, npages, oaddr;
  295. unsigned long i, base_paddr, ctx;
  296. u32 bus_addr, ret;
  297. unsigned long iopte_protection;
  298. iommu = dev->archdata.iommu;
  299. strbuf = dev->archdata.stc;
  300. if (unlikely(direction == DMA_NONE))
  301. goto bad_no_ctx;
  302. oaddr = (unsigned long)ptr;
  303. npages = IO_PAGE_ALIGN(oaddr + sz) - (oaddr & IO_PAGE_MASK);
  304. npages >>= IO_PAGE_SHIFT;
  305. spin_lock_irqsave(&iommu->lock, flags);
  306. base = alloc_npages(dev, iommu, npages);
  307. ctx = 0;
  308. if (iommu->iommu_ctxflush)
  309. ctx = iommu_alloc_ctx(iommu);
  310. spin_unlock_irqrestore(&iommu->lock, flags);
  311. if (unlikely(!base))
  312. goto bad;
  313. bus_addr = (iommu->page_table_map_base +
  314. ((base - iommu->page_table) << IO_PAGE_SHIFT));
  315. ret = bus_addr | (oaddr & ~IO_PAGE_MASK);
  316. base_paddr = __pa(oaddr & IO_PAGE_MASK);
  317. if (strbuf->strbuf_enabled)
  318. iopte_protection = IOPTE_STREAMING(ctx);
  319. else
  320. iopte_protection = IOPTE_CONSISTENT(ctx);
  321. if (direction != DMA_TO_DEVICE)
  322. iopte_protection |= IOPTE_WRITE;
  323. for (i = 0; i < npages; i++, base++, base_paddr += IO_PAGE_SIZE)
  324. iopte_val(*base) = iopte_protection | base_paddr;
  325. return ret;
  326. bad:
  327. iommu_free_ctx(iommu, ctx);
  328. bad_no_ctx:
  329. if (printk_ratelimit())
  330. WARN_ON(1);
  331. return DMA_ERROR_CODE;
  332. }
  333. static void strbuf_flush(struct strbuf *strbuf, struct iommu *iommu,
  334. u32 vaddr, unsigned long ctx, unsigned long npages,
  335. enum dma_data_direction direction)
  336. {
  337. int limit;
  338. if (strbuf->strbuf_ctxflush &&
  339. iommu->iommu_ctxflush) {
  340. unsigned long matchreg, flushreg;
  341. u64 val;
  342. flushreg = strbuf->strbuf_ctxflush;
  343. matchreg = STC_CTXMATCH_ADDR(strbuf, ctx);
  344. iommu_write(flushreg, ctx);
  345. val = iommu_read(matchreg);
  346. val &= 0xffff;
  347. if (!val)
  348. goto do_flush_sync;
  349. while (val) {
  350. if (val & 0x1)
  351. iommu_write(flushreg, ctx);
  352. val >>= 1;
  353. }
  354. val = iommu_read(matchreg);
  355. if (unlikely(val)) {
  356. printk(KERN_WARNING "strbuf_flush: ctx flush "
  357. "timeout matchreg[%llx] ctx[%lx]\n",
  358. val, ctx);
  359. goto do_page_flush;
  360. }
  361. } else {
  362. unsigned long i;
  363. do_page_flush:
  364. for (i = 0; i < npages; i++, vaddr += IO_PAGE_SIZE)
  365. iommu_write(strbuf->strbuf_pflush, vaddr);
  366. }
  367. do_flush_sync:
  368. /* If the device could not have possibly put dirty data into
  369. * the streaming cache, no flush-flag synchronization needs
  370. * to be performed.
  371. */
  372. if (direction == DMA_TO_DEVICE)
  373. return;
  374. STC_FLUSHFLAG_INIT(strbuf);
  375. iommu_write(strbuf->strbuf_fsync, strbuf->strbuf_flushflag_pa);
  376. (void) iommu_read(iommu->write_complete_reg);
  377. limit = 100000;
  378. while (!STC_FLUSHFLAG_SET(strbuf)) {
  379. limit--;
  380. if (!limit)
  381. break;
  382. udelay(1);
  383. rmb();
  384. }
  385. if (!limit)
  386. printk(KERN_WARNING "strbuf_flush: flushflag timeout "
  387. "vaddr[%08x] ctx[%lx] npages[%ld]\n",
  388. vaddr, ctx, npages);
  389. }
  390. static void dma_4u_unmap_single(struct device *dev, dma_addr_t bus_addr,
  391. size_t sz, enum dma_data_direction direction)
  392. {
  393. struct iommu *iommu;
  394. struct strbuf *strbuf;
  395. iopte_t *base;
  396. unsigned long flags, npages, ctx, i;
  397. if (unlikely(direction == DMA_NONE)) {
  398. if (printk_ratelimit())
  399. WARN_ON(1);
  400. return;
  401. }
  402. iommu = dev->archdata.iommu;
  403. strbuf = dev->archdata.stc;
  404. npages = IO_PAGE_ALIGN(bus_addr + sz) - (bus_addr & IO_PAGE_MASK);
  405. npages >>= IO_PAGE_SHIFT;
  406. base = iommu->page_table +
  407. ((bus_addr - iommu->page_table_map_base) >> IO_PAGE_SHIFT);
  408. bus_addr &= IO_PAGE_MASK;
  409. spin_lock_irqsave(&iommu->lock, flags);
  410. /* Record the context, if any. */
  411. ctx = 0;
  412. if (iommu->iommu_ctxflush)
  413. ctx = (iopte_val(*base) & IOPTE_CONTEXT) >> 47UL;
  414. /* Step 1: Kick data out of streaming buffers if necessary. */
  415. if (strbuf->strbuf_enabled)
  416. strbuf_flush(strbuf, iommu, bus_addr, ctx,
  417. npages, direction);
  418. /* Step 2: Clear out TSB entries. */
  419. for (i = 0; i < npages; i++)
  420. iopte_make_dummy(iommu, base + i);
  421. iommu_range_free(iommu, bus_addr, npages);
  422. iommu_free_ctx(iommu, ctx);
  423. spin_unlock_irqrestore(&iommu->lock, flags);
  424. }
  425. static int dma_4u_map_sg(struct device *dev, struct scatterlist *sglist,
  426. int nelems, enum dma_data_direction direction)
  427. {
  428. struct scatterlist *s, *outs, *segstart;
  429. unsigned long flags, handle, prot, ctx;
  430. dma_addr_t dma_next = 0, dma_addr;
  431. unsigned int max_seg_size;
  432. unsigned long seg_boundary_size;
  433. int outcount, incount, i;
  434. struct strbuf *strbuf;
  435. struct iommu *iommu;
  436. unsigned long base_shift;
  437. BUG_ON(direction == DMA_NONE);
  438. iommu = dev->archdata.iommu;
  439. strbuf = dev->archdata.stc;
  440. if (nelems == 0 || !iommu)
  441. return 0;
  442. spin_lock_irqsave(&iommu->lock, flags);
  443. ctx = 0;
  444. if (iommu->iommu_ctxflush)
  445. ctx = iommu_alloc_ctx(iommu);
  446. if (strbuf->strbuf_enabled)
  447. prot = IOPTE_STREAMING(ctx);
  448. else
  449. prot = IOPTE_CONSISTENT(ctx);
  450. if (direction != DMA_TO_DEVICE)
  451. prot |= IOPTE_WRITE;
  452. outs = s = segstart = &sglist[0];
  453. outcount = 1;
  454. incount = nelems;
  455. handle = 0;
  456. /* Init first segment length for backout at failure */
  457. outs->dma_length = 0;
  458. max_seg_size = dma_get_max_seg_size(dev);
  459. seg_boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
  460. IO_PAGE_SIZE) >> IO_PAGE_SHIFT;
  461. base_shift = iommu->page_table_map_base >> IO_PAGE_SHIFT;
  462. for_each_sg(sglist, s, nelems, i) {
  463. unsigned long paddr, npages, entry, out_entry = 0, slen;
  464. iopte_t *base;
  465. slen = s->length;
  466. /* Sanity check */
  467. if (slen == 0) {
  468. dma_next = 0;
  469. continue;
  470. }
  471. /* Allocate iommu entries for that segment */
  472. paddr = (unsigned long) SG_ENT_PHYS_ADDRESS(s);
  473. npages = iommu_num_pages(paddr, slen, IO_PAGE_SIZE);
  474. entry = iommu_range_alloc(dev, iommu, npages, &handle);
  475. /* Handle failure */
  476. if (unlikely(entry == DMA_ERROR_CODE)) {
  477. if (printk_ratelimit())
  478. printk(KERN_INFO "iommu_alloc failed, iommu %p paddr %lx"
  479. " npages %lx\n", iommu, paddr, npages);
  480. goto iommu_map_failed;
  481. }
  482. base = iommu->page_table + entry;
  483. /* Convert entry to a dma_addr_t */
  484. dma_addr = iommu->page_table_map_base +
  485. (entry << IO_PAGE_SHIFT);
  486. dma_addr |= (s->offset & ~IO_PAGE_MASK);
  487. /* Insert into HW table */
  488. paddr &= IO_PAGE_MASK;
  489. while (npages--) {
  490. iopte_val(*base) = prot | paddr;
  491. base++;
  492. paddr += IO_PAGE_SIZE;
  493. }
  494. /* If we are in an open segment, try merging */
  495. if (segstart != s) {
  496. /* We cannot merge if:
  497. * - allocated dma_addr isn't contiguous to previous allocation
  498. */
  499. if ((dma_addr != dma_next) ||
  500. (outs->dma_length + s->length > max_seg_size) ||
  501. (is_span_boundary(out_entry, base_shift,
  502. seg_boundary_size, outs, s))) {
  503. /* Can't merge: create a new segment */
  504. segstart = s;
  505. outcount++;
  506. outs = sg_next(outs);
  507. } else {
  508. outs->dma_length += s->length;
  509. }
  510. }
  511. if (segstart == s) {
  512. /* This is a new segment, fill entries */
  513. outs->dma_address = dma_addr;
  514. outs->dma_length = slen;
  515. out_entry = entry;
  516. }
  517. /* Calculate next page pointer for contiguous check */
  518. dma_next = dma_addr + slen;
  519. }
  520. spin_unlock_irqrestore(&iommu->lock, flags);
  521. if (outcount < incount) {
  522. outs = sg_next(outs);
  523. outs->dma_address = DMA_ERROR_CODE;
  524. outs->dma_length = 0;
  525. }
  526. return outcount;
  527. iommu_map_failed:
  528. for_each_sg(sglist, s, nelems, i) {
  529. if (s->dma_length != 0) {
  530. unsigned long vaddr, npages, entry, j;
  531. iopte_t *base;
  532. vaddr = s->dma_address & IO_PAGE_MASK;
  533. npages = iommu_num_pages(s->dma_address, s->dma_length,
  534. IO_PAGE_SIZE);
  535. iommu_range_free(iommu, vaddr, npages);
  536. entry = (vaddr - iommu->page_table_map_base)
  537. >> IO_PAGE_SHIFT;
  538. base = iommu->page_table + entry;
  539. for (j = 0; j < npages; j++)
  540. iopte_make_dummy(iommu, base + j);
  541. s->dma_address = DMA_ERROR_CODE;
  542. s->dma_length = 0;
  543. }
  544. if (s == outs)
  545. break;
  546. }
  547. spin_unlock_irqrestore(&iommu->lock, flags);
  548. return 0;
  549. }
  550. /* If contexts are being used, they are the same in all of the mappings
  551. * we make for a particular SG.
  552. */
  553. static unsigned long fetch_sg_ctx(struct iommu *iommu, struct scatterlist *sg)
  554. {
  555. unsigned long ctx = 0;
  556. if (iommu->iommu_ctxflush) {
  557. iopte_t *base;
  558. u32 bus_addr;
  559. bus_addr = sg->dma_address & IO_PAGE_MASK;
  560. base = iommu->page_table +
  561. ((bus_addr - iommu->page_table_map_base) >> IO_PAGE_SHIFT);
  562. ctx = (iopte_val(*base) & IOPTE_CONTEXT) >> 47UL;
  563. }
  564. return ctx;
  565. }
  566. static void dma_4u_unmap_sg(struct device *dev, struct scatterlist *sglist,
  567. int nelems, enum dma_data_direction direction)
  568. {
  569. unsigned long flags, ctx;
  570. struct scatterlist *sg;
  571. struct strbuf *strbuf;
  572. struct iommu *iommu;
  573. BUG_ON(direction == DMA_NONE);
  574. iommu = dev->archdata.iommu;
  575. strbuf = dev->archdata.stc;
  576. ctx = fetch_sg_ctx(iommu, sglist);
  577. spin_lock_irqsave(&iommu->lock, flags);
  578. sg = sglist;
  579. while (nelems--) {
  580. dma_addr_t dma_handle = sg->dma_address;
  581. unsigned int len = sg->dma_length;
  582. unsigned long npages, entry;
  583. iopte_t *base;
  584. int i;
  585. if (!len)
  586. break;
  587. npages = iommu_num_pages(dma_handle, len, IO_PAGE_SIZE);
  588. iommu_range_free(iommu, dma_handle, npages);
  589. entry = ((dma_handle - iommu->page_table_map_base)
  590. >> IO_PAGE_SHIFT);
  591. base = iommu->page_table + entry;
  592. dma_handle &= IO_PAGE_MASK;
  593. if (strbuf->strbuf_enabled)
  594. strbuf_flush(strbuf, iommu, dma_handle, ctx,
  595. npages, direction);
  596. for (i = 0; i < npages; i++)
  597. iopte_make_dummy(iommu, base + i);
  598. sg = sg_next(sg);
  599. }
  600. iommu_free_ctx(iommu, ctx);
  601. spin_unlock_irqrestore(&iommu->lock, flags);
  602. }
  603. static void dma_4u_sync_single_for_cpu(struct device *dev,
  604. dma_addr_t bus_addr, size_t sz,
  605. enum dma_data_direction direction)
  606. {
  607. struct iommu *iommu;
  608. struct strbuf *strbuf;
  609. unsigned long flags, ctx, npages;
  610. iommu = dev->archdata.iommu;
  611. strbuf = dev->archdata.stc;
  612. if (!strbuf->strbuf_enabled)
  613. return;
  614. spin_lock_irqsave(&iommu->lock, flags);
  615. npages = IO_PAGE_ALIGN(bus_addr + sz) - (bus_addr & IO_PAGE_MASK);
  616. npages >>= IO_PAGE_SHIFT;
  617. bus_addr &= IO_PAGE_MASK;
  618. /* Step 1: Record the context, if any. */
  619. ctx = 0;
  620. if (iommu->iommu_ctxflush &&
  621. strbuf->strbuf_ctxflush) {
  622. iopte_t *iopte;
  623. iopte = iommu->page_table +
  624. ((bus_addr - iommu->page_table_map_base)>>IO_PAGE_SHIFT);
  625. ctx = (iopte_val(*iopte) & IOPTE_CONTEXT) >> 47UL;
  626. }
  627. /* Step 2: Kick data out of streaming buffers. */
  628. strbuf_flush(strbuf, iommu, bus_addr, ctx, npages, direction);
  629. spin_unlock_irqrestore(&iommu->lock, flags);
  630. }
  631. static void dma_4u_sync_sg_for_cpu(struct device *dev,
  632. struct scatterlist *sglist, int nelems,
  633. enum dma_data_direction direction)
  634. {
  635. struct iommu *iommu;
  636. struct strbuf *strbuf;
  637. unsigned long flags, ctx, npages, i;
  638. struct scatterlist *sg, *sgprv;
  639. u32 bus_addr;
  640. iommu = dev->archdata.iommu;
  641. strbuf = dev->archdata.stc;
  642. if (!strbuf->strbuf_enabled)
  643. return;
  644. spin_lock_irqsave(&iommu->lock, flags);
  645. /* Step 1: Record the context, if any. */
  646. ctx = 0;
  647. if (iommu->iommu_ctxflush &&
  648. strbuf->strbuf_ctxflush) {
  649. iopte_t *iopte;
  650. iopte = iommu->page_table +
  651. ((sglist[0].dma_address - iommu->page_table_map_base) >> IO_PAGE_SHIFT);
  652. ctx = (iopte_val(*iopte) & IOPTE_CONTEXT) >> 47UL;
  653. }
  654. /* Step 2: Kick data out of streaming buffers. */
  655. bus_addr = sglist[0].dma_address & IO_PAGE_MASK;
  656. sgprv = NULL;
  657. for_each_sg(sglist, sg, nelems, i) {
  658. if (sg->dma_length == 0)
  659. break;
  660. sgprv = sg;
  661. }
  662. npages = (IO_PAGE_ALIGN(sgprv->dma_address + sgprv->dma_length)
  663. - bus_addr) >> IO_PAGE_SHIFT;
  664. strbuf_flush(strbuf, iommu, bus_addr, ctx, npages, direction);
  665. spin_unlock_irqrestore(&iommu->lock, flags);
  666. }
  667. static const struct dma_ops sun4u_dma_ops = {
  668. .alloc_coherent = dma_4u_alloc_coherent,
  669. .free_coherent = dma_4u_free_coherent,
  670. .map_single = dma_4u_map_single,
  671. .unmap_single = dma_4u_unmap_single,
  672. .map_sg = dma_4u_map_sg,
  673. .unmap_sg = dma_4u_unmap_sg,
  674. .sync_single_for_cpu = dma_4u_sync_single_for_cpu,
  675. .sync_sg_for_cpu = dma_4u_sync_sg_for_cpu,
  676. };
  677. const struct dma_ops *dma_ops = &sun4u_dma_ops;
  678. EXPORT_SYMBOL(dma_ops);
  679. int dma_supported(struct device *dev, u64 device_mask)
  680. {
  681. struct iommu *iommu = dev->archdata.iommu;
  682. u64 dma_addr_mask = iommu->dma_addr_mask;
  683. if (device_mask >= (1UL << 32UL))
  684. return 0;
  685. if ((device_mask & dma_addr_mask) == dma_addr_mask)
  686. return 1;
  687. #ifdef CONFIG_PCI
  688. if (dev->bus == &pci_bus_type)
  689. return pci_dma_supported(to_pci_dev(dev), device_mask);
  690. #endif
  691. return 0;
  692. }
  693. EXPORT_SYMBOL(dma_supported);
  694. int dma_set_mask(struct device *dev, u64 dma_mask)
  695. {
  696. #ifdef CONFIG_PCI
  697. if (dev->bus == &pci_bus_type)
  698. return pci_set_dma_mask(to_pci_dev(dev), dma_mask);
  699. #endif
  700. return -EINVAL;
  701. }
  702. EXPORT_SYMBOL(dma_set_mask);