entry.S 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125
  1. /*
  2. * arch/sh/kernel/cpu/sh5/entry.S
  3. *
  4. * Copyright (C) 2000, 2001 Paolo Alberelli
  5. * Copyright (C) 2004 - 2008 Paul Mundt
  6. * Copyright (C) 2003, 2004 Richard Curnow
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/errno.h>
  13. #include <linux/init.h>
  14. #include <linux/sys.h>
  15. #include <cpu/registers.h>
  16. #include <asm/processor.h>
  17. #include <asm/unistd.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/asm-offsets.h>
  20. /*
  21. * SR fields.
  22. */
  23. #define SR_ASID_MASK 0x00ff0000
  24. #define SR_FD_MASK 0x00008000
  25. #define SR_SS 0x08000000
  26. #define SR_BL 0x10000000
  27. #define SR_MD 0x40000000
  28. /*
  29. * Event code.
  30. */
  31. #define EVENT_INTERRUPT 0
  32. #define EVENT_FAULT_TLB 1
  33. #define EVENT_FAULT_NOT_TLB 2
  34. #define EVENT_DEBUG 3
  35. /* EXPEVT values */
  36. #define RESET_CAUSE 0x20
  37. #define DEBUGSS_CAUSE 0x980
  38. /*
  39. * Frame layout. Quad index.
  40. */
  41. #define FRAME_T(x) FRAME_TBASE+(x*8)
  42. #define FRAME_R(x) FRAME_RBASE+(x*8)
  43. #define FRAME_S(x) FRAME_SBASE+(x*8)
  44. #define FSPC 0
  45. #define FSSR 1
  46. #define FSYSCALL_ID 2
  47. /* Arrange the save frame to be a multiple of 32 bytes long */
  48. #define FRAME_SBASE 0
  49. #define FRAME_RBASE (FRAME_SBASE+(3*8)) /* SYSCALL_ID - SSR - SPC */
  50. #define FRAME_TBASE (FRAME_RBASE+(63*8)) /* r0 - r62 */
  51. #define FRAME_PBASE (FRAME_TBASE+(8*8)) /* tr0 -tr7 */
  52. #define FRAME_SIZE (FRAME_PBASE+(2*8)) /* pad0-pad1 */
  53. #define FP_FRAME_SIZE FP_FRAME_BASE+(33*8) /* dr0 - dr31 + fpscr */
  54. #define FP_FRAME_BASE 0
  55. #define SAVED_R2 0*8
  56. #define SAVED_R3 1*8
  57. #define SAVED_R4 2*8
  58. #define SAVED_R5 3*8
  59. #define SAVED_R18 4*8
  60. #define SAVED_R6 5*8
  61. #define SAVED_TR0 6*8
  62. /* These are the registers saved in the TLB path that aren't saved in the first
  63. level of the normal one. */
  64. #define TLB_SAVED_R25 7*8
  65. #define TLB_SAVED_TR1 8*8
  66. #define TLB_SAVED_TR2 9*8
  67. #define TLB_SAVED_TR3 10*8
  68. #define TLB_SAVED_TR4 11*8
  69. /* Save R0/R1 : PT-migrating compiler currently dishounours -ffixed-r0 and -ffixed-r1 causing
  70. breakage otherwise. */
  71. #define TLB_SAVED_R0 12*8
  72. #define TLB_SAVED_R1 13*8
  73. #define CLI() \
  74. getcon SR, r6; \
  75. ori r6, 0xf0, r6; \
  76. putcon r6, SR;
  77. #define STI() \
  78. getcon SR, r6; \
  79. andi r6, ~0xf0, r6; \
  80. putcon r6, SR;
  81. #ifdef CONFIG_PREEMPT
  82. # define preempt_stop() CLI()
  83. #else
  84. # define preempt_stop()
  85. # define resume_kernel restore_all
  86. #endif
  87. .section .data, "aw"
  88. #define FAST_TLBMISS_STACK_CACHELINES 4
  89. #define FAST_TLBMISS_STACK_QUADWORDS (4*FAST_TLBMISS_STACK_CACHELINES)
  90. /* Register back-up area for all exceptions */
  91. .balign 32
  92. /* Allow for 16 quadwords to be pushed by fast tlbmiss handling
  93. * register saves etc. */
  94. .fill FAST_TLBMISS_STACK_QUADWORDS, 8, 0x0
  95. /* This is 32 byte aligned by construction */
  96. /* Register back-up area for all exceptions */
  97. reg_save_area:
  98. .quad 0
  99. .quad 0
  100. .quad 0
  101. .quad 0
  102. .quad 0
  103. .quad 0
  104. .quad 0
  105. .quad 0
  106. .quad 0
  107. .quad 0
  108. .quad 0
  109. .quad 0
  110. .quad 0
  111. .quad 0
  112. /* Save area for RESVEC exceptions. We cannot use reg_save_area because of
  113. * reentrancy. Note this area may be accessed via physical address.
  114. * Align so this fits a whole single cache line, for ease of purging.
  115. */
  116. .balign 32,0,32
  117. resvec_save_area:
  118. .quad 0
  119. .quad 0
  120. .quad 0
  121. .quad 0
  122. .quad 0
  123. .balign 32,0,32
  124. /* Jump table of 3rd level handlers */
  125. trap_jtable:
  126. .long do_exception_error /* 0x000 */
  127. .long do_exception_error /* 0x020 */
  128. #ifdef CONFIG_MMU
  129. .long tlb_miss_load /* 0x040 */
  130. .long tlb_miss_store /* 0x060 */
  131. #else
  132. .long do_exception_error
  133. .long do_exception_error
  134. #endif
  135. ! ARTIFICIAL pseudo-EXPEVT setting
  136. .long do_debug_interrupt /* 0x080 */
  137. #ifdef CONFIG_MMU
  138. .long tlb_miss_load /* 0x0A0 */
  139. .long tlb_miss_store /* 0x0C0 */
  140. #else
  141. .long do_exception_error
  142. .long do_exception_error
  143. #endif
  144. .long do_address_error_load /* 0x0E0 */
  145. .long do_address_error_store /* 0x100 */
  146. #ifdef CONFIG_SH_FPU
  147. .long do_fpu_error /* 0x120 */
  148. #else
  149. .long do_exception_error /* 0x120 */
  150. #endif
  151. .long do_exception_error /* 0x140 */
  152. .long system_call /* 0x160 */
  153. .long do_reserved_inst /* 0x180 */
  154. .long do_illegal_slot_inst /* 0x1A0 */
  155. .long do_exception_error /* 0x1C0 - NMI */
  156. .long do_exception_error /* 0x1E0 */
  157. .rept 15
  158. .long do_IRQ /* 0x200 - 0x3C0 */
  159. .endr
  160. .long do_exception_error /* 0x3E0 */
  161. .rept 32
  162. .long do_IRQ /* 0x400 - 0x7E0 */
  163. .endr
  164. .long fpu_error_or_IRQA /* 0x800 */
  165. .long fpu_error_or_IRQB /* 0x820 */
  166. .long do_IRQ /* 0x840 */
  167. .long do_IRQ /* 0x860 */
  168. .rept 6
  169. .long do_exception_error /* 0x880 - 0x920 */
  170. .endr
  171. .long do_software_break_point /* 0x940 */
  172. .long do_exception_error /* 0x960 */
  173. .long do_single_step /* 0x980 */
  174. .rept 3
  175. .long do_exception_error /* 0x9A0 - 0x9E0 */
  176. .endr
  177. .long do_IRQ /* 0xA00 */
  178. .long do_IRQ /* 0xA20 */
  179. #ifdef CONFIG_MMU
  180. .long itlb_miss_or_IRQ /* 0xA40 */
  181. #else
  182. .long do_IRQ
  183. #endif
  184. .long do_IRQ /* 0xA60 */
  185. .long do_IRQ /* 0xA80 */
  186. #ifdef CONFIG_MMU
  187. .long itlb_miss_or_IRQ /* 0xAA0 */
  188. #else
  189. .long do_IRQ
  190. #endif
  191. .long do_exception_error /* 0xAC0 */
  192. .long do_address_error_exec /* 0xAE0 */
  193. .rept 8
  194. .long do_exception_error /* 0xB00 - 0xBE0 */
  195. .endr
  196. .rept 18
  197. .long do_IRQ /* 0xC00 - 0xE20 */
  198. .endr
  199. .section .text64, "ax"
  200. /*
  201. * --- Exception/Interrupt/Event Handling Section
  202. */
  203. /*
  204. * VBR and RESVEC blocks.
  205. *
  206. * First level handler for VBR-based exceptions.
  207. *
  208. * To avoid waste of space, align to the maximum text block size.
  209. * This is assumed to be at most 128 bytes or 32 instructions.
  210. * DO NOT EXCEED 32 instructions on the first level handlers !
  211. *
  212. * Also note that RESVEC is contained within the VBR block
  213. * where the room left (1KB - TEXT_SIZE) allows placing
  214. * the RESVEC block (at most 512B + TEXT_SIZE).
  215. *
  216. * So first (and only) level handler for RESVEC-based exceptions.
  217. *
  218. * Where the fault/interrupt is handled (not_a_tlb_miss, tlb_miss
  219. * and interrupt) we are a lot tight with register space until
  220. * saving onto the stack frame, which is done in handle_exception().
  221. *
  222. */
  223. #define TEXT_SIZE 128
  224. #define BLOCK_SIZE 1664 /* Dynamic check, 13*128 */
  225. .balign TEXT_SIZE
  226. LVBR_block:
  227. .space 256, 0 /* Power-on class handler, */
  228. /* not required here */
  229. not_a_tlb_miss:
  230. synco /* TAKum03020 (but probably a good idea anyway.) */
  231. /* Save original stack pointer into KCR1 */
  232. putcon SP, KCR1
  233. /* Save other original registers into reg_save_area */
  234. movi reg_save_area, SP
  235. st.q SP, SAVED_R2, r2
  236. st.q SP, SAVED_R3, r3
  237. st.q SP, SAVED_R4, r4
  238. st.q SP, SAVED_R5, r5
  239. st.q SP, SAVED_R6, r6
  240. st.q SP, SAVED_R18, r18
  241. gettr tr0, r3
  242. st.q SP, SAVED_TR0, r3
  243. /* Set args for Non-debug, Not a TLB miss class handler */
  244. getcon EXPEVT, r2
  245. movi ret_from_exception, r3
  246. ori r3, 1, r3
  247. movi EVENT_FAULT_NOT_TLB, r4
  248. or SP, ZERO, r5
  249. getcon KCR1, SP
  250. pta handle_exception, tr0
  251. blink tr0, ZERO
  252. .balign 256
  253. ! VBR+0x200
  254. nop
  255. .balign 256
  256. ! VBR+0x300
  257. nop
  258. .balign 256
  259. /*
  260. * Instead of the natural .balign 1024 place RESVEC here
  261. * respecting the final 1KB alignment.
  262. */
  263. .balign TEXT_SIZE
  264. /*
  265. * Instead of '.space 1024-TEXT_SIZE' place the RESVEC
  266. * block making sure the final alignment is correct.
  267. */
  268. #ifdef CONFIG_MMU
  269. tlb_miss:
  270. synco /* TAKum03020 (but probably a good idea anyway.) */
  271. putcon SP, KCR1
  272. movi reg_save_area, SP
  273. /* SP is guaranteed 32-byte aligned. */
  274. st.q SP, TLB_SAVED_R0 , r0
  275. st.q SP, TLB_SAVED_R1 , r1
  276. st.q SP, SAVED_R2 , r2
  277. st.q SP, SAVED_R3 , r3
  278. st.q SP, SAVED_R4 , r4
  279. st.q SP, SAVED_R5 , r5
  280. st.q SP, SAVED_R6 , r6
  281. st.q SP, SAVED_R18, r18
  282. /* Save R25 for safety; as/ld may want to use it to achieve the call to
  283. * the code in mm/tlbmiss.c */
  284. st.q SP, TLB_SAVED_R25, r25
  285. gettr tr0, r2
  286. gettr tr1, r3
  287. gettr tr2, r4
  288. gettr tr3, r5
  289. gettr tr4, r18
  290. st.q SP, SAVED_TR0 , r2
  291. st.q SP, TLB_SAVED_TR1 , r3
  292. st.q SP, TLB_SAVED_TR2 , r4
  293. st.q SP, TLB_SAVED_TR3 , r5
  294. st.q SP, TLB_SAVED_TR4 , r18
  295. pt do_fast_page_fault, tr0
  296. getcon SSR, r2
  297. getcon EXPEVT, r3
  298. getcon TEA, r4
  299. shlri r2, 30, r2
  300. andi r2, 1, r2 /* r2 = SSR.MD */
  301. blink tr0, LINK
  302. pt fixup_to_invoke_general_handler, tr1
  303. /* If the fast path handler fixed the fault, just drop through quickly
  304. to the restore code right away to return to the excepting context.
  305. */
  306. beqi/u r2, 0, tr1
  307. fast_tlb_miss_restore:
  308. ld.q SP, SAVED_TR0, r2
  309. ld.q SP, TLB_SAVED_TR1, r3
  310. ld.q SP, TLB_SAVED_TR2, r4
  311. ld.q SP, TLB_SAVED_TR3, r5
  312. ld.q SP, TLB_SAVED_TR4, r18
  313. ptabs r2, tr0
  314. ptabs r3, tr1
  315. ptabs r4, tr2
  316. ptabs r5, tr3
  317. ptabs r18, tr4
  318. ld.q SP, TLB_SAVED_R0, r0
  319. ld.q SP, TLB_SAVED_R1, r1
  320. ld.q SP, SAVED_R2, r2
  321. ld.q SP, SAVED_R3, r3
  322. ld.q SP, SAVED_R4, r4
  323. ld.q SP, SAVED_R5, r5
  324. ld.q SP, SAVED_R6, r6
  325. ld.q SP, SAVED_R18, r18
  326. ld.q SP, TLB_SAVED_R25, r25
  327. getcon KCR1, SP
  328. rte
  329. nop /* for safety, in case the code is run on sh5-101 cut1.x */
  330. fixup_to_invoke_general_handler:
  331. /* OK, new method. Restore stuff that's not expected to get saved into
  332. the 'first-level' reg save area, then just fall through to setting
  333. up the registers and calling the second-level handler. */
  334. /* 2nd level expects r2,3,4,5,6,18,tr0 to be saved. So we must restore
  335. r25,tr1-4 and save r6 to get into the right state. */
  336. ld.q SP, TLB_SAVED_TR1, r3
  337. ld.q SP, TLB_SAVED_TR2, r4
  338. ld.q SP, TLB_SAVED_TR3, r5
  339. ld.q SP, TLB_SAVED_TR4, r18
  340. ld.q SP, TLB_SAVED_R25, r25
  341. ld.q SP, TLB_SAVED_R0, r0
  342. ld.q SP, TLB_SAVED_R1, r1
  343. ptabs/u r3, tr1
  344. ptabs/u r4, tr2
  345. ptabs/u r5, tr3
  346. ptabs/u r18, tr4
  347. /* Set args for Non-debug, TLB miss class handler */
  348. getcon EXPEVT, r2
  349. movi ret_from_exception, r3
  350. ori r3, 1, r3
  351. movi EVENT_FAULT_TLB, r4
  352. or SP, ZERO, r5
  353. getcon KCR1, SP
  354. pta handle_exception, tr0
  355. blink tr0, ZERO
  356. #else /* CONFIG_MMU */
  357. .balign 256
  358. #endif
  359. /* NB TAKE GREAT CARE HERE TO ENSURE THAT THE INTERRUPT CODE
  360. DOES END UP AT VBR+0x600 */
  361. nop
  362. nop
  363. nop
  364. nop
  365. nop
  366. nop
  367. .balign 256
  368. /* VBR + 0x600 */
  369. interrupt:
  370. synco /* TAKum03020 (but probably a good idea anyway.) */
  371. /* Save original stack pointer into KCR1 */
  372. putcon SP, KCR1
  373. /* Save other original registers into reg_save_area */
  374. movi reg_save_area, SP
  375. st.q SP, SAVED_R2, r2
  376. st.q SP, SAVED_R3, r3
  377. st.q SP, SAVED_R4, r4
  378. st.q SP, SAVED_R5, r5
  379. st.q SP, SAVED_R6, r6
  380. st.q SP, SAVED_R18, r18
  381. gettr tr0, r3
  382. st.q SP, SAVED_TR0, r3
  383. /* Set args for interrupt class handler */
  384. getcon INTEVT, r2
  385. movi ret_from_irq, r3
  386. ori r3, 1, r3
  387. movi EVENT_INTERRUPT, r4
  388. or SP, ZERO, r5
  389. getcon KCR1, SP
  390. pta handle_exception, tr0
  391. blink tr0, ZERO
  392. .balign TEXT_SIZE /* let's waste the bare minimum */
  393. LVBR_block_end: /* Marker. Used for total checking */
  394. .balign 256
  395. LRESVEC_block:
  396. /* Panic handler. Called with MMU off. Possible causes/actions:
  397. * - Reset: Jump to program start.
  398. * - Single Step: Turn off Single Step & return.
  399. * - Others: Call panic handler, passing PC as arg.
  400. * (this may need to be extended...)
  401. */
  402. reset_or_panic:
  403. synco /* TAKum03020 (but probably a good idea anyway.) */
  404. putcon SP, DCR
  405. /* First save r0-1 and tr0, as we need to use these */
  406. movi resvec_save_area-CONFIG_PAGE_OFFSET, SP
  407. st.q SP, 0, r0
  408. st.q SP, 8, r1
  409. gettr tr0, r0
  410. st.q SP, 32, r0
  411. /* Check cause */
  412. getcon EXPEVT, r0
  413. movi RESET_CAUSE, r1
  414. sub r1, r0, r1 /* r1=0 if reset */
  415. movi _stext-CONFIG_PAGE_OFFSET, r0
  416. ori r0, 1, r0
  417. ptabs r0, tr0
  418. beqi r1, 0, tr0 /* Jump to start address if reset */
  419. getcon EXPEVT, r0
  420. movi DEBUGSS_CAUSE, r1
  421. sub r1, r0, r1 /* r1=0 if single step */
  422. pta single_step_panic, tr0
  423. beqi r1, 0, tr0 /* jump if single step */
  424. /* Now jump to where we save the registers. */
  425. movi panic_stash_regs-CONFIG_PAGE_OFFSET, r1
  426. ptabs r1, tr0
  427. blink tr0, r63
  428. single_step_panic:
  429. /* We are in a handler with Single Step set. We need to resume the
  430. * handler, by turning on MMU & turning off Single Step. */
  431. getcon SSR, r0
  432. movi SR_MMU, r1
  433. or r0, r1, r0
  434. movi ~SR_SS, r1
  435. and r0, r1, r0
  436. putcon r0, SSR
  437. /* Restore EXPEVT, as the rte won't do this */
  438. getcon PEXPEVT, r0
  439. putcon r0, EXPEVT
  440. /* Restore regs */
  441. ld.q SP, 32, r0
  442. ptabs r0, tr0
  443. ld.q SP, 0, r0
  444. ld.q SP, 8, r1
  445. getcon DCR, SP
  446. synco
  447. rte
  448. .balign 256
  449. debug_exception:
  450. synco /* TAKum03020 (but probably a good idea anyway.) */
  451. /*
  452. * Single step/software_break_point first level handler.
  453. * Called with MMU off, so the first thing we do is enable it
  454. * by doing an rte with appropriate SSR.
  455. */
  456. putcon SP, DCR
  457. /* Save SSR & SPC, together with R0 & R1, as we need to use 2 regs. */
  458. movi resvec_save_area-CONFIG_PAGE_OFFSET, SP
  459. /* With the MMU off, we are bypassing the cache, so purge any
  460. * data that will be made stale by the following stores.
  461. */
  462. ocbp SP, 0
  463. synco
  464. st.q SP, 0, r0
  465. st.q SP, 8, r1
  466. getcon SPC, r0
  467. st.q SP, 16, r0
  468. getcon SSR, r0
  469. st.q SP, 24, r0
  470. /* Enable MMU, block exceptions, set priv mode, disable single step */
  471. movi SR_MMU | SR_BL | SR_MD, r1
  472. or r0, r1, r0
  473. movi ~SR_SS, r1
  474. and r0, r1, r0
  475. putcon r0, SSR
  476. /* Force control to debug_exception_2 when rte is executed */
  477. movi debug_exeception_2, r0
  478. ori r0, 1, r0 /* force SHmedia, just in case */
  479. putcon r0, SPC
  480. getcon DCR, SP
  481. synco
  482. rte
  483. debug_exeception_2:
  484. /* Restore saved regs */
  485. putcon SP, KCR1
  486. movi resvec_save_area, SP
  487. ld.q SP, 24, r0
  488. putcon r0, SSR
  489. ld.q SP, 16, r0
  490. putcon r0, SPC
  491. ld.q SP, 0, r0
  492. ld.q SP, 8, r1
  493. /* Save other original registers into reg_save_area */
  494. movi reg_save_area, SP
  495. st.q SP, SAVED_R2, r2
  496. st.q SP, SAVED_R3, r3
  497. st.q SP, SAVED_R4, r4
  498. st.q SP, SAVED_R5, r5
  499. st.q SP, SAVED_R6, r6
  500. st.q SP, SAVED_R18, r18
  501. gettr tr0, r3
  502. st.q SP, SAVED_TR0, r3
  503. /* Set args for debug class handler */
  504. getcon EXPEVT, r2
  505. movi ret_from_exception, r3
  506. ori r3, 1, r3
  507. movi EVENT_DEBUG, r4
  508. or SP, ZERO, r5
  509. getcon KCR1, SP
  510. pta handle_exception, tr0
  511. blink tr0, ZERO
  512. .balign 256
  513. debug_interrupt:
  514. /* !!! WE COME HERE IN REAL MODE !!! */
  515. /* Hook-up debug interrupt to allow various debugging options to be
  516. * hooked into its handler. */
  517. /* Save original stack pointer into KCR1 */
  518. synco
  519. putcon SP, KCR1
  520. movi resvec_save_area-CONFIG_PAGE_OFFSET, SP
  521. ocbp SP, 0
  522. ocbp SP, 32
  523. synco
  524. /* Save other original registers into reg_save_area thru real addresses */
  525. st.q SP, SAVED_R2, r2
  526. st.q SP, SAVED_R3, r3
  527. st.q SP, SAVED_R4, r4
  528. st.q SP, SAVED_R5, r5
  529. st.q SP, SAVED_R6, r6
  530. st.q SP, SAVED_R18, r18
  531. gettr tr0, r3
  532. st.q SP, SAVED_TR0, r3
  533. /* move (spc,ssr)->(pspc,pssr). The rte will shift
  534. them back again, so that they look like the originals
  535. as far as the real handler code is concerned. */
  536. getcon spc, r6
  537. putcon r6, pspc
  538. getcon ssr, r6
  539. putcon r6, pssr
  540. ! construct useful SR for handle_exception
  541. movi 3, r6
  542. shlli r6, 30, r6
  543. getcon sr, r18
  544. or r18, r6, r6
  545. putcon r6, ssr
  546. ! SSR is now the current SR with the MD and MMU bits set
  547. ! i.e. the rte will switch back to priv mode and put
  548. ! the mmu back on
  549. ! construct spc
  550. movi handle_exception, r18
  551. ori r18, 1, r18 ! for safety (do we need this?)
  552. putcon r18, spc
  553. /* Set args for Non-debug, Not a TLB miss class handler */
  554. ! EXPEVT==0x80 is unused, so 'steal' this value to put the
  555. ! debug interrupt handler in the vectoring table
  556. movi 0x80, r2
  557. movi ret_from_exception, r3
  558. ori r3, 1, r3
  559. movi EVENT_FAULT_NOT_TLB, r4
  560. or SP, ZERO, r5
  561. movi CONFIG_PAGE_OFFSET, r6
  562. add r6, r5, r5
  563. getcon KCR1, SP
  564. synco ! for safety
  565. rte ! -> handle_exception, switch back to priv mode again
  566. LRESVEC_block_end: /* Marker. Unused. */
  567. .balign TEXT_SIZE
  568. /*
  569. * Second level handler for VBR-based exceptions. Pre-handler.
  570. * In common to all stack-frame sensitive handlers.
  571. *
  572. * Inputs:
  573. * (KCR0) Current [current task union]
  574. * (KCR1) Original SP
  575. * (r2) INTEVT/EXPEVT
  576. * (r3) appropriate return address
  577. * (r4) Event (0 = interrupt, 1 = TLB miss fault, 2 = Not TLB miss fault, 3=debug)
  578. * (r5) Pointer to reg_save_area
  579. * (SP) Original SP
  580. *
  581. * Available registers:
  582. * (r6)
  583. * (r18)
  584. * (tr0)
  585. *
  586. */
  587. handle_exception:
  588. /* Common 2nd level handler. */
  589. /* First thing we need an appropriate stack pointer */
  590. getcon SSR, r6
  591. shlri r6, 30, r6
  592. andi r6, 1, r6
  593. pta stack_ok, tr0
  594. bne r6, ZERO, tr0 /* Original stack pointer is fine */
  595. /* Set stack pointer for user fault */
  596. getcon KCR0, SP
  597. movi THREAD_SIZE, r6 /* Point to the end */
  598. add SP, r6, SP
  599. stack_ok:
  600. /* DEBUG : check for underflow/overflow of the kernel stack */
  601. pta no_underflow, tr0
  602. getcon KCR0, r6
  603. movi 1024, r18
  604. add r6, r18, r6
  605. bge SP, r6, tr0 ! ? below 1k from bottom of stack : danger zone
  606. /* Just panic to cause a crash. */
  607. bad_sp:
  608. ld.b r63, 0, r6
  609. nop
  610. no_underflow:
  611. pta bad_sp, tr0
  612. getcon kcr0, r6
  613. movi THREAD_SIZE, r18
  614. add r18, r6, r6
  615. bgt SP, r6, tr0 ! sp above the stack
  616. /* Make some room for the BASIC frame. */
  617. movi -(FRAME_SIZE), r6
  618. add SP, r6, SP
  619. /* Could do this with no stalling if we had another spare register, but the
  620. code below will be OK. */
  621. ld.q r5, SAVED_R2, r6
  622. ld.q r5, SAVED_R3, r18
  623. st.q SP, FRAME_R(2), r6
  624. ld.q r5, SAVED_R4, r6
  625. st.q SP, FRAME_R(3), r18
  626. ld.q r5, SAVED_R5, r18
  627. st.q SP, FRAME_R(4), r6
  628. ld.q r5, SAVED_R6, r6
  629. st.q SP, FRAME_R(5), r18
  630. ld.q r5, SAVED_R18, r18
  631. st.q SP, FRAME_R(6), r6
  632. ld.q r5, SAVED_TR0, r6
  633. st.q SP, FRAME_R(18), r18
  634. st.q SP, FRAME_T(0), r6
  635. /* Keep old SP around */
  636. getcon KCR1, r6
  637. /* Save the rest of the general purpose registers */
  638. st.q SP, FRAME_R(0), r0
  639. st.q SP, FRAME_R(1), r1
  640. st.q SP, FRAME_R(7), r7
  641. st.q SP, FRAME_R(8), r8
  642. st.q SP, FRAME_R(9), r9
  643. st.q SP, FRAME_R(10), r10
  644. st.q SP, FRAME_R(11), r11
  645. st.q SP, FRAME_R(12), r12
  646. st.q SP, FRAME_R(13), r13
  647. st.q SP, FRAME_R(14), r14
  648. /* SP is somewhere else */
  649. st.q SP, FRAME_R(15), r6
  650. st.q SP, FRAME_R(16), r16
  651. st.q SP, FRAME_R(17), r17
  652. /* r18 is saved earlier. */
  653. st.q SP, FRAME_R(19), r19
  654. st.q SP, FRAME_R(20), r20
  655. st.q SP, FRAME_R(21), r21
  656. st.q SP, FRAME_R(22), r22
  657. st.q SP, FRAME_R(23), r23
  658. st.q SP, FRAME_R(24), r24
  659. st.q SP, FRAME_R(25), r25
  660. st.q SP, FRAME_R(26), r26
  661. st.q SP, FRAME_R(27), r27
  662. st.q SP, FRAME_R(28), r28
  663. st.q SP, FRAME_R(29), r29
  664. st.q SP, FRAME_R(30), r30
  665. st.q SP, FRAME_R(31), r31
  666. st.q SP, FRAME_R(32), r32
  667. st.q SP, FRAME_R(33), r33
  668. st.q SP, FRAME_R(34), r34
  669. st.q SP, FRAME_R(35), r35
  670. st.q SP, FRAME_R(36), r36
  671. st.q SP, FRAME_R(37), r37
  672. st.q SP, FRAME_R(38), r38
  673. st.q SP, FRAME_R(39), r39
  674. st.q SP, FRAME_R(40), r40
  675. st.q SP, FRAME_R(41), r41
  676. st.q SP, FRAME_R(42), r42
  677. st.q SP, FRAME_R(43), r43
  678. st.q SP, FRAME_R(44), r44
  679. st.q SP, FRAME_R(45), r45
  680. st.q SP, FRAME_R(46), r46
  681. st.q SP, FRAME_R(47), r47
  682. st.q SP, FRAME_R(48), r48
  683. st.q SP, FRAME_R(49), r49
  684. st.q SP, FRAME_R(50), r50
  685. st.q SP, FRAME_R(51), r51
  686. st.q SP, FRAME_R(52), r52
  687. st.q SP, FRAME_R(53), r53
  688. st.q SP, FRAME_R(54), r54
  689. st.q SP, FRAME_R(55), r55
  690. st.q SP, FRAME_R(56), r56
  691. st.q SP, FRAME_R(57), r57
  692. st.q SP, FRAME_R(58), r58
  693. st.q SP, FRAME_R(59), r59
  694. st.q SP, FRAME_R(60), r60
  695. st.q SP, FRAME_R(61), r61
  696. st.q SP, FRAME_R(62), r62
  697. /*
  698. * Save the S* registers.
  699. */
  700. getcon SSR, r61
  701. st.q SP, FRAME_S(FSSR), r61
  702. getcon SPC, r62
  703. st.q SP, FRAME_S(FSPC), r62
  704. movi -1, r62 /* Reset syscall_nr */
  705. st.q SP, FRAME_S(FSYSCALL_ID), r62
  706. /* Save the rest of the target registers */
  707. gettr tr1, r6
  708. st.q SP, FRAME_T(1), r6
  709. gettr tr2, r6
  710. st.q SP, FRAME_T(2), r6
  711. gettr tr3, r6
  712. st.q SP, FRAME_T(3), r6
  713. gettr tr4, r6
  714. st.q SP, FRAME_T(4), r6
  715. gettr tr5, r6
  716. st.q SP, FRAME_T(5), r6
  717. gettr tr6, r6
  718. st.q SP, FRAME_T(6), r6
  719. gettr tr7, r6
  720. st.q SP, FRAME_T(7), r6
  721. ! setup FP so that unwinder can wind back through nested kernel mode
  722. ! exceptions
  723. add SP, ZERO, r14
  724. #ifdef CONFIG_POOR_MANS_STRACE
  725. /* We've pushed all the registers now, so only r2-r4 hold anything
  726. * useful. Move them into callee save registers */
  727. or r2, ZERO, r28
  728. or r3, ZERO, r29
  729. or r4, ZERO, r30
  730. /* Preserve r2 as the event code */
  731. movi evt_debug, r3
  732. ori r3, 1, r3
  733. ptabs r3, tr0
  734. or SP, ZERO, r6
  735. getcon TRA, r5
  736. blink tr0, LINK
  737. or r28, ZERO, r2
  738. or r29, ZERO, r3
  739. or r30, ZERO, r4
  740. #endif
  741. /* For syscall and debug race condition, get TRA now */
  742. getcon TRA, r5
  743. /* We are in a safe position to turn SR.BL off, but set IMASK=0xf
  744. * Also set FD, to catch FPU usage in the kernel.
  745. *
  746. * benedict.gaster@superh.com 29/07/2002
  747. *
  748. * On all SH5-101 revisions it is unsafe to raise the IMASK and at the
  749. * same time change BL from 1->0, as any pending interrupt of a level
  750. * higher than he previous value of IMASK will leak through and be
  751. * taken unexpectedly.
  752. *
  753. * To avoid this we raise the IMASK and then issue another PUTCON to
  754. * enable interrupts.
  755. */
  756. getcon SR, r6
  757. movi SR_IMASK | SR_FD, r7
  758. or r6, r7, r6
  759. putcon r6, SR
  760. movi SR_UNBLOCK_EXC, r7
  761. and r6, r7, r6
  762. putcon r6, SR
  763. /* Now call the appropriate 3rd level handler */
  764. or r3, ZERO, LINK
  765. movi trap_jtable, r3
  766. shlri r2, 3, r2
  767. ldx.l r2, r3, r3
  768. shlri r2, 2, r2
  769. ptabs r3, tr0
  770. or SP, ZERO, r3
  771. blink tr0, ZERO
  772. /*
  773. * Second level handler for VBR-based exceptions. Post-handlers.
  774. *
  775. * Post-handlers for interrupts (ret_from_irq), exceptions
  776. * (ret_from_exception) and common reentrance doors (restore_all
  777. * to get back to the original context, ret_from_syscall loop to
  778. * check kernel exiting).
  779. *
  780. * ret_with_reschedule and work_notifysig are an inner lables of
  781. * the ret_from_syscall loop.
  782. *
  783. * In common to all stack-frame sensitive handlers.
  784. *
  785. * Inputs:
  786. * (SP) struct pt_regs *, original register's frame pointer (basic)
  787. *
  788. */
  789. .global ret_from_irq
  790. ret_from_irq:
  791. #ifdef CONFIG_POOR_MANS_STRACE
  792. pta evt_debug_ret_from_irq, tr0
  793. ori SP, 0, r2
  794. blink tr0, LINK
  795. #endif
  796. ld.q SP, FRAME_S(FSSR), r6
  797. shlri r6, 30, r6
  798. andi r6, 1, r6
  799. pta resume_kernel, tr0
  800. bne r6, ZERO, tr0 /* no further checks */
  801. STI()
  802. pta ret_with_reschedule, tr0
  803. blink tr0, ZERO /* Do not check softirqs */
  804. .global ret_from_exception
  805. ret_from_exception:
  806. preempt_stop()
  807. #ifdef CONFIG_POOR_MANS_STRACE
  808. pta evt_debug_ret_from_exc, tr0
  809. ori SP, 0, r2
  810. blink tr0, LINK
  811. #endif
  812. ld.q SP, FRAME_S(FSSR), r6
  813. shlri r6, 30, r6
  814. andi r6, 1, r6
  815. pta resume_kernel, tr0
  816. bne r6, ZERO, tr0 /* no further checks */
  817. /* Check softirqs */
  818. #ifdef CONFIG_PREEMPT
  819. pta ret_from_syscall, tr0
  820. blink tr0, ZERO
  821. resume_kernel:
  822. CLI()
  823. pta restore_all, tr0
  824. getcon KCR0, r6
  825. ld.l r6, TI_PRE_COUNT, r7
  826. beq/u r7, ZERO, tr0
  827. need_resched:
  828. ld.l r6, TI_FLAGS, r7
  829. movi (1 << TIF_NEED_RESCHED), r8
  830. and r8, r7, r8
  831. bne r8, ZERO, tr0
  832. getcon SR, r7
  833. andi r7, 0xf0, r7
  834. bne r7, ZERO, tr0
  835. movi preempt_schedule_irq, r7
  836. ori r7, 1, r7
  837. ptabs r7, tr1
  838. blink tr1, LINK
  839. pta need_resched, tr1
  840. blink tr1, ZERO
  841. #endif
  842. .global ret_from_syscall
  843. ret_from_syscall:
  844. ret_with_reschedule:
  845. getcon KCR0, r6 ! r6 contains current_thread_info
  846. ld.l r6, TI_FLAGS, r7 ! r7 contains current_thread_info->flags
  847. movi _TIF_NEED_RESCHED, r8
  848. and r8, r7, r8
  849. pta work_resched, tr0
  850. bne r8, ZERO, tr0
  851. pta restore_all, tr1
  852. movi (_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK), r8
  853. and r8, r7, r8
  854. pta work_notifysig, tr0
  855. bne r8, ZERO, tr0
  856. blink tr1, ZERO
  857. work_resched:
  858. pta ret_from_syscall, tr0
  859. gettr tr0, LINK
  860. movi schedule, r6
  861. ptabs r6, tr0
  862. blink tr0, ZERO /* Call schedule(), return on top */
  863. work_notifysig:
  864. gettr tr1, LINK
  865. movi do_notify_resume, r6
  866. ptabs r6, tr0
  867. or SP, ZERO, r2
  868. or r7, ZERO, r3
  869. blink tr0, LINK /* Call do_notify_resume(regs, current_thread_info->flags), return here */
  870. restore_all:
  871. /* Do prefetches */
  872. ld.q SP, FRAME_T(0), r6
  873. ld.q SP, FRAME_T(1), r7
  874. ld.q SP, FRAME_T(2), r8
  875. ld.q SP, FRAME_T(3), r9
  876. ptabs r6, tr0
  877. ptabs r7, tr1
  878. ptabs r8, tr2
  879. ptabs r9, tr3
  880. ld.q SP, FRAME_T(4), r6
  881. ld.q SP, FRAME_T(5), r7
  882. ld.q SP, FRAME_T(6), r8
  883. ld.q SP, FRAME_T(7), r9
  884. ptabs r6, tr4
  885. ptabs r7, tr5
  886. ptabs r8, tr6
  887. ptabs r9, tr7
  888. ld.q SP, FRAME_R(0), r0
  889. ld.q SP, FRAME_R(1), r1
  890. ld.q SP, FRAME_R(2), r2
  891. ld.q SP, FRAME_R(3), r3
  892. ld.q SP, FRAME_R(4), r4
  893. ld.q SP, FRAME_R(5), r5
  894. ld.q SP, FRAME_R(6), r6
  895. ld.q SP, FRAME_R(7), r7
  896. ld.q SP, FRAME_R(8), r8
  897. ld.q SP, FRAME_R(9), r9
  898. ld.q SP, FRAME_R(10), r10
  899. ld.q SP, FRAME_R(11), r11
  900. ld.q SP, FRAME_R(12), r12
  901. ld.q SP, FRAME_R(13), r13
  902. ld.q SP, FRAME_R(14), r14
  903. ld.q SP, FRAME_R(16), r16
  904. ld.q SP, FRAME_R(17), r17
  905. ld.q SP, FRAME_R(18), r18
  906. ld.q SP, FRAME_R(19), r19
  907. ld.q SP, FRAME_R(20), r20
  908. ld.q SP, FRAME_R(21), r21
  909. ld.q SP, FRAME_R(22), r22
  910. ld.q SP, FRAME_R(23), r23
  911. ld.q SP, FRAME_R(24), r24
  912. ld.q SP, FRAME_R(25), r25
  913. ld.q SP, FRAME_R(26), r26
  914. ld.q SP, FRAME_R(27), r27
  915. ld.q SP, FRAME_R(28), r28
  916. ld.q SP, FRAME_R(29), r29
  917. ld.q SP, FRAME_R(30), r30
  918. ld.q SP, FRAME_R(31), r31
  919. ld.q SP, FRAME_R(32), r32
  920. ld.q SP, FRAME_R(33), r33
  921. ld.q SP, FRAME_R(34), r34
  922. ld.q SP, FRAME_R(35), r35
  923. ld.q SP, FRAME_R(36), r36
  924. ld.q SP, FRAME_R(37), r37
  925. ld.q SP, FRAME_R(38), r38
  926. ld.q SP, FRAME_R(39), r39
  927. ld.q SP, FRAME_R(40), r40
  928. ld.q SP, FRAME_R(41), r41
  929. ld.q SP, FRAME_R(42), r42
  930. ld.q SP, FRAME_R(43), r43
  931. ld.q SP, FRAME_R(44), r44
  932. ld.q SP, FRAME_R(45), r45
  933. ld.q SP, FRAME_R(46), r46
  934. ld.q SP, FRAME_R(47), r47
  935. ld.q SP, FRAME_R(48), r48
  936. ld.q SP, FRAME_R(49), r49
  937. ld.q SP, FRAME_R(50), r50
  938. ld.q SP, FRAME_R(51), r51
  939. ld.q SP, FRAME_R(52), r52
  940. ld.q SP, FRAME_R(53), r53
  941. ld.q SP, FRAME_R(54), r54
  942. ld.q SP, FRAME_R(55), r55
  943. ld.q SP, FRAME_R(56), r56
  944. ld.q SP, FRAME_R(57), r57
  945. ld.q SP, FRAME_R(58), r58
  946. getcon SR, r59
  947. movi SR_BLOCK_EXC, r60
  948. or r59, r60, r59
  949. putcon r59, SR /* SR.BL = 1, keep nesting out */
  950. ld.q SP, FRAME_S(FSSR), r61
  951. ld.q SP, FRAME_S(FSPC), r62
  952. movi SR_ASID_MASK, r60
  953. and r59, r60, r59
  954. andc r61, r60, r61 /* Clear out older ASID */
  955. or r59, r61, r61 /* Retain current ASID */
  956. putcon r61, SSR
  957. putcon r62, SPC
  958. /* Ignore FSYSCALL_ID */
  959. ld.q SP, FRAME_R(59), r59
  960. ld.q SP, FRAME_R(60), r60
  961. ld.q SP, FRAME_R(61), r61
  962. ld.q SP, FRAME_R(62), r62
  963. /* Last touch */
  964. ld.q SP, FRAME_R(15), SP
  965. rte
  966. nop
  967. /*
  968. * Third level handlers for VBR-based exceptions. Adapting args to
  969. * and/or deflecting to fourth level handlers.
  970. *
  971. * Fourth level handlers interface.
  972. * Most are C-coded handlers directly pointed by the trap_jtable.
  973. * (Third = Fourth level)
  974. * Inputs:
  975. * (r2) fault/interrupt code, entry number (e.g. NMI = 14,
  976. * IRL0-3 (0000) = 16, RTLBMISS = 2, SYSCALL = 11, etc ...)
  977. * (r3) struct pt_regs *, original register's frame pointer
  978. * (r4) Event (0 = interrupt, 1 = TLB miss fault, 2 = Not TLB miss fault)
  979. * (r5) TRA control register (for syscall/debug benefit only)
  980. * (LINK) return address
  981. * (SP) = r3
  982. *
  983. * Kernel TLB fault handlers will get a slightly different interface.
  984. * (r2) struct pt_regs *, original register's frame pointer
  985. * (r3) writeaccess, whether it's a store fault as opposed to load fault
  986. * (r4) execaccess, whether it's a ITLB fault as opposed to DTLB fault
  987. * (r5) Effective Address of fault
  988. * (LINK) return address
  989. * (SP) = r2
  990. *
  991. * fpu_error_or_IRQ? is a helper to deflect to the right cause.
  992. *
  993. */
  994. #ifdef CONFIG_MMU
  995. tlb_miss_load:
  996. or SP, ZERO, r2
  997. or ZERO, ZERO, r3 /* Read */
  998. or ZERO, ZERO, r4 /* Data */
  999. getcon TEA, r5
  1000. pta call_do_page_fault, tr0
  1001. beq ZERO, ZERO, tr0
  1002. tlb_miss_store:
  1003. or SP, ZERO, r2
  1004. movi 1, r3 /* Write */
  1005. or ZERO, ZERO, r4 /* Data */
  1006. getcon TEA, r5
  1007. pta call_do_page_fault, tr0
  1008. beq ZERO, ZERO, tr0
  1009. itlb_miss_or_IRQ:
  1010. pta its_IRQ, tr0
  1011. beqi/u r4, EVENT_INTERRUPT, tr0
  1012. or SP, ZERO, r2
  1013. or ZERO, ZERO, r3 /* Read */
  1014. movi 1, r4 /* Text */
  1015. getcon TEA, r5
  1016. /* Fall through */
  1017. call_do_page_fault:
  1018. movi do_page_fault, r6
  1019. ptabs r6, tr0
  1020. blink tr0, ZERO
  1021. #endif /* CONFIG_MMU */
  1022. fpu_error_or_IRQA:
  1023. pta its_IRQ, tr0
  1024. beqi/l r4, EVENT_INTERRUPT, tr0
  1025. #ifdef CONFIG_SH_FPU
  1026. movi do_fpu_state_restore, r6
  1027. #else
  1028. movi do_exception_error, r6
  1029. #endif
  1030. ptabs r6, tr0
  1031. blink tr0, ZERO
  1032. fpu_error_or_IRQB:
  1033. pta its_IRQ, tr0
  1034. beqi/l r4, EVENT_INTERRUPT, tr0
  1035. #ifdef CONFIG_SH_FPU
  1036. movi do_fpu_state_restore, r6
  1037. #else
  1038. movi do_exception_error, r6
  1039. #endif
  1040. ptabs r6, tr0
  1041. blink tr0, ZERO
  1042. its_IRQ:
  1043. movi do_IRQ, r6
  1044. ptabs r6, tr0
  1045. blink tr0, ZERO
  1046. /*
  1047. * system_call/unknown_trap third level handler:
  1048. *
  1049. * Inputs:
  1050. * (r2) fault/interrupt code, entry number (TRAP = 11)
  1051. * (r3) struct pt_regs *, original register's frame pointer
  1052. * (r4) Not used. Event (0=interrupt, 1=TLB miss fault, 2=Not TLB miss fault)
  1053. * (r5) TRA Control Reg (0x00xyzzzz: x=1 SYSCALL, y = #args, z=nr)
  1054. * (SP) = r3
  1055. * (LINK) return address: ret_from_exception
  1056. * (*r3) Syscall parms: SC#, arg0, arg1, ..., arg5 in order (Saved r2/r7)
  1057. *
  1058. * Outputs:
  1059. * (*r3) Syscall reply (Saved r2)
  1060. * (LINK) In case of syscall only it can be scrapped.
  1061. * Common second level post handler will be ret_from_syscall.
  1062. * Common (non-trace) exit point to that is syscall_ret (saving
  1063. * result to r2). Common bad exit point is syscall_bad (returning
  1064. * ENOSYS then saved to r2).
  1065. *
  1066. */
  1067. unknown_trap:
  1068. /* Unknown Trap or User Trace */
  1069. movi do_unknown_trapa, r6
  1070. ptabs r6, tr0
  1071. ld.q r3, FRAME_R(9), r2 /* r2 = #arg << 16 | syscall # */
  1072. andi r2, 0x1ff, r2 /* r2 = syscall # */
  1073. blink tr0, LINK
  1074. pta syscall_ret, tr0
  1075. blink tr0, ZERO
  1076. /* New syscall implementation*/
  1077. system_call:
  1078. pta unknown_trap, tr0
  1079. or r5, ZERO, r4 /* TRA (=r5) -> r4 */
  1080. shlri r4, 20, r4
  1081. bnei r4, 1, tr0 /* unknown_trap if not 0x1yzzzz */
  1082. /* It's a system call */
  1083. st.q r3, FRAME_S(FSYSCALL_ID), r5 /* ID (0x1yzzzz) -> stack */
  1084. andi r5, 0x1ff, r5 /* syscall # -> r5 */
  1085. STI()
  1086. pta syscall_allowed, tr0
  1087. movi NR_syscalls - 1, r4 /* Last valid */
  1088. bgeu/l r4, r5, tr0
  1089. syscall_bad:
  1090. /* Return ENOSYS ! */
  1091. movi -(ENOSYS), r2 /* Fall-through */
  1092. .global syscall_ret
  1093. syscall_ret:
  1094. st.q SP, FRAME_R(9), r2 /* Expecting SP back to BASIC frame */
  1095. #ifdef CONFIG_POOR_MANS_STRACE
  1096. /* nothing useful in registers at this point */
  1097. movi evt_debug2, r5
  1098. ori r5, 1, r5
  1099. ptabs r5, tr0
  1100. ld.q SP, FRAME_R(9), r2
  1101. or SP, ZERO, r3
  1102. blink tr0, LINK
  1103. #endif
  1104. ld.q SP, FRAME_S(FSPC), r2
  1105. addi r2, 4, r2 /* Move PC, being pre-execution event */
  1106. st.q SP, FRAME_S(FSPC), r2
  1107. pta ret_from_syscall, tr0
  1108. blink tr0, ZERO
  1109. /* A different return path for ret_from_fork, because we now need
  1110. * to call schedule_tail with the later kernels. Because prev is
  1111. * loaded into r2 by switch_to() means we can just call it straight away
  1112. */
  1113. .global ret_from_fork
  1114. ret_from_fork:
  1115. movi schedule_tail,r5
  1116. ori r5, 1, r5
  1117. ptabs r5, tr0
  1118. blink tr0, LINK
  1119. #ifdef CONFIG_POOR_MANS_STRACE
  1120. /* nothing useful in registers at this point */
  1121. movi evt_debug2, r5
  1122. ori r5, 1, r5
  1123. ptabs r5, tr0
  1124. ld.q SP, FRAME_R(9), r2
  1125. or SP, ZERO, r3
  1126. blink tr0, LINK
  1127. #endif
  1128. ld.q SP, FRAME_S(FSPC), r2
  1129. addi r2, 4, r2 /* Move PC, being pre-execution event */
  1130. st.q SP, FRAME_S(FSPC), r2
  1131. pta ret_from_syscall, tr0
  1132. blink tr0, ZERO
  1133. syscall_allowed:
  1134. /* Use LINK to deflect the exit point, default is syscall_ret */
  1135. pta syscall_ret, tr0
  1136. gettr tr0, LINK
  1137. pta syscall_notrace, tr0
  1138. getcon KCR0, r2
  1139. ld.l r2, TI_FLAGS, r4
  1140. movi _TIF_WORK_SYSCALL_MASK, r6
  1141. and r6, r4, r6
  1142. beq/l r6, ZERO, tr0
  1143. /* Trace it by calling syscall_trace before and after */
  1144. movi do_syscall_trace_enter, r4
  1145. or SP, ZERO, r2
  1146. ptabs r4, tr0
  1147. blink tr0, LINK
  1148. /* Save the retval */
  1149. st.q SP, FRAME_R(2), r2
  1150. /* Reload syscall number as r5 is trashed by do_syscall_trace_enter */
  1151. ld.q SP, FRAME_S(FSYSCALL_ID), r5
  1152. andi r5, 0x1ff, r5
  1153. pta syscall_ret_trace, tr0
  1154. gettr tr0, LINK
  1155. syscall_notrace:
  1156. /* Now point to the appropriate 4th level syscall handler */
  1157. movi sys_call_table, r4
  1158. shlli r5, 2, r5
  1159. ldx.l r4, r5, r5
  1160. ptabs r5, tr0
  1161. /* Prepare original args */
  1162. ld.q SP, FRAME_R(2), r2
  1163. ld.q SP, FRAME_R(3), r3
  1164. ld.q SP, FRAME_R(4), r4
  1165. ld.q SP, FRAME_R(5), r5
  1166. ld.q SP, FRAME_R(6), r6
  1167. ld.q SP, FRAME_R(7), r7
  1168. /* And now the trick for those syscalls requiring regs * ! */
  1169. or SP, ZERO, r8
  1170. /* Call it */
  1171. blink tr0, ZERO /* LINK is already properly set */
  1172. syscall_ret_trace:
  1173. /* We get back here only if under trace */
  1174. st.q SP, FRAME_R(9), r2 /* Save return value */
  1175. movi do_syscall_trace_leave, LINK
  1176. or SP, ZERO, r2
  1177. ptabs LINK, tr0
  1178. blink tr0, LINK
  1179. /* This needs to be done after any syscall tracing */
  1180. ld.q SP, FRAME_S(FSPC), r2
  1181. addi r2, 4, r2 /* Move PC, being pre-execution event */
  1182. st.q SP, FRAME_S(FSPC), r2
  1183. pta ret_from_syscall, tr0
  1184. blink tr0, ZERO /* Resume normal return sequence */
  1185. /*
  1186. * --- Switch to running under a particular ASID and return the previous ASID value
  1187. * --- The caller is assumed to have done a cli before calling this.
  1188. *
  1189. * Input r2 : new ASID
  1190. * Output r2 : old ASID
  1191. */
  1192. .global switch_and_save_asid
  1193. switch_and_save_asid:
  1194. getcon sr, r0
  1195. movi 255, r4
  1196. shlli r4, 16, r4 /* r4 = mask to select ASID */
  1197. and r0, r4, r3 /* r3 = shifted old ASID */
  1198. andi r2, 255, r2 /* mask down new ASID */
  1199. shlli r2, 16, r2 /* align new ASID against SR.ASID */
  1200. andc r0, r4, r0 /* efface old ASID from SR */
  1201. or r0, r2, r0 /* insert the new ASID */
  1202. putcon r0, ssr
  1203. movi 1f, r0
  1204. putcon r0, spc
  1205. rte
  1206. nop
  1207. 1:
  1208. ptabs LINK, tr0
  1209. shlri r3, 16, r2 /* r2 = old ASID */
  1210. blink tr0, r63
  1211. .global route_to_panic_handler
  1212. route_to_panic_handler:
  1213. /* Switch to real mode, goto panic_handler, don't return. Useful for
  1214. last-chance debugging, e.g. if no output wants to go to the console.
  1215. */
  1216. movi panic_handler - CONFIG_PAGE_OFFSET, r1
  1217. ptabs r1, tr0
  1218. pta 1f, tr1
  1219. gettr tr1, r0
  1220. putcon r0, spc
  1221. getcon sr, r0
  1222. movi 1, r1
  1223. shlli r1, 31, r1
  1224. andc r0, r1, r0
  1225. putcon r0, ssr
  1226. rte
  1227. nop
  1228. 1: /* Now in real mode */
  1229. blink tr0, r63
  1230. nop
  1231. .global peek_real_address_q
  1232. peek_real_address_q:
  1233. /* Two args:
  1234. r2 : real mode address to peek
  1235. r2(out) : result quadword
  1236. This is provided as a cheapskate way of manipulating device
  1237. registers for debugging (to avoid the need to onchip_remap the debug
  1238. module, and to avoid the need to onchip_remap the watchpoint
  1239. controller in a way that identity maps sufficient bits to avoid the
  1240. SH5-101 cut2 silicon defect).
  1241. This code is not performance critical
  1242. */
  1243. add.l r2, r63, r2 /* sign extend address */
  1244. getcon sr, r0 /* r0 = saved original SR */
  1245. movi 1, r1
  1246. shlli r1, 28, r1
  1247. or r0, r1, r1 /* r0 with block bit set */
  1248. putcon r1, sr /* now in critical section */
  1249. movi 1, r36
  1250. shlli r36, 31, r36
  1251. andc r1, r36, r1 /* turn sr.mmu off in real mode section */
  1252. putcon r1, ssr
  1253. movi .peek0 - CONFIG_PAGE_OFFSET, r36 /* real mode target address */
  1254. movi 1f, r37 /* virtual mode return addr */
  1255. putcon r36, spc
  1256. synco
  1257. rte
  1258. nop
  1259. .peek0: /* come here in real mode, don't touch caches!!
  1260. still in critical section (sr.bl==1) */
  1261. putcon r0, ssr
  1262. putcon r37, spc
  1263. /* Here's the actual peek. If the address is bad, all bets are now off
  1264. * what will happen (handlers invoked in real-mode = bad news) */
  1265. ld.q r2, 0, r2
  1266. synco
  1267. rte /* Back to virtual mode */
  1268. nop
  1269. 1:
  1270. ptabs LINK, tr0
  1271. blink tr0, r63
  1272. .global poke_real_address_q
  1273. poke_real_address_q:
  1274. /* Two args:
  1275. r2 : real mode address to poke
  1276. r3 : quadword value to write.
  1277. This is provided as a cheapskate way of manipulating device
  1278. registers for debugging (to avoid the need to onchip_remap the debug
  1279. module, and to avoid the need to onchip_remap the watchpoint
  1280. controller in a way that identity maps sufficient bits to avoid the
  1281. SH5-101 cut2 silicon defect).
  1282. This code is not performance critical
  1283. */
  1284. add.l r2, r63, r2 /* sign extend address */
  1285. getcon sr, r0 /* r0 = saved original SR */
  1286. movi 1, r1
  1287. shlli r1, 28, r1
  1288. or r0, r1, r1 /* r0 with block bit set */
  1289. putcon r1, sr /* now in critical section */
  1290. movi 1, r36
  1291. shlli r36, 31, r36
  1292. andc r1, r36, r1 /* turn sr.mmu off in real mode section */
  1293. putcon r1, ssr
  1294. movi .poke0-CONFIG_PAGE_OFFSET, r36 /* real mode target address */
  1295. movi 1f, r37 /* virtual mode return addr */
  1296. putcon r36, spc
  1297. synco
  1298. rte
  1299. nop
  1300. .poke0: /* come here in real mode, don't touch caches!!
  1301. still in critical section (sr.bl==1) */
  1302. putcon r0, ssr
  1303. putcon r37, spc
  1304. /* Here's the actual poke. If the address is bad, all bets are now off
  1305. * what will happen (handlers invoked in real-mode = bad news) */
  1306. st.q r2, 0, r3
  1307. synco
  1308. rte /* Back to virtual mode */
  1309. nop
  1310. 1:
  1311. ptabs LINK, tr0
  1312. blink tr0, r63
  1313. #ifdef CONFIG_MMU
  1314. /*
  1315. * --- User Access Handling Section
  1316. */
  1317. /*
  1318. * User Access support. It all moved to non inlined Assembler
  1319. * functions in here.
  1320. *
  1321. * __kernel_size_t __copy_user(void *__to, const void *__from,
  1322. * __kernel_size_t __n)
  1323. *
  1324. * Inputs:
  1325. * (r2) target address
  1326. * (r3) source address
  1327. * (r4) size in bytes
  1328. *
  1329. * Ouputs:
  1330. * (*r2) target data
  1331. * (r2) non-copied bytes
  1332. *
  1333. * If a fault occurs on the user pointer, bail out early and return the
  1334. * number of bytes not copied in r2.
  1335. * Strategy : for large blocks, call a real memcpy function which can
  1336. * move >1 byte at a time using unaligned ld/st instructions, and can
  1337. * manipulate the cache using prefetch + alloco to improve the speed
  1338. * further. If a fault occurs in that function, just revert to the
  1339. * byte-by-byte approach used for small blocks; this is rare so the
  1340. * performance hit for that case does not matter.
  1341. *
  1342. * For small blocks it's not worth the overhead of setting up and calling
  1343. * the memcpy routine; do the copy a byte at a time.
  1344. *
  1345. */
  1346. .global __copy_user
  1347. __copy_user:
  1348. pta __copy_user_byte_by_byte, tr1
  1349. movi 16, r0 ! this value is a best guess, should tune it by benchmarking
  1350. bge/u r0, r4, tr1
  1351. pta copy_user_memcpy, tr0
  1352. addi SP, -32, SP
  1353. /* Save arguments in case we have to fix-up unhandled page fault */
  1354. st.q SP, 0, r2
  1355. st.q SP, 8, r3
  1356. st.q SP, 16, r4
  1357. st.q SP, 24, r35 ! r35 is callee-save
  1358. /* Save LINK in a register to reduce RTS time later (otherwise
  1359. ld SP,*,LINK;ptabs LINK;trn;blink trn,r63 becomes a critical path) */
  1360. ori LINK, 0, r35
  1361. blink tr0, LINK
  1362. /* Copy completed normally if we get back here */
  1363. ptabs r35, tr0
  1364. ld.q SP, 24, r35
  1365. /* don't restore r2-r4, pointless */
  1366. /* set result=r2 to zero as the copy must have succeeded. */
  1367. or r63, r63, r2
  1368. addi SP, 32, SP
  1369. blink tr0, r63 ! RTS
  1370. .global __copy_user_fixup
  1371. __copy_user_fixup:
  1372. /* Restore stack frame */
  1373. ori r35, 0, LINK
  1374. ld.q SP, 24, r35
  1375. ld.q SP, 16, r4
  1376. ld.q SP, 8, r3
  1377. ld.q SP, 0, r2
  1378. addi SP, 32, SP
  1379. /* Fall through to original code, in the 'same' state we entered with */
  1380. /* The slow byte-by-byte method is used if the fast copy traps due to a bad
  1381. user address. In that rare case, the speed drop can be tolerated. */
  1382. __copy_user_byte_by_byte:
  1383. pta ___copy_user_exit, tr1
  1384. pta ___copy_user1, tr0
  1385. beq/u r4, r63, tr1 /* early exit for zero length copy */
  1386. sub r2, r3, r0
  1387. addi r0, -1, r0
  1388. ___copy_user1:
  1389. ld.b r3, 0, r5 /* Fault address 1 */
  1390. /* Could rewrite this to use just 1 add, but the second comes 'free'
  1391. due to load latency */
  1392. addi r3, 1, r3
  1393. addi r4, -1, r4 /* No real fixup required */
  1394. ___copy_user2:
  1395. stx.b r3, r0, r5 /* Fault address 2 */
  1396. bne r4, ZERO, tr0
  1397. ___copy_user_exit:
  1398. or r4, ZERO, r2
  1399. ptabs LINK, tr0
  1400. blink tr0, ZERO
  1401. /*
  1402. * __kernel_size_t __clear_user(void *addr, __kernel_size_t size)
  1403. *
  1404. * Inputs:
  1405. * (r2) target address
  1406. * (r3) size in bytes
  1407. *
  1408. * Ouputs:
  1409. * (*r2) zero-ed target data
  1410. * (r2) non-zero-ed bytes
  1411. */
  1412. .global __clear_user
  1413. __clear_user:
  1414. pta ___clear_user_exit, tr1
  1415. pta ___clear_user1, tr0
  1416. beq/u r3, r63, tr1
  1417. ___clear_user1:
  1418. st.b r2, 0, ZERO /* Fault address */
  1419. addi r2, 1, r2
  1420. addi r3, -1, r3 /* No real fixup required */
  1421. bne r3, ZERO, tr0
  1422. ___clear_user_exit:
  1423. or r3, ZERO, r2
  1424. ptabs LINK, tr0
  1425. blink tr0, ZERO
  1426. #endif /* CONFIG_MMU */
  1427. /*
  1428. * int __strncpy_from_user(unsigned long __dest, unsigned long __src,
  1429. * int __count)
  1430. *
  1431. * Inputs:
  1432. * (r2) target address
  1433. * (r3) source address
  1434. * (r4) maximum size in bytes
  1435. *
  1436. * Ouputs:
  1437. * (*r2) copied data
  1438. * (r2) -EFAULT (in case of faulting)
  1439. * copied data (otherwise)
  1440. */
  1441. .global __strncpy_from_user
  1442. __strncpy_from_user:
  1443. pta ___strncpy_from_user1, tr0
  1444. pta ___strncpy_from_user_done, tr1
  1445. or r4, ZERO, r5 /* r5 = original count */
  1446. beq/u r4, r63, tr1 /* early exit if r4==0 */
  1447. movi -(EFAULT), r6 /* r6 = reply, no real fixup */
  1448. or ZERO, ZERO, r7 /* r7 = data, clear top byte of data */
  1449. ___strncpy_from_user1:
  1450. ld.b r3, 0, r7 /* Fault address: only in reading */
  1451. st.b r2, 0, r7
  1452. addi r2, 1, r2
  1453. addi r3, 1, r3
  1454. beq/u ZERO, r7, tr1
  1455. addi r4, -1, r4 /* return real number of copied bytes */
  1456. bne/l ZERO, r4, tr0
  1457. ___strncpy_from_user_done:
  1458. sub r5, r4, r6 /* If done, return copied */
  1459. ___strncpy_from_user_exit:
  1460. or r6, ZERO, r2
  1461. ptabs LINK, tr0
  1462. blink tr0, ZERO
  1463. /*
  1464. * extern long __strnlen_user(const char *__s, long __n)
  1465. *
  1466. * Inputs:
  1467. * (r2) source address
  1468. * (r3) source size in bytes
  1469. *
  1470. * Ouputs:
  1471. * (r2) -EFAULT (in case of faulting)
  1472. * string length (otherwise)
  1473. */
  1474. .global __strnlen_user
  1475. __strnlen_user:
  1476. pta ___strnlen_user_set_reply, tr0
  1477. pta ___strnlen_user1, tr1
  1478. or ZERO, ZERO, r5 /* r5 = counter */
  1479. movi -(EFAULT), r6 /* r6 = reply, no real fixup */
  1480. or ZERO, ZERO, r7 /* r7 = data, clear top byte of data */
  1481. beq r3, ZERO, tr0
  1482. ___strnlen_user1:
  1483. ldx.b r2, r5, r7 /* Fault address: only in reading */
  1484. addi r3, -1, r3 /* No real fixup */
  1485. addi r5, 1, r5
  1486. beq r3, ZERO, tr0
  1487. bne r7, ZERO, tr1
  1488. ! The line below used to be active. This meant led to a junk byte lying between each pair
  1489. ! of entries in the argv & envp structures in memory. Whilst the program saw the right data
  1490. ! via the argv and envp arguments to main, it meant the 'flat' representation visible through
  1491. ! /proc/$pid/cmdline was corrupt, causing trouble with ps, for example.
  1492. ! addi r5, 1, r5 /* Include '\0' */
  1493. ___strnlen_user_set_reply:
  1494. or r5, ZERO, r6 /* If done, return counter */
  1495. ___strnlen_user_exit:
  1496. or r6, ZERO, r2
  1497. ptabs LINK, tr0
  1498. blink tr0, ZERO
  1499. /*
  1500. * extern long __get_user_asm_?(void *val, long addr)
  1501. *
  1502. * Inputs:
  1503. * (r2) dest address
  1504. * (r3) source address (in User Space)
  1505. *
  1506. * Ouputs:
  1507. * (r2) -EFAULT (faulting)
  1508. * 0 (not faulting)
  1509. */
  1510. .global __get_user_asm_b
  1511. __get_user_asm_b:
  1512. or r2, ZERO, r4
  1513. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1514. ___get_user_asm_b1:
  1515. ld.b r3, 0, r5 /* r5 = data */
  1516. st.b r4, 0, r5
  1517. or ZERO, ZERO, r2
  1518. ___get_user_asm_b_exit:
  1519. ptabs LINK, tr0
  1520. blink tr0, ZERO
  1521. .global __get_user_asm_w
  1522. __get_user_asm_w:
  1523. or r2, ZERO, r4
  1524. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1525. ___get_user_asm_w1:
  1526. ld.w r3, 0, r5 /* r5 = data */
  1527. st.w r4, 0, r5
  1528. or ZERO, ZERO, r2
  1529. ___get_user_asm_w_exit:
  1530. ptabs LINK, tr0
  1531. blink tr0, ZERO
  1532. .global __get_user_asm_l
  1533. __get_user_asm_l:
  1534. or r2, ZERO, r4
  1535. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1536. ___get_user_asm_l1:
  1537. ld.l r3, 0, r5 /* r5 = data */
  1538. st.l r4, 0, r5
  1539. or ZERO, ZERO, r2
  1540. ___get_user_asm_l_exit:
  1541. ptabs LINK, tr0
  1542. blink tr0, ZERO
  1543. .global __get_user_asm_q
  1544. __get_user_asm_q:
  1545. or r2, ZERO, r4
  1546. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1547. ___get_user_asm_q1:
  1548. ld.q r3, 0, r5 /* r5 = data */
  1549. st.q r4, 0, r5
  1550. or ZERO, ZERO, r2
  1551. ___get_user_asm_q_exit:
  1552. ptabs LINK, tr0
  1553. blink tr0, ZERO
  1554. /*
  1555. * extern long __put_user_asm_?(void *pval, long addr)
  1556. *
  1557. * Inputs:
  1558. * (r2) kernel pointer to value
  1559. * (r3) dest address (in User Space)
  1560. *
  1561. * Ouputs:
  1562. * (r2) -EFAULT (faulting)
  1563. * 0 (not faulting)
  1564. */
  1565. .global __put_user_asm_b
  1566. __put_user_asm_b:
  1567. ld.b r2, 0, r4 /* r4 = data */
  1568. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1569. ___put_user_asm_b1:
  1570. st.b r3, 0, r4
  1571. or ZERO, ZERO, r2
  1572. ___put_user_asm_b_exit:
  1573. ptabs LINK, tr0
  1574. blink tr0, ZERO
  1575. .global __put_user_asm_w
  1576. __put_user_asm_w:
  1577. ld.w r2, 0, r4 /* r4 = data */
  1578. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1579. ___put_user_asm_w1:
  1580. st.w r3, 0, r4
  1581. or ZERO, ZERO, r2
  1582. ___put_user_asm_w_exit:
  1583. ptabs LINK, tr0
  1584. blink tr0, ZERO
  1585. .global __put_user_asm_l
  1586. __put_user_asm_l:
  1587. ld.l r2, 0, r4 /* r4 = data */
  1588. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1589. ___put_user_asm_l1:
  1590. st.l r3, 0, r4
  1591. or ZERO, ZERO, r2
  1592. ___put_user_asm_l_exit:
  1593. ptabs LINK, tr0
  1594. blink tr0, ZERO
  1595. .global __put_user_asm_q
  1596. __put_user_asm_q:
  1597. ld.q r2, 0, r4 /* r4 = data */
  1598. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1599. ___put_user_asm_q1:
  1600. st.q r3, 0, r4
  1601. or ZERO, ZERO, r2
  1602. ___put_user_asm_q_exit:
  1603. ptabs LINK, tr0
  1604. blink tr0, ZERO
  1605. panic_stash_regs:
  1606. /* The idea is : when we get an unhandled panic, we dump the registers
  1607. to a known memory location, the just sit in a tight loop.
  1608. This allows the human to look at the memory region through the GDB
  1609. session (assuming the debug module's SHwy initiator isn't locked up
  1610. or anything), to hopefully analyze the cause of the panic. */
  1611. /* On entry, former r15 (SP) is in DCR
  1612. former r0 is at resvec_saved_area + 0
  1613. former r1 is at resvec_saved_area + 8
  1614. former tr0 is at resvec_saved_area + 32
  1615. DCR is the only register whose value is lost altogether.
  1616. */
  1617. movi 0xffffffff80000000, r0 ! phy of dump area
  1618. ld.q SP, 0x000, r1 ! former r0
  1619. st.q r0, 0x000, r1
  1620. ld.q SP, 0x008, r1 ! former r1
  1621. st.q r0, 0x008, r1
  1622. st.q r0, 0x010, r2
  1623. st.q r0, 0x018, r3
  1624. st.q r0, 0x020, r4
  1625. st.q r0, 0x028, r5
  1626. st.q r0, 0x030, r6
  1627. st.q r0, 0x038, r7
  1628. st.q r0, 0x040, r8
  1629. st.q r0, 0x048, r9
  1630. st.q r0, 0x050, r10
  1631. st.q r0, 0x058, r11
  1632. st.q r0, 0x060, r12
  1633. st.q r0, 0x068, r13
  1634. st.q r0, 0x070, r14
  1635. getcon dcr, r14
  1636. st.q r0, 0x078, r14
  1637. st.q r0, 0x080, r16
  1638. st.q r0, 0x088, r17
  1639. st.q r0, 0x090, r18
  1640. st.q r0, 0x098, r19
  1641. st.q r0, 0x0a0, r20
  1642. st.q r0, 0x0a8, r21
  1643. st.q r0, 0x0b0, r22
  1644. st.q r0, 0x0b8, r23
  1645. st.q r0, 0x0c0, r24
  1646. st.q r0, 0x0c8, r25
  1647. st.q r0, 0x0d0, r26
  1648. st.q r0, 0x0d8, r27
  1649. st.q r0, 0x0e0, r28
  1650. st.q r0, 0x0e8, r29
  1651. st.q r0, 0x0f0, r30
  1652. st.q r0, 0x0f8, r31
  1653. st.q r0, 0x100, r32
  1654. st.q r0, 0x108, r33
  1655. st.q r0, 0x110, r34
  1656. st.q r0, 0x118, r35
  1657. st.q r0, 0x120, r36
  1658. st.q r0, 0x128, r37
  1659. st.q r0, 0x130, r38
  1660. st.q r0, 0x138, r39
  1661. st.q r0, 0x140, r40
  1662. st.q r0, 0x148, r41
  1663. st.q r0, 0x150, r42
  1664. st.q r0, 0x158, r43
  1665. st.q r0, 0x160, r44
  1666. st.q r0, 0x168, r45
  1667. st.q r0, 0x170, r46
  1668. st.q r0, 0x178, r47
  1669. st.q r0, 0x180, r48
  1670. st.q r0, 0x188, r49
  1671. st.q r0, 0x190, r50
  1672. st.q r0, 0x198, r51
  1673. st.q r0, 0x1a0, r52
  1674. st.q r0, 0x1a8, r53
  1675. st.q r0, 0x1b0, r54
  1676. st.q r0, 0x1b8, r55
  1677. st.q r0, 0x1c0, r56
  1678. st.q r0, 0x1c8, r57
  1679. st.q r0, 0x1d0, r58
  1680. st.q r0, 0x1d8, r59
  1681. st.q r0, 0x1e0, r60
  1682. st.q r0, 0x1e8, r61
  1683. st.q r0, 0x1f0, r62
  1684. st.q r0, 0x1f8, r63 ! bogus, but for consistency's sake...
  1685. ld.q SP, 0x020, r1 ! former tr0
  1686. st.q r0, 0x200, r1
  1687. gettr tr1, r1
  1688. st.q r0, 0x208, r1
  1689. gettr tr2, r1
  1690. st.q r0, 0x210, r1
  1691. gettr tr3, r1
  1692. st.q r0, 0x218, r1
  1693. gettr tr4, r1
  1694. st.q r0, 0x220, r1
  1695. gettr tr5, r1
  1696. st.q r0, 0x228, r1
  1697. gettr tr6, r1
  1698. st.q r0, 0x230, r1
  1699. gettr tr7, r1
  1700. st.q r0, 0x238, r1
  1701. getcon sr, r1
  1702. getcon ssr, r2
  1703. getcon pssr, r3
  1704. getcon spc, r4
  1705. getcon pspc, r5
  1706. getcon intevt, r6
  1707. getcon expevt, r7
  1708. getcon pexpevt, r8
  1709. getcon tra, r9
  1710. getcon tea, r10
  1711. getcon kcr0, r11
  1712. getcon kcr1, r12
  1713. getcon vbr, r13
  1714. getcon resvec, r14
  1715. st.q r0, 0x240, r1
  1716. st.q r0, 0x248, r2
  1717. st.q r0, 0x250, r3
  1718. st.q r0, 0x258, r4
  1719. st.q r0, 0x260, r5
  1720. st.q r0, 0x268, r6
  1721. st.q r0, 0x270, r7
  1722. st.q r0, 0x278, r8
  1723. st.q r0, 0x280, r9
  1724. st.q r0, 0x288, r10
  1725. st.q r0, 0x290, r11
  1726. st.q r0, 0x298, r12
  1727. st.q r0, 0x2a0, r13
  1728. st.q r0, 0x2a8, r14
  1729. getcon SPC,r2
  1730. getcon SSR,r3
  1731. getcon EXPEVT,r4
  1732. /* Prepare to jump to C - physical address */
  1733. movi panic_handler-CONFIG_PAGE_OFFSET, r1
  1734. ori r1, 1, r1
  1735. ptabs r1, tr0
  1736. getcon DCR, SP
  1737. blink tr0, ZERO
  1738. nop
  1739. nop
  1740. nop
  1741. nop
  1742. /*
  1743. * --- Signal Handling Section
  1744. */
  1745. /*
  1746. * extern long long _sa_default_rt_restorer
  1747. * extern long long _sa_default_restorer
  1748. *
  1749. * or, better,
  1750. *
  1751. * extern void _sa_default_rt_restorer(void)
  1752. * extern void _sa_default_restorer(void)
  1753. *
  1754. * Code prototypes to do a sys_rt_sigreturn() or sys_sysreturn()
  1755. * from user space. Copied into user space by signal management.
  1756. * Both must be quad aligned and 2 quad long (4 instructions).
  1757. *
  1758. */
  1759. .balign 8
  1760. .global sa_default_rt_restorer
  1761. sa_default_rt_restorer:
  1762. movi 0x10, r9
  1763. shori __NR_rt_sigreturn, r9
  1764. trapa r9
  1765. nop
  1766. .balign 8
  1767. .global sa_default_restorer
  1768. sa_default_restorer:
  1769. movi 0x10, r9
  1770. shori __NR_sigreturn, r9
  1771. trapa r9
  1772. nop
  1773. /*
  1774. * --- __ex_table Section
  1775. */
  1776. /*
  1777. * User Access Exception Table.
  1778. */
  1779. .section __ex_table, "a"
  1780. .global asm_uaccess_start /* Just a marker */
  1781. asm_uaccess_start:
  1782. #ifdef CONFIG_MMU
  1783. .long ___copy_user1, ___copy_user_exit
  1784. .long ___copy_user2, ___copy_user_exit
  1785. .long ___clear_user1, ___clear_user_exit
  1786. #endif
  1787. .long ___strncpy_from_user1, ___strncpy_from_user_exit
  1788. .long ___strnlen_user1, ___strnlen_user_exit
  1789. .long ___get_user_asm_b1, ___get_user_asm_b_exit
  1790. .long ___get_user_asm_w1, ___get_user_asm_w_exit
  1791. .long ___get_user_asm_l1, ___get_user_asm_l_exit
  1792. .long ___get_user_asm_q1, ___get_user_asm_q_exit
  1793. .long ___put_user_asm_b1, ___put_user_asm_b_exit
  1794. .long ___put_user_asm_w1, ___put_user_asm_w_exit
  1795. .long ___put_user_asm_l1, ___put_user_asm_l_exit
  1796. .long ___put_user_asm_q1, ___put_user_asm_q_exit
  1797. .global asm_uaccess_end /* Just a marker */
  1798. asm_uaccess_end:
  1799. /*
  1800. * --- .init.text Section
  1801. */
  1802. __INIT
  1803. /*
  1804. * void trap_init (void)
  1805. *
  1806. */
  1807. .global trap_init
  1808. trap_init:
  1809. addi SP, -24, SP /* Room to save r28/r29/r30 */
  1810. st.q SP, 0, r28
  1811. st.q SP, 8, r29
  1812. st.q SP, 16, r30
  1813. /* Set VBR and RESVEC */
  1814. movi LVBR_block, r19
  1815. andi r19, -4, r19 /* reset MMUOFF + reserved */
  1816. /* For RESVEC exceptions we force the MMU off, which means we need the
  1817. physical address. */
  1818. movi LRESVEC_block-CONFIG_PAGE_OFFSET, r20
  1819. andi r20, -4, r20 /* reset reserved */
  1820. ori r20, 1, r20 /* set MMUOFF */
  1821. putcon r19, VBR
  1822. putcon r20, RESVEC
  1823. /* Sanity check */
  1824. movi LVBR_block_end, r21
  1825. andi r21, -4, r21
  1826. movi BLOCK_SIZE, r29 /* r29 = expected size */
  1827. or r19, ZERO, r30
  1828. add r19, r29, r19
  1829. /*
  1830. * Ugly, but better loop forever now than crash afterwards.
  1831. * We should print a message, but if we touch LVBR or
  1832. * LRESVEC blocks we should not be surprised if we get stuck
  1833. * in trap_init().
  1834. */
  1835. pta trap_init_loop, tr1
  1836. gettr tr1, r28 /* r28 = trap_init_loop */
  1837. sub r21, r30, r30 /* r30 = actual size */
  1838. /*
  1839. * VBR/RESVEC handlers overlap by being bigger than
  1840. * allowed. Very bad. Just loop forever.
  1841. * (r28) panic/loop address
  1842. * (r29) expected size
  1843. * (r30) actual size
  1844. */
  1845. trap_init_loop:
  1846. bne r19, r21, tr1
  1847. /* Now that exception vectors are set up reset SR.BL */
  1848. getcon SR, r22
  1849. movi SR_UNBLOCK_EXC, r23
  1850. and r22, r23, r22
  1851. putcon r22, SR
  1852. addi SP, 24, SP
  1853. ptabs LINK, tr0
  1854. blink tr0, ZERO