smp-shx3.c 2.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103
  1. /*
  2. * SH-X3 SMP
  3. *
  4. * Copyright (C) 2007 - 2008 Paul Mundt
  5. * Copyright (C) 2007 Magnus Damm
  6. *
  7. * This file is subject to the terms and conditions of the GNU General Public
  8. * License. See the file "COPYING" in the main directory of this archive
  9. * for more details.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/cpumask.h>
  13. #include <linux/smp.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/io.h>
  16. static irqreturn_t ipi_interrupt_handler(int irq, void *arg)
  17. {
  18. unsigned int message = (unsigned int)(long)arg;
  19. unsigned int cpu = hard_smp_processor_id();
  20. unsigned int offs = 4 * cpu;
  21. unsigned int x;
  22. x = ctrl_inl(0xfe410070 + offs); /* C0INITICI..CnINTICI */
  23. x &= (1 << (message << 2));
  24. ctrl_outl(x, 0xfe410080 + offs); /* C0INTICICLR..CnINTICICLR */
  25. smp_message_recv(message);
  26. return IRQ_HANDLED;
  27. }
  28. void __init plat_smp_setup(void)
  29. {
  30. unsigned int cpu = 0;
  31. int i, num;
  32. cpus_clear(cpu_possible_map);
  33. cpu_set(cpu, cpu_possible_map);
  34. __cpu_number_map[0] = 0;
  35. __cpu_logical_map[0] = 0;
  36. /*
  37. * Do this stupidly for now.. we don't have an easy way to probe
  38. * for the total number of cores.
  39. */
  40. for (i = 1, num = 0; i < NR_CPUS; i++) {
  41. cpu_set(i, cpu_possible_map);
  42. __cpu_number_map[i] = ++num;
  43. __cpu_logical_map[num] = i;
  44. }
  45. printk(KERN_INFO "Detected %i available secondary CPU(s)\n", num);
  46. }
  47. void __init plat_prepare_cpus(unsigned int max_cpus)
  48. {
  49. int i;
  50. BUILD_BUG_ON(SMP_MSG_NR >= 8);
  51. for (i = 0; i < SMP_MSG_NR; i++)
  52. request_irq(104 + i, ipi_interrupt_handler, IRQF_DISABLED,
  53. "IPI", (void *)(long)i);
  54. }
  55. #define STBCR_REG(phys_id) (0xfe400004 | (phys_id << 12))
  56. #define RESET_REG(phys_id) (0xfe400008 | (phys_id << 12))
  57. #define STBCR_MSTP 0x00000001
  58. #define STBCR_RESET 0x00000002
  59. #define STBCR_LTSLP 0x80000000
  60. #define STBCR_AP_VAL (STBCR_RESET | STBCR_LTSLP)
  61. void plat_start_cpu(unsigned int cpu, unsigned long entry_point)
  62. {
  63. ctrl_outl(entry_point, RESET_REG(cpu));
  64. if (!(ctrl_inl(STBCR_REG(cpu)) & STBCR_MSTP))
  65. ctrl_outl(STBCR_MSTP, STBCR_REG(cpu));
  66. while (!(ctrl_inl(STBCR_REG(cpu)) & STBCR_MSTP))
  67. cpu_relax();
  68. /* Start up secondary processor by sending a reset */
  69. ctrl_outl(STBCR_AP_VAL, STBCR_REG(cpu));
  70. }
  71. int plat_smp_processor_id(void)
  72. {
  73. return ctrl_inl(0xff000048); /* CPIDR */
  74. }
  75. void plat_send_ipi(unsigned int cpu, unsigned int message)
  76. {
  77. unsigned long addr = 0xfe410070 + (cpu * 4);
  78. BUG_ON(cpu >= 4);
  79. ctrl_outl(1 << (message << 2), addr); /* C0INTICI..CnINTICI */
  80. }