setup-sh7786.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490
  1. /*
  2. * SH7786 Setup
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  6. *
  7. * Based on SH7785 Setup
  8. *
  9. * Copyright (C) 2007 Paul Mundt
  10. *
  11. * This file is subject to the terms and conditions of the GNU General Public
  12. * License. See the file "COPYING" in the main directory of this archive
  13. * for more details.
  14. */
  15. #include <linux/platform_device.h>
  16. #include <linux/init.h>
  17. #include <linux/serial.h>
  18. #include <linux/serial_sci.h>
  19. #include <linux/io.h>
  20. #include <linux/mm.h>
  21. #include <linux/dma-mapping.h>
  22. #include <asm/mmzone.h>
  23. static struct plat_sci_port sci_platform_data[] = {
  24. {
  25. .mapbase = 0xffea0000,
  26. .flags = UPF_BOOT_AUTOCONF,
  27. .type = PORT_SCIF,
  28. .irqs = { 40, 41, 43, 42 },
  29. },
  30. /*
  31. * The rest of these all have multiplexed IRQs
  32. */
  33. {
  34. .mapbase = 0xffeb0000,
  35. .flags = UPF_BOOT_AUTOCONF,
  36. .type = PORT_SCIF,
  37. .irqs = { 44, 44, 44, 44 },
  38. }, {
  39. .mapbase = 0xffec0000,
  40. .flags = UPF_BOOT_AUTOCONF,
  41. .type = PORT_SCIF,
  42. .irqs = { 50, 50, 50, 50 },
  43. }, {
  44. .mapbase = 0xffed0000,
  45. .flags = UPF_BOOT_AUTOCONF,
  46. .type = PORT_SCIF,
  47. .irqs = { 51, 51, 51, 51 },
  48. }, {
  49. .mapbase = 0xffee0000,
  50. .flags = UPF_BOOT_AUTOCONF,
  51. .type = PORT_SCIF,
  52. .irqs = { 52, 52, 52, 52 },
  53. }, {
  54. .mapbase = 0xffef0000,
  55. .flags = UPF_BOOT_AUTOCONF,
  56. .type = PORT_SCIF,
  57. .irqs = { 53, 53, 53, 53 },
  58. }, {
  59. .flags = 0,
  60. }
  61. };
  62. static struct platform_device sci_device = {
  63. .name = "sh-sci",
  64. .id = -1,
  65. .dev = {
  66. .platform_data = sci_platform_data,
  67. },
  68. };
  69. static struct resource usb_ohci_resources[] = {
  70. [0] = {
  71. .start = 0xffe70400,
  72. .end = 0xffe704ff,
  73. .flags = IORESOURCE_MEM,
  74. },
  75. [1] = {
  76. .start = 77,
  77. .end = 77,
  78. .flags = IORESOURCE_IRQ,
  79. },
  80. };
  81. static u64 usb_ohci_dma_mask = DMA_BIT_MASK(32);
  82. static struct platform_device usb_ohci_device = {
  83. .name = "sh_ohci",
  84. .id = -1,
  85. .dev = {
  86. .dma_mask = &usb_ohci_dma_mask,
  87. .coherent_dma_mask = DMA_BIT_MASK(32),
  88. },
  89. .num_resources = ARRAY_SIZE(usb_ohci_resources),
  90. .resource = usb_ohci_resources,
  91. };
  92. static struct platform_device *sh7786_devices[] __initdata = {
  93. &sci_device,
  94. &usb_ohci_device,
  95. };
  96. /*
  97. * Please call this function if your platform board
  98. * use external clock for USB
  99. * */
  100. #define USBCTL0 0xffe70858
  101. #define CLOCK_MODE_MASK 0xffffff7f
  102. #define EXT_CLOCK_MODE 0x00000080
  103. void __init sh7786_usb_use_exclock(void)
  104. {
  105. u32 val = __raw_readl(USBCTL0) & CLOCK_MODE_MASK;
  106. __raw_writel(val | EXT_CLOCK_MODE, USBCTL0);
  107. }
  108. #define USBINITREG1 0xffe70094
  109. #define USBINITREG2 0xffe7009c
  110. #define USBINITVAL1 0x00ff0040
  111. #define USBINITVAL2 0x00000001
  112. #define USBPCTL1 0xffe70804
  113. #define USBST 0xffe70808
  114. #define PHY_ENB 0x00000001
  115. #define PLL_ENB 0x00000002
  116. #define PHY_RST 0x00000004
  117. #define ACT_PLL_STATUS 0xc0000000
  118. static void __init sh7786_usb_setup(void)
  119. {
  120. int i = 1000000;
  121. /*
  122. * USB initial settings
  123. *
  124. * The following settings are necessary
  125. * for using the USB modules.
  126. *
  127. * see "USB Inital Settings" for detail
  128. */
  129. __raw_writel(USBINITVAL1, USBINITREG1);
  130. __raw_writel(USBINITVAL2, USBINITREG2);
  131. /*
  132. * Set the PHY and PLL enable bit
  133. */
  134. __raw_writel(PHY_ENB | PLL_ENB, USBPCTL1);
  135. while (i--) {
  136. if (ACT_PLL_STATUS == (__raw_readl(USBST) & ACT_PLL_STATUS)) {
  137. /* Set the PHY RST bit */
  138. __raw_writel(PHY_ENB | PLL_ENB | PHY_RST, USBPCTL1);
  139. printk(KERN_INFO "sh7786 usb setup done\n");
  140. break;
  141. }
  142. cpu_relax();
  143. }
  144. }
  145. static int __init sh7786_devices_setup(void)
  146. {
  147. sh7786_usb_setup();
  148. return platform_add_devices(sh7786_devices,
  149. ARRAY_SIZE(sh7786_devices));
  150. }
  151. device_initcall(sh7786_devices_setup);
  152. enum {
  153. UNUSED = 0,
  154. /* interrupt sources */
  155. IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  156. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  157. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  158. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL,
  159. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  160. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  161. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  162. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL,
  163. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  164. WDT,
  165. TMU0_0, TMU0_1, TMU0_2, TMU0_3,
  166. TMU1_0, TMU1_1, TMU1_2,
  167. DMAC0_0, DMAC0_1, DMAC0_2, DMAC0_3, DMAC0_4, DMAC0_5, DMAC0_6,
  168. HUDI1, HUDI0,
  169. DMAC1_0, DMAC1_1, DMAC1_2, DMAC1_3,
  170. HPB_0, HPB_1, HPB_2,
  171. SCIF0_0, SCIF0_1, SCIF0_2, SCIF0_3,
  172. SCIF1,
  173. TMU2, TMU3,
  174. SCIF2, SCIF3, SCIF4, SCIF5,
  175. Eth_0, Eth_1,
  176. PCIeC0_0, PCIeC0_1, PCIeC0_2,
  177. PCIeC1_0, PCIeC1_1, PCIeC1_2,
  178. USB,
  179. I2C0, I2C1,
  180. DU,
  181. SSI0, SSI1, SSI2, SSI3,
  182. PCIeC2_0, PCIeC2_1, PCIeC2_2,
  183. HAC0, HAC1,
  184. FLCTL,
  185. HSPI,
  186. GPIO0, GPIO1,
  187. Thermal,
  188. INTC0, INTC1, INTC2, INTC3, INTC4, INTC5, INTC6, INTC7,
  189. /* interrupt groups */
  190. };
  191. static struct intc_vect vectors[] __initdata = {
  192. INTC_VECT(WDT, 0x3e0),
  193. INTC_VECT(TMU0_0, 0x400), INTC_VECT(TMU0_1, 0x420),
  194. INTC_VECT(TMU0_2, 0x440), INTC_VECT(TMU0_3, 0x460),
  195. INTC_VECT(TMU1_0, 0x480), INTC_VECT(TMU1_1, 0x4a0),
  196. INTC_VECT(TMU1_2, 0x4c0),
  197. INTC_VECT(DMAC0_0, 0x500), INTC_VECT(DMAC0_1, 0x520),
  198. INTC_VECT(DMAC0_2, 0x540), INTC_VECT(DMAC0_3, 0x560),
  199. INTC_VECT(DMAC0_4, 0x580), INTC_VECT(DMAC0_5, 0x5a0),
  200. INTC_VECT(DMAC0_6, 0x5c0),
  201. INTC_VECT(HUDI1, 0x5e0), INTC_VECT(HUDI0, 0x600),
  202. INTC_VECT(DMAC1_0, 0x620), INTC_VECT(DMAC1_1, 0x640),
  203. INTC_VECT(DMAC1_2, 0x660), INTC_VECT(DMAC1_3, 0x680),
  204. INTC_VECT(HPB_0, 0x6a0), INTC_VECT(HPB_1, 0x6c0),
  205. INTC_VECT(HPB_2, 0x6e0),
  206. INTC_VECT(SCIF0_0, 0x700), INTC_VECT(SCIF0_1, 0x720),
  207. INTC_VECT(SCIF0_2, 0x740), INTC_VECT(SCIF0_3, 0x760),
  208. INTC_VECT(SCIF1, 0x780),
  209. INTC_VECT(TMU2, 0x7a0), INTC_VECT(TMU3, 0x7c0),
  210. INTC_VECT(SCIF2, 0x840), INTC_VECT(SCIF3, 0x860),
  211. INTC_VECT(SCIF4, 0x880), INTC_VECT(SCIF5, 0x8a0),
  212. INTC_VECT(Eth_0, 0x8c0), INTC_VECT(Eth_1, 0x8e0),
  213. INTC_VECT(PCIeC0_0, 0xae0), INTC_VECT(PCIeC0_1, 0xb00),
  214. INTC_VECT(PCIeC0_2, 0xb20),
  215. INTC_VECT(PCIeC1_0, 0xb40), INTC_VECT(PCIeC1_1, 0xb60),
  216. INTC_VECT(PCIeC1_2, 0xb80),
  217. INTC_VECT(USB, 0xba0),
  218. INTC_VECT(I2C0, 0xcc0), INTC_VECT(I2C1, 0xce0),
  219. INTC_VECT(DU, 0xd00),
  220. INTC_VECT(SSI0, 0xd20), INTC_VECT(SSI1, 0xd40),
  221. INTC_VECT(SSI2, 0xd60), INTC_VECT(SSI3, 0xd80),
  222. INTC_VECT(PCIeC2_0, 0xda0), INTC_VECT(PCIeC2_1, 0xdc0),
  223. INTC_VECT(PCIeC2_2, 0xde0),
  224. INTC_VECT(HAC0, 0xe00), INTC_VECT(HAC1, 0xe20),
  225. INTC_VECT(FLCTL, 0xe40),
  226. INTC_VECT(HSPI, 0xe80),
  227. INTC_VECT(GPIO0, 0xea0), INTC_VECT(GPIO1, 0xec0),
  228. INTC_VECT(Thermal, 0xee0),
  229. };
  230. /* FIXME: Main CPU support only now */
  231. #if 1 /* Main CPU */
  232. #define CnINTMSK0 0xfe410030
  233. #define CnINTMSK1 0xfe410040
  234. #define CnINTMSKCLR0 0xfe410050
  235. #define CnINTMSKCLR1 0xfe410060
  236. #define CnINT2MSKR0 0xfe410a20
  237. #define CnINT2MSKR1 0xfe410a24
  238. #define CnINT2MSKR2 0xfe410a28
  239. #define CnINT2MSKR3 0xfe410a2c
  240. #define CnINT2MSKCR0 0xfe410a30
  241. #define CnINT2MSKCR1 0xfe410a34
  242. #define CnINT2MSKCR2 0xfe410a38
  243. #define CnINT2MSKCR3 0xfe410a3c
  244. #else /* Sub CPU */
  245. #define CnINTMSK0 0xfe410034
  246. #define CnINTMSK1 0xfe410044
  247. #define CnINTMSKCLR0 0xfe410054
  248. #define CnINTMSKCLR1 0xfe410064
  249. #define CnINT2MSKR0 0xfe410b20
  250. #define CnINT2MSKR1 0xfe410b24
  251. #define CnINT2MSKR2 0xfe410b28
  252. #define CnINT2MSKR3 0xfe410b2c
  253. #define CnINT2MSKCR0 0xfe410b30
  254. #define CnINT2MSKCR1 0xfe410b34
  255. #define CnINT2MSKCR2 0xfe410b38
  256. #define CnINT2MSKCR3 0xfe410b3c
  257. #endif
  258. #define INTMSK2 0xfe410068
  259. #define INTMSKCLR2 0xfe41006c
  260. static struct intc_mask_reg mask_registers[] __initdata = {
  261. { CnINTMSK0, CnINTMSKCLR0, 32,
  262. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  263. { INTMSK2, INTMSKCLR2, 32,
  264. { IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  265. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  266. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  267. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL, 0,
  268. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  269. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  270. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  271. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL, 0, } },
  272. { CnINT2MSKR0, CnINT2MSKCR0 , 32,
  273. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  274. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, WDT } },
  275. { CnINT2MSKR1, CnINT2MSKCR1, 32,
  276. { TMU0_0, TMU0_1, TMU0_2, TMU0_3, TMU1_0, TMU1_1, TMU1_2, 0,
  277. DMAC0_0, DMAC0_1, DMAC0_2, DMAC0_3, DMAC0_4, DMAC0_5, DMAC0_6,
  278. HUDI1, HUDI0,
  279. DMAC1_0, DMAC1_1, DMAC1_2, DMAC1_3,
  280. HPB_0, HPB_1, HPB_2,
  281. SCIF0_0, SCIF0_1, SCIF0_2, SCIF0_3,
  282. SCIF1,
  283. TMU2, TMU3, 0, } },
  284. { CnINT2MSKR2, CnINT2MSKCR2, 32,
  285. { 0, 0, SCIF2, SCIF3, SCIF4, SCIF5,
  286. Eth_0, Eth_1,
  287. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  288. PCIeC0_0, PCIeC0_1, PCIeC0_2,
  289. PCIeC1_0, PCIeC1_1, PCIeC1_2,
  290. USB, 0, 0 } },
  291. { CnINT2MSKR3, CnINT2MSKCR3, 32,
  292. { 0, 0, 0, 0, 0, 0,
  293. I2C0, I2C1,
  294. DU, SSI0, SSI1, SSI2, SSI3,
  295. PCIeC2_0, PCIeC2_1, PCIeC2_2,
  296. HAC0, HAC1,
  297. FLCTL, 0,
  298. HSPI, GPIO0, GPIO1, Thermal,
  299. 0, 0, 0, 0, 0, 0, 0, 0 } },
  300. };
  301. static struct intc_prio_reg prio_registers[] __initdata = {
  302. { 0xfe410010, 0, 32, 4, /* INTPRI */ { IRQ0, IRQ1, IRQ2, IRQ3,
  303. IRQ4, IRQ5, IRQ6, IRQ7 } },
  304. { 0xfe410800, 0, 32, 8, /* INT2PRI0 */ { 0, 0, 0, WDT } },
  305. { 0xfe410804, 0, 32, 8, /* INT2PRI1 */ { TMU0_0, TMU0_1,
  306. TMU0_2, TMU0_3 } },
  307. { 0xfe410808, 0, 32, 8, /* INT2PRI2 */ { TMU1_0, TMU1_1,
  308. TMU1_2, 0 } },
  309. { 0xfe41080c, 0, 32, 8, /* INT2PRI3 */ { DMAC0_0, DMAC0_1,
  310. DMAC0_2, DMAC0_3 } },
  311. { 0xfe410810, 0, 32, 8, /* INT2PRI4 */ { DMAC0_4, DMAC0_5,
  312. DMAC0_6, HUDI1 } },
  313. { 0xfe410814, 0, 32, 8, /* INT2PRI5 */ { HUDI0, DMAC1_0,
  314. DMAC1_1, DMAC1_2 } },
  315. { 0xfe410818, 0, 32, 8, /* INT2PRI6 */ { DMAC1_3, HPB_0,
  316. HPB_1, HPB_2 } },
  317. { 0xfe41081c, 0, 32, 8, /* INT2PRI7 */ { SCIF0_0, SCIF0_1,
  318. SCIF0_2, SCIF0_3 } },
  319. { 0xfe410820, 0, 32, 8, /* INT2PRI8 */ { SCIF1, TMU2, TMU3, 0 } },
  320. { 0xfe410824, 0, 32, 8, /* INT2PRI9 */ { 0, 0, SCIF2, SCIF3 } },
  321. { 0xfe410828, 0, 32, 8, /* INT2PRI10 */ { SCIF4, SCIF5,
  322. Eth_0, Eth_1 } },
  323. { 0xfe41082c, 0, 32, 8, /* INT2PRI11 */ { 0, 0, 0, 0 } },
  324. { 0xfe410830, 0, 32, 8, /* INT2PRI12 */ { 0, 0, 0, 0 } },
  325. { 0xfe410834, 0, 32, 8, /* INT2PRI13 */ { 0, 0, 0, 0 } },
  326. { 0xfe410838, 0, 32, 8, /* INT2PRI14 */ { 0, 0, 0, PCIeC0_0 } },
  327. { 0xfe41083c, 0, 32, 8, /* INT2PRI15 */ { PCIeC0_1, PCIeC0_2,
  328. PCIeC1_0, PCIeC1_1 } },
  329. { 0xfe410840, 0, 32, 8, /* INT2PRI16 */ { PCIeC1_2, USB, 0, 0 } },
  330. { 0xfe410844, 0, 32, 8, /* INT2PRI17 */ { 0, 0, 0, 0 } },
  331. { 0xfe410848, 0, 32, 8, /* INT2PRI18 */ { 0, 0, I2C0, I2C1 } },
  332. { 0xfe41084c, 0, 32, 8, /* INT2PRI19 */ { DU, SSI0, SSI1, SSI2 } },
  333. { 0xfe410850, 0, 32, 8, /* INT2PRI20 */ { SSI3, PCIeC2_0,
  334. PCIeC2_1, PCIeC2_2 } },
  335. { 0xfe410854, 0, 32, 8, /* INT2PRI21 */ { HAC0, HAC1, FLCTL, 0 } },
  336. { 0xfe410858, 0, 32, 8, /* INT2PRI22 */ { HSPI, GPIO0,
  337. GPIO1, Thermal } },
  338. { 0xfe41085c, 0, 32, 8, /* INT2PRI23 */ { 0, 0, 0, 0 } },
  339. { 0xfe410860, 0, 32, 8, /* INT2PRI24 */ { 0, 0, 0, 0 } },
  340. };
  341. static DECLARE_INTC_DESC(intc_desc, "sh7786", vectors, NULL,
  342. mask_registers, prio_registers, NULL);
  343. /* Support for external interrupt pins in IRQ mode */
  344. static struct intc_vect vectors_irq0123[] __initdata = {
  345. INTC_VECT(IRQ0, 0x200), INTC_VECT(IRQ1, 0x240),
  346. INTC_VECT(IRQ2, 0x280), INTC_VECT(IRQ3, 0x2c0),
  347. };
  348. static struct intc_vect vectors_irq4567[] __initdata = {
  349. INTC_VECT(IRQ4, 0x300), INTC_VECT(IRQ5, 0x340),
  350. INTC_VECT(IRQ6, 0x380), INTC_VECT(IRQ7, 0x3c0),
  351. };
  352. static struct intc_sense_reg sense_registers[] __initdata = {
  353. { 0xfe41001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3,
  354. IRQ4, IRQ5, IRQ6, IRQ7 } },
  355. };
  356. static struct intc_mask_reg ack_registers[] __initdata = {
  357. { 0xfe410024, 0, 32, /* INTREQ */
  358. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  359. };
  360. static DECLARE_INTC_DESC_ACK(intc_desc_irq0123, "sh7786-irq0123",
  361. vectors_irq0123, NULL, mask_registers,
  362. prio_registers, sense_registers, ack_registers);
  363. static DECLARE_INTC_DESC_ACK(intc_desc_irq4567, "sh7786-irq4567",
  364. vectors_irq4567, NULL, mask_registers,
  365. prio_registers, sense_registers, ack_registers);
  366. /* External interrupt pins in IRL mode */
  367. static struct intc_vect vectors_irl0123[] __initdata = {
  368. INTC_VECT(IRL0_LLLL, 0x200), INTC_VECT(IRL0_LLLH, 0x220),
  369. INTC_VECT(IRL0_LLHL, 0x240), INTC_VECT(IRL0_LLHH, 0x260),
  370. INTC_VECT(IRL0_LHLL, 0x280), INTC_VECT(IRL0_LHLH, 0x2a0),
  371. INTC_VECT(IRL0_LHHL, 0x2c0), INTC_VECT(IRL0_LHHH, 0x2e0),
  372. INTC_VECT(IRL0_HLLL, 0x300), INTC_VECT(IRL0_HLLH, 0x320),
  373. INTC_VECT(IRL0_HLHL, 0x340), INTC_VECT(IRL0_HLHH, 0x360),
  374. INTC_VECT(IRL0_HHLL, 0x380), INTC_VECT(IRL0_HHLH, 0x3a0),
  375. INTC_VECT(IRL0_HHHL, 0x3c0),
  376. };
  377. static struct intc_vect vectors_irl4567[] __initdata = {
  378. INTC_VECT(IRL4_LLLL, 0x900), INTC_VECT(IRL4_LLLH, 0x920),
  379. INTC_VECT(IRL4_LLHL, 0x940), INTC_VECT(IRL4_LLHH, 0x960),
  380. INTC_VECT(IRL4_LHLL, 0x980), INTC_VECT(IRL4_LHLH, 0x9a0),
  381. INTC_VECT(IRL4_LHHL, 0x9c0), INTC_VECT(IRL4_LHHH, 0x9e0),
  382. INTC_VECT(IRL4_HLLL, 0xa00), INTC_VECT(IRL4_HLLH, 0xa20),
  383. INTC_VECT(IRL4_HLHL, 0xa40), INTC_VECT(IRL4_HLHH, 0xa60),
  384. INTC_VECT(IRL4_HHLL, 0xa80), INTC_VECT(IRL4_HHLH, 0xaa0),
  385. INTC_VECT(IRL4_HHHL, 0xac0),
  386. };
  387. static DECLARE_INTC_DESC(intc_desc_irl0123, "sh7786-irl0123", vectors_irl0123,
  388. NULL, mask_registers, NULL, NULL);
  389. static DECLARE_INTC_DESC(intc_desc_irl4567, "sh7786-irl4567", vectors_irl4567,
  390. NULL, mask_registers, NULL, NULL);
  391. #define INTC_ICR0 0xfe410000
  392. #define INTC_INTMSK0 CnINTMSK0
  393. #define INTC_INTMSK1 CnINTMSK1
  394. #define INTC_INTMSK2 INTMSK2
  395. #define INTC_INTMSKCLR1 CnINTMSKCLR1
  396. #define INTC_INTMSKCLR2 INTMSKCLR2
  397. void __init plat_irq_setup(void)
  398. {
  399. /* disable IRQ3-0 + IRQ7-4 */
  400. ctrl_outl(0xff000000, INTC_INTMSK0);
  401. /* disable IRL3-0 + IRL7-4 */
  402. ctrl_outl(0xc0000000, INTC_INTMSK1);
  403. ctrl_outl(0xfffefffe, INTC_INTMSK2);
  404. /* select IRL mode for IRL3-0 + IRL7-4 */
  405. ctrl_outl(ctrl_inl(INTC_ICR0) & ~0x00c00000, INTC_ICR0);
  406. register_intc_controller(&intc_desc);
  407. }
  408. void __init plat_irq_setup_pins(int mode)
  409. {
  410. switch (mode) {
  411. case IRQ_MODE_IRQ7654:
  412. /* select IRQ mode for IRL7-4 */
  413. ctrl_outl(ctrl_inl(INTC_ICR0) | 0x00400000, INTC_ICR0);
  414. register_intc_controller(&intc_desc_irq4567);
  415. break;
  416. case IRQ_MODE_IRQ3210:
  417. /* select IRQ mode for IRL3-0 */
  418. ctrl_outl(ctrl_inl(INTC_ICR0) | 0x00800000, INTC_ICR0);
  419. register_intc_controller(&intc_desc_irq0123);
  420. break;
  421. case IRQ_MODE_IRL7654:
  422. /* enable IRL7-4 but don't provide any masking */
  423. ctrl_outl(0x40000000, INTC_INTMSKCLR1);
  424. ctrl_outl(0x0000fffe, INTC_INTMSKCLR2);
  425. break;
  426. case IRQ_MODE_IRL3210:
  427. /* enable IRL0-3 but don't provide any masking */
  428. ctrl_outl(0x80000000, INTC_INTMSKCLR1);
  429. ctrl_outl(0xfffe0000, INTC_INTMSKCLR2);
  430. break;
  431. case IRQ_MODE_IRL7654_MASK:
  432. /* enable IRL7-4 and mask using cpu intc controller */
  433. ctrl_outl(0x40000000, INTC_INTMSKCLR1);
  434. register_intc_controller(&intc_desc_irl4567);
  435. break;
  436. case IRQ_MODE_IRL3210_MASK:
  437. /* enable IRL0-3 and mask using cpu intc controller */
  438. ctrl_outl(0x80000000, INTC_INTMSKCLR1);
  439. register_intc_controller(&intc_desc_irl0123);
  440. break;
  441. default:
  442. BUG();
  443. }
  444. }
  445. void __init plat_mem_setup(void)
  446. {
  447. }