setup-sh7780.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284
  1. /*
  2. * SH7780 Setup
  3. *
  4. * Copyright (C) 2006 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/io.h>
  14. #include <linux/serial_sci.h>
  15. static struct resource rtc_resources[] = {
  16. [0] = {
  17. .start = 0xffe80000,
  18. .end = 0xffe80000 + 0x58 - 1,
  19. .flags = IORESOURCE_IO,
  20. },
  21. [1] = {
  22. /* Shared Period/Carry/Alarm IRQ */
  23. .start = 20,
  24. .flags = IORESOURCE_IRQ,
  25. },
  26. };
  27. static struct platform_device rtc_device = {
  28. .name = "sh-rtc",
  29. .id = -1,
  30. .num_resources = ARRAY_SIZE(rtc_resources),
  31. .resource = rtc_resources,
  32. };
  33. static struct plat_sci_port sci_platform_data[] = {
  34. {
  35. .mapbase = 0xffe00000,
  36. .flags = UPF_BOOT_AUTOCONF,
  37. .type = PORT_SCIF,
  38. .irqs = { 40, 40, 40, 40 },
  39. }, {
  40. .mapbase = 0xffe10000,
  41. .flags = UPF_BOOT_AUTOCONF,
  42. .type = PORT_SCIF,
  43. .irqs = { 76, 76, 76, 76 },
  44. }, {
  45. .flags = 0,
  46. }
  47. };
  48. static struct platform_device sci_device = {
  49. .name = "sh-sci",
  50. .id = -1,
  51. .dev = {
  52. .platform_data = sci_platform_data,
  53. },
  54. };
  55. static struct platform_device *sh7780_devices[] __initdata = {
  56. &rtc_device,
  57. &sci_device,
  58. };
  59. static int __init sh7780_devices_setup(void)
  60. {
  61. return platform_add_devices(sh7780_devices,
  62. ARRAY_SIZE(sh7780_devices));
  63. }
  64. __initcall(sh7780_devices_setup);
  65. enum {
  66. UNUSED = 0,
  67. /* interrupt sources */
  68. IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  69. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  70. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  71. IRL_HHLL, IRL_HHLH, IRL_HHHL,
  72. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  73. RTC, WDT, TMU0, TMU1, TMU2, TMU2_TICPI,
  74. HUDI, DMAC0, SCIF0, DMAC1, CMT, HAC,
  75. PCISERR, PCIINTA, PCIINTB, PCIINTC, PCIINTD, PCIC5,
  76. SCIF1, SIOF, HSPI, MMCIF, TMU3, TMU4, TMU5, SSI, FLCTL, GPIO,
  77. /* interrupt groups */
  78. TMU012, TMU345,
  79. };
  80. static struct intc_vect vectors[] __initdata = {
  81. INTC_VECT(RTC, 0x480), INTC_VECT(RTC, 0x4a0),
  82. INTC_VECT(RTC, 0x4c0),
  83. INTC_VECT(WDT, 0x560),
  84. INTC_VECT(TMU0, 0x580), INTC_VECT(TMU1, 0x5a0),
  85. INTC_VECT(TMU2, 0x5c0), INTC_VECT(TMU2_TICPI, 0x5e0),
  86. INTC_VECT(HUDI, 0x600),
  87. INTC_VECT(DMAC0, 0x640), INTC_VECT(DMAC0, 0x660),
  88. INTC_VECT(DMAC0, 0x680), INTC_VECT(DMAC0, 0x6a0),
  89. INTC_VECT(DMAC0, 0x6c0),
  90. INTC_VECT(SCIF0, 0x700), INTC_VECT(SCIF0, 0x720),
  91. INTC_VECT(SCIF0, 0x740), INTC_VECT(SCIF0, 0x760),
  92. INTC_VECT(DMAC0, 0x780), INTC_VECT(DMAC0, 0x7a0),
  93. INTC_VECT(DMAC1, 0x7c0), INTC_VECT(DMAC1, 0x7e0),
  94. INTC_VECT(CMT, 0x900), INTC_VECT(HAC, 0x980),
  95. INTC_VECT(PCISERR, 0xa00), INTC_VECT(PCIINTA, 0xa20),
  96. INTC_VECT(PCIINTB, 0xa40), INTC_VECT(PCIINTC, 0xa60),
  97. INTC_VECT(PCIINTD, 0xa80), INTC_VECT(PCIC5, 0xaa0),
  98. INTC_VECT(PCIC5, 0xac0), INTC_VECT(PCIC5, 0xae0),
  99. INTC_VECT(PCIC5, 0xb00), INTC_VECT(PCIC5, 0xb20),
  100. INTC_VECT(SCIF1, 0xb80), INTC_VECT(SCIF1, 0xba0),
  101. INTC_VECT(SCIF1, 0xbc0), INTC_VECT(SCIF1, 0xbe0),
  102. INTC_VECT(SIOF, 0xc00), INTC_VECT(HSPI, 0xc80),
  103. INTC_VECT(MMCIF, 0xd00), INTC_VECT(MMCIF, 0xd20),
  104. INTC_VECT(MMCIF, 0xd40), INTC_VECT(MMCIF, 0xd60),
  105. INTC_VECT(DMAC1, 0xd80), INTC_VECT(DMAC1, 0xda0),
  106. INTC_VECT(DMAC1, 0xdc0), INTC_VECT(DMAC1, 0xde0),
  107. INTC_VECT(TMU3, 0xe00), INTC_VECT(TMU4, 0xe20),
  108. INTC_VECT(TMU5, 0xe40),
  109. INTC_VECT(SSI, 0xe80),
  110. INTC_VECT(FLCTL, 0xf00), INTC_VECT(FLCTL, 0xf20),
  111. INTC_VECT(FLCTL, 0xf40), INTC_VECT(FLCTL, 0xf60),
  112. INTC_VECT(GPIO, 0xf80), INTC_VECT(GPIO, 0xfa0),
  113. INTC_VECT(GPIO, 0xfc0), INTC_VECT(GPIO, 0xfe0),
  114. };
  115. static struct intc_group groups[] __initdata = {
  116. INTC_GROUP(TMU012, TMU0, TMU1, TMU2, TMU2_TICPI),
  117. INTC_GROUP(TMU345, TMU3, TMU4, TMU5),
  118. };
  119. static struct intc_mask_reg mask_registers[] __initdata = {
  120. { 0xffd40038, 0xffd4003c, 32, /* INT2MSKR / INT2MSKCR */
  121. { 0, 0, 0, 0, 0, 0, GPIO, FLCTL,
  122. SSI, MMCIF, HSPI, SIOF, PCIC5, PCIINTD, PCIINTC, PCIINTB,
  123. PCIINTA, PCISERR, HAC, CMT, 0, 0, DMAC1, DMAC0,
  124. HUDI, 0, WDT, SCIF1, SCIF0, RTC, TMU345, TMU012 } },
  125. };
  126. static struct intc_prio_reg prio_registers[] __initdata = {
  127. { 0xffd40000, 0, 32, 8, /* INT2PRI0 */ { TMU0, TMU1,
  128. TMU2, TMU2_TICPI } },
  129. { 0xffd40004, 0, 32, 8, /* INT2PRI1 */ { TMU3, TMU4, TMU5, RTC } },
  130. { 0xffd40008, 0, 32, 8, /* INT2PRI2 */ { SCIF0, SCIF1, WDT } },
  131. { 0xffd4000c, 0, 32, 8, /* INT2PRI3 */ { HUDI, DMAC0, DMAC1 } },
  132. { 0xffd40010, 0, 32, 8, /* INT2PRI4 */ { CMT, HAC,
  133. PCISERR, PCIINTA, } },
  134. { 0xffd40014, 0, 32, 8, /* INT2PRI5 */ { PCIINTB, PCIINTC,
  135. PCIINTD, PCIC5 } },
  136. { 0xffd40018, 0, 32, 8, /* INT2PRI6 */ { SIOF, HSPI, MMCIF, SSI } },
  137. { 0xffd4001c, 0, 32, 8, /* INT2PRI7 */ { FLCTL, GPIO } },
  138. };
  139. static DECLARE_INTC_DESC(intc_desc, "sh7780", vectors, groups,
  140. mask_registers, prio_registers, NULL);
  141. /* Support for external interrupt pins in IRQ mode */
  142. static struct intc_vect irq_vectors[] __initdata = {
  143. INTC_VECT(IRQ0, 0x240), INTC_VECT(IRQ1, 0x280),
  144. INTC_VECT(IRQ2, 0x2c0), INTC_VECT(IRQ3, 0x300),
  145. INTC_VECT(IRQ4, 0x340), INTC_VECT(IRQ5, 0x380),
  146. INTC_VECT(IRQ6, 0x3c0), INTC_VECT(IRQ7, 0x200),
  147. };
  148. static struct intc_mask_reg irq_mask_registers[] __initdata = {
  149. { 0xffd00044, 0xffd00064, 32, /* INTMSK0 / INTMSKCLR0 */
  150. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  151. };
  152. static struct intc_prio_reg irq_prio_registers[] __initdata = {
  153. { 0xffd00010, 0, 32, 4, /* INTPRI */ { IRQ0, IRQ1, IRQ2, IRQ3,
  154. IRQ4, IRQ5, IRQ6, IRQ7 } },
  155. };
  156. static struct intc_sense_reg irq_sense_registers[] __initdata = {
  157. { 0xffd0001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3,
  158. IRQ4, IRQ5, IRQ6, IRQ7 } },
  159. };
  160. static struct intc_mask_reg irq_ack_registers[] __initdata = {
  161. { 0xffd00024, 0, 32, /* INTREQ */
  162. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  163. };
  164. static DECLARE_INTC_DESC_ACK(intc_irq_desc, "sh7780-irq", irq_vectors,
  165. NULL, irq_mask_registers, irq_prio_registers,
  166. irq_sense_registers, irq_ack_registers);
  167. /* External interrupt pins in IRL mode */
  168. static struct intc_vect irl_vectors[] __initdata = {
  169. INTC_VECT(IRL_LLLL, 0x200), INTC_VECT(IRL_LLLH, 0x220),
  170. INTC_VECT(IRL_LLHL, 0x240), INTC_VECT(IRL_LLHH, 0x260),
  171. INTC_VECT(IRL_LHLL, 0x280), INTC_VECT(IRL_LHLH, 0x2a0),
  172. INTC_VECT(IRL_LHHL, 0x2c0), INTC_VECT(IRL_LHHH, 0x2e0),
  173. INTC_VECT(IRL_HLLL, 0x300), INTC_VECT(IRL_HLLH, 0x320),
  174. INTC_VECT(IRL_HLHL, 0x340), INTC_VECT(IRL_HLHH, 0x360),
  175. INTC_VECT(IRL_HHLL, 0x380), INTC_VECT(IRL_HHLH, 0x3a0),
  176. INTC_VECT(IRL_HHHL, 0x3c0),
  177. };
  178. static struct intc_mask_reg irl3210_mask_registers[] __initdata = {
  179. { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
  180. { IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  181. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  182. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  183. IRL_HHLL, IRL_HHLH, IRL_HHHL, } },
  184. };
  185. static struct intc_mask_reg irl7654_mask_registers[] __initdata = {
  186. { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
  187. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  188. IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  189. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  190. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  191. IRL_HHLL, IRL_HHLH, IRL_HHHL, } },
  192. };
  193. static DECLARE_INTC_DESC(intc_irl7654_desc, "sh7780-irl7654", irl_vectors,
  194. NULL, irl7654_mask_registers, NULL, NULL);
  195. static DECLARE_INTC_DESC(intc_irl3210_desc, "sh7780-irl3210", irl_vectors,
  196. NULL, irl3210_mask_registers, NULL, NULL);
  197. #define INTC_ICR0 0xffd00000
  198. #define INTC_INTMSK0 0xffd00044
  199. #define INTC_INTMSK1 0xffd00048
  200. #define INTC_INTMSK2 0xffd40080
  201. #define INTC_INTMSKCLR1 0xffd00068
  202. #define INTC_INTMSKCLR2 0xffd40084
  203. void __init plat_irq_setup(void)
  204. {
  205. /* disable IRQ7-0 */
  206. ctrl_outl(0xff000000, INTC_INTMSK0);
  207. /* disable IRL3-0 + IRL7-4 */
  208. ctrl_outl(0xc0000000, INTC_INTMSK1);
  209. ctrl_outl(0xfffefffe, INTC_INTMSK2);
  210. /* select IRL mode for IRL3-0 + IRL7-4 */
  211. ctrl_outl(ctrl_inl(INTC_ICR0) & ~0x00c00000, INTC_ICR0);
  212. /* disable holding function, ie enable "SH-4 Mode" */
  213. ctrl_outl(ctrl_inl(INTC_ICR0) | 0x00200000, INTC_ICR0);
  214. register_intc_controller(&intc_desc);
  215. }
  216. void __init plat_irq_setup_pins(int mode)
  217. {
  218. switch (mode) {
  219. case IRQ_MODE_IRQ:
  220. /* select IRQ mode for IRL3-0 + IRL7-4 */
  221. ctrl_outl(ctrl_inl(INTC_ICR0) | 0x00c00000, INTC_ICR0);
  222. register_intc_controller(&intc_irq_desc);
  223. break;
  224. case IRQ_MODE_IRL7654:
  225. /* enable IRL7-4 but don't provide any masking */
  226. ctrl_outl(0x40000000, INTC_INTMSKCLR1);
  227. ctrl_outl(0x0000fffe, INTC_INTMSKCLR2);
  228. break;
  229. case IRQ_MODE_IRL3210:
  230. /* enable IRL0-3 but don't provide any masking */
  231. ctrl_outl(0x80000000, INTC_INTMSKCLR1);
  232. ctrl_outl(0xfffe0000, INTC_INTMSKCLR2);
  233. break;
  234. case IRQ_MODE_IRL7654_MASK:
  235. /* enable IRL7-4 and mask using cpu intc controller */
  236. ctrl_outl(0x40000000, INTC_INTMSKCLR1);
  237. register_intc_controller(&intc_irl7654_desc);
  238. break;
  239. case IRQ_MODE_IRL3210_MASK:
  240. /* enable IRL0-3 and mask using cpu intc controller */
  241. ctrl_outl(0x80000000, INTC_INTMSKCLR1);
  242. register_intc_controller(&intc_irl3210_desc);
  243. break;
  244. default:
  245. BUG();
  246. }
  247. }