setup-sh7366.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365
  1. /*
  2. * SH7366 Setup
  3. *
  4. * Copyright (C) 2008 Renesas Solutions
  5. *
  6. * Based on linux/arch/sh/kernel/cpu/sh4a/setup-sh7722.c
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/init.h>
  14. #include <linux/serial.h>
  15. #include <linux/serial_sci.h>
  16. #include <linux/uio_driver.h>
  17. #include <linux/sh_cmt.h>
  18. #include <asm/clock.h>
  19. static struct resource iic_resources[] = {
  20. [0] = {
  21. .name = "IIC",
  22. .start = 0x04470000,
  23. .end = 0x04470017,
  24. .flags = IORESOURCE_MEM,
  25. },
  26. [1] = {
  27. .start = 96,
  28. .end = 99,
  29. .flags = IORESOURCE_IRQ,
  30. },
  31. };
  32. static struct platform_device iic_device = {
  33. .name = "i2c-sh_mobile",
  34. .id = 0, /* "i2c0" clock */
  35. .num_resources = ARRAY_SIZE(iic_resources),
  36. .resource = iic_resources,
  37. };
  38. static struct resource usb_host_resources[] = {
  39. [0] = {
  40. .name = "r8a66597_hcd",
  41. .start = 0xa4d80000,
  42. .end = 0xa4d800ff,
  43. .flags = IORESOURCE_MEM,
  44. },
  45. [1] = {
  46. .name = "r8a66597_hcd",
  47. .start = 65,
  48. .end = 65,
  49. .flags = IORESOURCE_IRQ,
  50. },
  51. };
  52. static struct platform_device usb_host_device = {
  53. .name = "r8a66597_hcd",
  54. .id = -1,
  55. .dev = {
  56. .dma_mask = NULL,
  57. .coherent_dma_mask = 0xffffffff,
  58. },
  59. .num_resources = ARRAY_SIZE(usb_host_resources),
  60. .resource = usb_host_resources,
  61. };
  62. static struct uio_info vpu_platform_data = {
  63. .name = "VPU5",
  64. .version = "0",
  65. .irq = 60,
  66. };
  67. static struct resource vpu_resources[] = {
  68. [0] = {
  69. .name = "VPU",
  70. .start = 0xfe900000,
  71. .end = 0xfe902807,
  72. .flags = IORESOURCE_MEM,
  73. },
  74. [1] = {
  75. /* place holder for contiguous memory */
  76. },
  77. };
  78. static struct platform_device vpu_device = {
  79. .name = "uio_pdrv_genirq",
  80. .id = 0,
  81. .dev = {
  82. .platform_data = &vpu_platform_data,
  83. },
  84. .resource = vpu_resources,
  85. .num_resources = ARRAY_SIZE(vpu_resources),
  86. };
  87. static struct uio_info veu0_platform_data = {
  88. .name = "VEU",
  89. .version = "0",
  90. .irq = 54,
  91. };
  92. static struct resource veu0_resources[] = {
  93. [0] = {
  94. .name = "VEU(1)",
  95. .start = 0xfe920000,
  96. .end = 0xfe9200b7,
  97. .flags = IORESOURCE_MEM,
  98. },
  99. [1] = {
  100. /* place holder for contiguous memory */
  101. },
  102. };
  103. static struct platform_device veu0_device = {
  104. .name = "uio_pdrv_genirq",
  105. .id = 1,
  106. .dev = {
  107. .platform_data = &veu0_platform_data,
  108. },
  109. .resource = veu0_resources,
  110. .num_resources = ARRAY_SIZE(veu0_resources),
  111. };
  112. static struct uio_info veu1_platform_data = {
  113. .name = "VEU",
  114. .version = "0",
  115. .irq = 27,
  116. };
  117. static struct resource veu1_resources[] = {
  118. [0] = {
  119. .name = "VEU(2)",
  120. .start = 0xfe924000,
  121. .end = 0xfe9240b7,
  122. .flags = IORESOURCE_MEM,
  123. },
  124. [1] = {
  125. /* place holder for contiguous memory */
  126. },
  127. };
  128. static struct platform_device veu1_device = {
  129. .name = "uio_pdrv_genirq",
  130. .id = 2,
  131. .dev = {
  132. .platform_data = &veu1_platform_data,
  133. },
  134. .resource = veu1_resources,
  135. .num_resources = ARRAY_SIZE(veu1_resources),
  136. };
  137. static struct sh_cmt_config cmt_platform_data = {
  138. .name = "CMT",
  139. .channel_offset = 0x60,
  140. .timer_bit = 5,
  141. .clk = "cmt0",
  142. .clockevent_rating = 125,
  143. .clocksource_rating = 200,
  144. };
  145. static struct resource cmt_resources[] = {
  146. [0] = {
  147. .name = "CMT",
  148. .start = 0x044a0060,
  149. .end = 0x044a006b,
  150. .flags = IORESOURCE_MEM,
  151. },
  152. [1] = {
  153. .start = 104,
  154. .flags = IORESOURCE_IRQ,
  155. },
  156. };
  157. static struct platform_device cmt_device = {
  158. .name = "sh_cmt",
  159. .id = 0,
  160. .dev = {
  161. .platform_data = &cmt_platform_data,
  162. },
  163. .resource = cmt_resources,
  164. .num_resources = ARRAY_SIZE(cmt_resources),
  165. };
  166. static struct plat_sci_port sci_platform_data[] = {
  167. {
  168. .mapbase = 0xffe00000,
  169. .flags = UPF_BOOT_AUTOCONF,
  170. .type = PORT_SCIF,
  171. .irqs = { 80, 80, 80, 80 },
  172. }, {
  173. .flags = 0,
  174. }
  175. };
  176. static struct platform_device sci_device = {
  177. .name = "sh-sci",
  178. .id = -1,
  179. .dev = {
  180. .platform_data = sci_platform_data,
  181. },
  182. };
  183. static struct platform_device *sh7366_devices[] __initdata = {
  184. &cmt_device,
  185. &iic_device,
  186. &sci_device,
  187. &usb_host_device,
  188. &vpu_device,
  189. &veu0_device,
  190. &veu1_device,
  191. };
  192. static int __init sh7366_devices_setup(void)
  193. {
  194. clk_always_enable("rsmem0"); /* RSMEM */
  195. clk_always_enable("xymem0"); /* XYMEM */
  196. clk_always_enable("veu1"); /* VEU-2 */
  197. clk_always_enable("veu0"); /* VEU-1 */
  198. clk_always_enable("vpu0"); /* VPU */
  199. platform_resource_setup_memory(&vpu_device, "vpu", 2 << 20);
  200. platform_resource_setup_memory(&veu0_device, "veu0", 2 << 20);
  201. platform_resource_setup_memory(&veu1_device, "veu1", 2 << 20);
  202. return platform_add_devices(sh7366_devices,
  203. ARRAY_SIZE(sh7366_devices));
  204. }
  205. __initcall(sh7366_devices_setup);
  206. enum {
  207. UNUSED=0,
  208. /* interrupt sources */
  209. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  210. ICB,
  211. DMAC0, DMAC1, DMAC2, DMAC3,
  212. VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU,
  213. MFI, VPU, USB,
  214. MMC_MMC1I, MMC_MMC2I, MMC_MMC3I,
  215. DMAC4, DMAC5, DMAC_DADERR,
  216. SCIF, SCIFA1, SCIFA2,
  217. DENC, MSIOF,
  218. FLCTL_FLSTEI, FLCTL_FLENDI, FLCTL_FLTREQ0I, FLCTL_FLTREQ1I,
  219. I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI,
  220. SDHI0, SDHI1, SDHI2, SDHI3,
  221. CMT, TSIF, SIU,
  222. TMU0, TMU1, TMU2,
  223. VEU2, LCDC,
  224. /* interrupt groups */
  225. DMAC0123, VIOVOU, MMC, DMAC45, FLCTL, I2C, SDHI,
  226. };
  227. static struct intc_vect vectors[] __initdata = {
  228. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  229. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  230. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  231. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  232. INTC_VECT(ICB, 0x700),
  233. INTC_VECT(DMAC0, 0x800), INTC_VECT(DMAC1, 0x820),
  234. INTC_VECT(DMAC2, 0x840), INTC_VECT(DMAC3, 0x860),
  235. INTC_VECT(VIO_CEUI, 0x880), INTC_VECT(VIO_BEUI, 0x8a0),
  236. INTC_VECT(VIO_VEUI, 0x8c0), INTC_VECT(VOU, 0x8e0),
  237. INTC_VECT(MFI, 0x900), INTC_VECT(VPU, 0x980), INTC_VECT(USB, 0xa20),
  238. INTC_VECT(MMC_MMC1I, 0xb00), INTC_VECT(MMC_MMC2I, 0xb20),
  239. INTC_VECT(MMC_MMC3I, 0xb40),
  240. INTC_VECT(DMAC4, 0xb80), INTC_VECT(DMAC5, 0xba0),
  241. INTC_VECT(DMAC_DADERR, 0xbc0),
  242. INTC_VECT(SCIF, 0xc00), INTC_VECT(SCIFA1, 0xc20),
  243. INTC_VECT(SCIFA2, 0xc40),
  244. INTC_VECT(DENC, 0xc60), INTC_VECT(MSIOF, 0xc80),
  245. INTC_VECT(FLCTL_FLSTEI, 0xd80), INTC_VECT(FLCTL_FLENDI, 0xda0),
  246. INTC_VECT(FLCTL_FLTREQ0I, 0xdc0), INTC_VECT(FLCTL_FLTREQ1I, 0xde0),
  247. INTC_VECT(I2C_ALI, 0xe00), INTC_VECT(I2C_TACKI, 0xe20),
  248. INTC_VECT(I2C_WAITI, 0xe40), INTC_VECT(I2C_DTEI, 0xe60),
  249. INTC_VECT(SDHI0, 0xe80), INTC_VECT(SDHI1, 0xea0),
  250. INTC_VECT(SDHI2, 0xec0), INTC_VECT(SDHI3, 0xee0),
  251. INTC_VECT(CMT, 0xf00), INTC_VECT(TSIF, 0xf20),
  252. INTC_VECT(SIU, 0xf80),
  253. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  254. INTC_VECT(TMU2, 0x440),
  255. INTC_VECT(VEU2, 0x560), INTC_VECT(LCDC, 0x580),
  256. };
  257. static struct intc_group groups[] __initdata = {
  258. INTC_GROUP(DMAC0123, DMAC0, DMAC1, DMAC2, DMAC3),
  259. INTC_GROUP(VIOVOU, VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU),
  260. INTC_GROUP(MMC, MMC_MMC1I, MMC_MMC2I, MMC_MMC3I),
  261. INTC_GROUP(DMAC45, DMAC4, DMAC5, DMAC_DADERR),
  262. INTC_GROUP(FLCTL, FLCTL_FLSTEI, FLCTL_FLENDI,
  263. FLCTL_FLTREQ0I, FLCTL_FLTREQ1I),
  264. INTC_GROUP(I2C, I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI),
  265. INTC_GROUP(SDHI, SDHI0, SDHI1, SDHI2, SDHI3),
  266. };
  267. static struct intc_mask_reg mask_registers[] __initdata = {
  268. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  269. { } },
  270. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  271. { VOU, VIO_VEUI, VIO_BEUI, VIO_CEUI, DMAC3, DMAC2, DMAC1, DMAC0 } },
  272. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  273. { 0, 0, 0, VPU, 0, 0, 0, MFI } },
  274. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  275. { 0, 0, 0, ICB } },
  276. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  277. { 0, TMU2, TMU1, TMU0, VEU2, 0, 0, LCDC } },
  278. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  279. { 0, DMAC_DADERR, DMAC5, DMAC4, DENC, SCIFA2, SCIFA1, SCIF } },
  280. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  281. { 0, 0, 0, 0, 0, 0, 0, MSIOF } },
  282. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  283. { I2C_DTEI, I2C_WAITI, I2C_TACKI, I2C_ALI,
  284. FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLENDI, FLCTL_FLSTEI } },
  285. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  286. { SDHI3, SDHI2, SDHI1, SDHI0, 0, 0, 0, SIU } },
  287. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  288. { 0, 0, 0, CMT, 0, USB, } },
  289. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  290. { 0, MMC_MMC3I, MMC_MMC2I, MMC_MMC1I } },
  291. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  292. { 0, 0, 0, 0, 0, 0, 0, TSIF } },
  293. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  294. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  295. };
  296. static struct intc_prio_reg prio_registers[] __initdata = {
  297. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2 } },
  298. { 0xa4080004, 0, 16, 4, /* IPRB */ { VEU2, LCDC, ICB } },
  299. { 0xa4080008, 0, 16, 4, /* IPRC */ { } },
  300. { 0xa408000c, 0, 16, 4, /* IPRD */ { } },
  301. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0123, VIOVOU, MFI, VPU } },
  302. { 0xa4080014, 0, 16, 4, /* IPRF */ { 0, DMAC45, USB, CMT } },
  303. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF, SCIFA1, SCIFA2, DENC } },
  304. { 0xa408001c, 0, 16, 4, /* IPRH */ { MSIOF, 0, FLCTL, I2C } },
  305. { 0xa4080020, 0, 16, 4, /* IPRI */ { 0, 0, TSIF, } },
  306. { 0xa4080024, 0, 16, 4, /* IPRJ */ { 0, 0, SIU } },
  307. { 0xa4080028, 0, 16, 4, /* IPRK */ { 0, MMC, 0, SDHI } },
  308. { 0xa408002c, 0, 16, 4, /* IPRL */ { } },
  309. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  310. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  311. };
  312. static struct intc_sense_reg sense_registers[] __initdata = {
  313. { 0xa414001c, 16, 2, /* ICR1 */
  314. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  315. };
  316. static struct intc_mask_reg ack_registers[] __initdata = {
  317. { 0xa4140024, 0, 8, /* INTREQ00 */
  318. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  319. };
  320. static DECLARE_INTC_DESC_ACK(intc_desc, "sh7366", vectors, groups,
  321. mask_registers, prio_registers, sense_registers,
  322. ack_registers);
  323. void __init plat_irq_setup(void)
  324. {
  325. register_intc_controller(&intc_desc);
  326. }
  327. void __init plat_mem_setup(void)
  328. {
  329. /* TODO: Register Node 1 */
  330. }