setup-sh7343.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374
  1. /*
  2. * SH7343 Setup
  3. *
  4. * Copyright (C) 2006 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/serial_sci.h>
  14. #include <linux/uio_driver.h>
  15. #include <linux/sh_cmt.h>
  16. #include <asm/clock.h>
  17. static struct resource iic0_resources[] = {
  18. [0] = {
  19. .name = "IIC0",
  20. .start = 0x04470000,
  21. .end = 0x04470017,
  22. .flags = IORESOURCE_MEM,
  23. },
  24. [1] = {
  25. .start = 96,
  26. .end = 99,
  27. .flags = IORESOURCE_IRQ,
  28. },
  29. };
  30. static struct platform_device iic0_device = {
  31. .name = "i2c-sh_mobile",
  32. .id = 0, /* "i2c0" clock */
  33. .num_resources = ARRAY_SIZE(iic0_resources),
  34. .resource = iic0_resources,
  35. };
  36. static struct resource iic1_resources[] = {
  37. [0] = {
  38. .name = "IIC1",
  39. .start = 0x04750000,
  40. .end = 0x04750017,
  41. .flags = IORESOURCE_MEM,
  42. },
  43. [1] = {
  44. .start = 44,
  45. .end = 47,
  46. .flags = IORESOURCE_IRQ,
  47. },
  48. };
  49. static struct platform_device iic1_device = {
  50. .name = "i2c-sh_mobile",
  51. .id = 1, /* "i2c1" clock */
  52. .num_resources = ARRAY_SIZE(iic1_resources),
  53. .resource = iic1_resources,
  54. };
  55. static struct uio_info vpu_platform_data = {
  56. .name = "VPU4",
  57. .version = "0",
  58. .irq = 60,
  59. };
  60. static struct resource vpu_resources[] = {
  61. [0] = {
  62. .name = "VPU",
  63. .start = 0xfe900000,
  64. .end = 0xfe9022eb,
  65. .flags = IORESOURCE_MEM,
  66. },
  67. [1] = {
  68. /* place holder for contiguous memory */
  69. },
  70. };
  71. static struct platform_device vpu_device = {
  72. .name = "uio_pdrv_genirq",
  73. .id = 0,
  74. .dev = {
  75. .platform_data = &vpu_platform_data,
  76. },
  77. .resource = vpu_resources,
  78. .num_resources = ARRAY_SIZE(vpu_resources),
  79. };
  80. static struct uio_info veu_platform_data = {
  81. .name = "VEU",
  82. .version = "0",
  83. .irq = 54,
  84. };
  85. static struct resource veu_resources[] = {
  86. [0] = {
  87. .name = "VEU",
  88. .start = 0xfe920000,
  89. .end = 0xfe9200b7,
  90. .flags = IORESOURCE_MEM,
  91. },
  92. [1] = {
  93. /* place holder for contiguous memory */
  94. },
  95. };
  96. static struct platform_device veu_device = {
  97. .name = "uio_pdrv_genirq",
  98. .id = 1,
  99. .dev = {
  100. .platform_data = &veu_platform_data,
  101. },
  102. .resource = veu_resources,
  103. .num_resources = ARRAY_SIZE(veu_resources),
  104. };
  105. static struct uio_info jpu_platform_data = {
  106. .name = "JPU",
  107. .version = "0",
  108. .irq = 27,
  109. };
  110. static struct resource jpu_resources[] = {
  111. [0] = {
  112. .name = "JPU",
  113. .start = 0xfea00000,
  114. .end = 0xfea102d3,
  115. .flags = IORESOURCE_MEM,
  116. },
  117. [1] = {
  118. /* place holder for contiguous memory */
  119. },
  120. };
  121. static struct platform_device jpu_device = {
  122. .name = "uio_pdrv_genirq",
  123. .id = 2,
  124. .dev = {
  125. .platform_data = &jpu_platform_data,
  126. },
  127. .resource = jpu_resources,
  128. .num_resources = ARRAY_SIZE(jpu_resources),
  129. };
  130. static struct sh_cmt_config cmt_platform_data = {
  131. .name = "CMT",
  132. .channel_offset = 0x60,
  133. .timer_bit = 5,
  134. .clk = "cmt0",
  135. .clockevent_rating = 125,
  136. .clocksource_rating = 200,
  137. };
  138. static struct resource cmt_resources[] = {
  139. [0] = {
  140. .name = "CMT",
  141. .start = 0x044a0060,
  142. .end = 0x044a006b,
  143. .flags = IORESOURCE_MEM,
  144. },
  145. [1] = {
  146. .start = 104,
  147. .flags = IORESOURCE_IRQ,
  148. },
  149. };
  150. static struct platform_device cmt_device = {
  151. .name = "sh_cmt",
  152. .id = 0,
  153. .dev = {
  154. .platform_data = &cmt_platform_data,
  155. },
  156. .resource = cmt_resources,
  157. .num_resources = ARRAY_SIZE(cmt_resources),
  158. };
  159. static struct plat_sci_port sci_platform_data[] = {
  160. {
  161. .mapbase = 0xffe00000,
  162. .flags = UPF_BOOT_AUTOCONF,
  163. .type = PORT_SCIF,
  164. .irqs = { 80, 80, 80, 80 },
  165. }, {
  166. .mapbase = 0xffe10000,
  167. .flags = UPF_BOOT_AUTOCONF,
  168. .type = PORT_SCIF,
  169. .irqs = { 81, 81, 81, 81 },
  170. }, {
  171. .mapbase = 0xffe20000,
  172. .flags = UPF_BOOT_AUTOCONF,
  173. .type = PORT_SCIF,
  174. .irqs = { 82, 82, 82, 82 },
  175. }, {
  176. .mapbase = 0xffe30000,
  177. .flags = UPF_BOOT_AUTOCONF,
  178. .type = PORT_SCIF,
  179. .irqs = { 83, 83, 83, 83 },
  180. }, {
  181. .flags = 0,
  182. }
  183. };
  184. static struct platform_device sci_device = {
  185. .name = "sh-sci",
  186. .id = -1,
  187. .dev = {
  188. .platform_data = sci_platform_data,
  189. },
  190. };
  191. static struct platform_device *sh7343_devices[] __initdata = {
  192. &cmt_device,
  193. &iic0_device,
  194. &iic1_device,
  195. &sci_device,
  196. &vpu_device,
  197. &veu_device,
  198. &jpu_device,
  199. };
  200. static int __init sh7343_devices_setup(void)
  201. {
  202. clk_always_enable("uram0"); /* URAM */
  203. clk_always_enable("xymem0"); /* XYMEM */
  204. clk_always_enable("veu0"); /* VEU */
  205. clk_always_enable("vpu0"); /* VPU */
  206. clk_always_enable("jpu0"); /* JPU */
  207. platform_resource_setup_memory(&vpu_device, "vpu", 1 << 20);
  208. platform_resource_setup_memory(&veu_device, "veu", 2 << 20);
  209. platform_resource_setup_memory(&jpu_device, "jpu", 2 << 20);
  210. return platform_add_devices(sh7343_devices,
  211. ARRAY_SIZE(sh7343_devices));
  212. }
  213. __initcall(sh7343_devices_setup);
  214. enum {
  215. UNUSED = 0,
  216. /* interrupt sources */
  217. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  218. DMAC0, DMAC1, DMAC2, DMAC3,
  219. VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU,
  220. MFI, VPU, TPU, Z3D4, USBI0, USBI1,
  221. MMC_ERR, MMC_TRAN, MMC_FSTAT, MMC_FRDY,
  222. DMAC4, DMAC5, DMAC_DADERR,
  223. KEYSC,
  224. SCIF, SCIF1, SCIF2, SCIF3,
  225. SIOF0, SIOF1, SIO,
  226. FLCTL_FLSTEI, FLCTL_FLENDI, FLCTL_FLTREQ0I, FLCTL_FLTREQ1I,
  227. I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI,
  228. I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI,
  229. SIM_TEI, SIM_TXI, SIM_RXI, SIM_ERI,
  230. IRDA,
  231. SDHI0, SDHI1, SDHI2, SDHI3,
  232. CMT, TSIF, SIU,
  233. TMU0, TMU1, TMU2,
  234. JPU, LCDC,
  235. /* interrupt groups */
  236. DMAC0123, VIOVOU, MMC, DMAC45, FLCTL, I2C0, I2C1, SIM, SDHI, USB,
  237. };
  238. static struct intc_vect vectors[] __initdata = {
  239. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  240. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  241. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  242. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  243. INTC_VECT(I2C1_ALI, 0x780), INTC_VECT(I2C1_TACKI, 0x7a0),
  244. INTC_VECT(I2C1_WAITI, 0x7c0), INTC_VECT(I2C1_DTEI, 0x7e0),
  245. INTC_VECT(DMAC0, 0x800), INTC_VECT(DMAC1, 0x820),
  246. INTC_VECT(DMAC2, 0x840), INTC_VECT(DMAC3, 0x860),
  247. INTC_VECT(VIO_CEUI, 0x880), INTC_VECT(VIO_BEUI, 0x8a0),
  248. INTC_VECT(VIO_VEUI, 0x8c0), INTC_VECT(VOU, 0x8e0),
  249. INTC_VECT(MFI, 0x900), INTC_VECT(VPU, 0x980),
  250. INTC_VECT(TPU, 0x9a0), INTC_VECT(Z3D4, 0x9e0),
  251. INTC_VECT(USBI0, 0xa20), INTC_VECT(USBI1, 0xa40),
  252. INTC_VECT(MMC_ERR, 0xb00), INTC_VECT(MMC_TRAN, 0xb20),
  253. INTC_VECT(MMC_FSTAT, 0xb40), INTC_VECT(MMC_FRDY, 0xb60),
  254. INTC_VECT(DMAC4, 0xb80), INTC_VECT(DMAC5, 0xba0),
  255. INTC_VECT(DMAC_DADERR, 0xbc0), INTC_VECT(KEYSC, 0xbe0),
  256. INTC_VECT(SCIF, 0xc00), INTC_VECT(SCIF1, 0xc20),
  257. INTC_VECT(SCIF2, 0xc40), INTC_VECT(SCIF3, 0xc60),
  258. INTC_VECT(SIOF0, 0xc80), INTC_VECT(SIOF1, 0xca0),
  259. INTC_VECT(SIO, 0xd00),
  260. INTC_VECT(FLCTL_FLSTEI, 0xd80), INTC_VECT(FLCTL_FLENDI, 0xda0),
  261. INTC_VECT(FLCTL_FLTREQ0I, 0xdc0), INTC_VECT(FLCTL_FLTREQ1I, 0xde0),
  262. INTC_VECT(I2C0_ALI, 0xe00), INTC_VECT(I2C0_TACKI, 0xe20),
  263. INTC_VECT(I2C0_WAITI, 0xe40), INTC_VECT(I2C0_DTEI, 0xe60),
  264. INTC_VECT(SDHI0, 0xe80), INTC_VECT(SDHI1, 0xea0),
  265. INTC_VECT(SDHI2, 0xec0), INTC_VECT(SDHI3, 0xee0),
  266. INTC_VECT(CMT, 0xf00), INTC_VECT(TSIF, 0xf20),
  267. INTC_VECT(SIU, 0xf80),
  268. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  269. INTC_VECT(TMU2, 0x440),
  270. INTC_VECT(JPU, 0x560), INTC_VECT(LCDC, 0x580),
  271. };
  272. static struct intc_group groups[] __initdata = {
  273. INTC_GROUP(DMAC0123, DMAC0, DMAC1, DMAC2, DMAC3),
  274. INTC_GROUP(VIOVOU, VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU),
  275. INTC_GROUP(MMC, MMC_FRDY, MMC_FSTAT, MMC_TRAN, MMC_ERR),
  276. INTC_GROUP(DMAC45, DMAC4, DMAC5, DMAC_DADERR),
  277. INTC_GROUP(FLCTL, FLCTL_FLSTEI, FLCTL_FLENDI,
  278. FLCTL_FLTREQ0I, FLCTL_FLTREQ1I),
  279. INTC_GROUP(I2C0, I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI),
  280. INTC_GROUP(I2C1, I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI),
  281. INTC_GROUP(SIM, SIM_TEI, SIM_TXI, SIM_RXI, SIM_ERI),
  282. INTC_GROUP(SDHI, SDHI0, SDHI1, SDHI2, SDHI3),
  283. INTC_GROUP(USB, USBI0, USBI1),
  284. };
  285. static struct intc_mask_reg mask_registers[] __initdata = {
  286. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  287. { VOU, VIO_VEUI, VIO_BEUI, VIO_CEUI, DMAC3, DMAC2, DMAC1, DMAC0 } },
  288. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  289. { 0, 0, 0, VPU, 0, 0, 0, MFI } },
  290. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  291. { SIM_TEI, SIM_TXI, SIM_RXI, SIM_ERI, 0, 0, 0, IRDA } },
  292. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  293. { 0, TMU2, TMU1, TMU0, JPU, 0, 0, LCDC } },
  294. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  295. { KEYSC, DMAC_DADERR, DMAC5, DMAC4, SCIF3, SCIF2, SCIF1, SCIF } },
  296. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  297. { 0, 0, 0, SIO, Z3D4, 0, SIOF1, SIOF0 } },
  298. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  299. { I2C0_DTEI, I2C0_WAITI, I2C0_TACKI, I2C0_ALI,
  300. FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLENDI, FLCTL_FLSTEI } },
  301. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  302. { SDHI3, SDHI2, SDHI1, SDHI0, 0, 0, 0, SIU } },
  303. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  304. { 0, 0, 0, CMT, 0, USBI1, USBI0 } },
  305. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  306. { MMC_FRDY, MMC_FSTAT, MMC_TRAN, MMC_ERR } },
  307. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  308. { I2C1_DTEI, I2C1_WAITI, I2C1_TACKI, I2C1_ALI, TPU, 0, 0, TSIF } },
  309. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  310. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  311. };
  312. static struct intc_prio_reg prio_registers[] __initdata = {
  313. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2 } },
  314. { 0xa4080004, 0, 16, 4, /* IPRB */ { JPU, LCDC, SIM } },
  315. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0123, VIOVOU, MFI, VPU } },
  316. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC, DMAC45, USB, CMT } },
  317. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF, SCIF1, SCIF2, SCIF3 } },
  318. { 0xa408001c, 0, 16, 4, /* IPRH */ { SIOF0, SIOF1, FLCTL, I2C0 } },
  319. { 0xa4080020, 0, 16, 4, /* IPRI */ { SIO, 0, TSIF, I2C1 } },
  320. { 0xa4080024, 0, 16, 4, /* IPRJ */ { Z3D4, 0, SIU } },
  321. { 0xa4080028, 0, 16, 4, /* IPRK */ { 0, MMC, 0, SDHI } },
  322. { 0xa408002c, 0, 16, 4, /* IPRL */ { 0, 0, TPU } },
  323. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  324. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  325. };
  326. static struct intc_sense_reg sense_registers[] __initdata = {
  327. { 0xa414001c, 16, 2, /* ICR1 */
  328. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  329. };
  330. static struct intc_mask_reg ack_registers[] __initdata = {
  331. { 0xa4140024, 0, 8, /* INTREQ00 */
  332. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  333. };
  334. static DECLARE_INTC_DESC_ACK(intc_desc, "sh7343", vectors, groups,
  335. mask_registers, prio_registers, sense_registers,
  336. ack_registers);
  337. void __init plat_irq_setup(void)
  338. {
  339. register_intc_controller(&intc_desc);
  340. }