setup-mxg.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149
  1. /*
  2. * Renesas MX-G (R8A03022BG) Setup
  3. *
  4. * Copyright (C) 2008, 2009 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/serial_sci.h>
  14. enum {
  15. UNUSED = 0,
  16. /* interrupt sources */
  17. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  18. IRQ8, IRQ9, IRQ10, IRQ11, IRQ12, IRQ13, IRQ14, IRQ15,
  19. PINT0, PINT1, PINT2, PINT3, PINT4, PINT5, PINT6, PINT7,
  20. SINT8, SINT7, SINT6, SINT5, SINT4, SINT3, SINT2, SINT1,
  21. SCIF0, SCIF1,
  22. MTU2_GROUP1, MTU2_GROUP2, MTU2_GROUP3, MTU2_GROUP4, MTU2_GROUP5
  23. MTU2_TGI3B, MTU2_TGI3C,
  24. /* interrupt groups */
  25. PINT,
  26. };
  27. static struct intc_vect vectors[] __initdata = {
  28. INTC_IRQ(IRQ0, 64), INTC_IRQ(IRQ1, 65),
  29. INTC_IRQ(IRQ2, 66), INTC_IRQ(IRQ3, 67),
  30. INTC_IRQ(IRQ4, 68), INTC_IRQ(IRQ5, 69),
  31. INTC_IRQ(IRQ6, 70), INTC_IRQ(IRQ7, 71),
  32. INTC_IRQ(IRQ8, 72), INTC_IRQ(IRQ9, 73),
  33. INTC_IRQ(IRQ10, 74), INTC_IRQ(IRQ11, 75),
  34. INTC_IRQ(IRQ12, 76), INTC_IRQ(IRQ13, 77),
  35. INTC_IRQ(IRQ14, 78), INTC_IRQ(IRQ15, 79),
  36. INTC_IRQ(PINT0, 80), INTC_IRQ(PINT1, 81),
  37. INTC_IRQ(PINT2, 82), INTC_IRQ(PINT3, 83),
  38. INTC_IRQ(PINT4, 84), INTC_IRQ(PINT5, 85),
  39. INTC_IRQ(PINT6, 86), INTC_IRQ(PINT7, 87),
  40. INTC_IRQ(SINT8, 94), INTC_IRQ(SINT7, 95),
  41. INTC_IRQ(SINT6, 96), INTC_IRQ(SINT5, 97),
  42. INTC_IRQ(SINT4, 98), INTC_IRQ(SINT3, 99),
  43. INTC_IRQ(SINT2, 100), INTC_IRQ(SINT1, 101),
  44. INTC_IRQ(SCIF0, 220), INTC_IRQ(SCIF0, 221),
  45. INTC_IRQ(SCIF0, 222), INTC_IRQ(SCIF0, 223),
  46. INTC_IRQ(SCIF1, 224), INTC_IRQ(SCIF1, 225),
  47. INTC_IRQ(SCIF1, 226), INTC_IRQ(SCIF1, 227),
  48. INTC_IRQ(MTU2_GROUP1, 228), INTC_IRQ(MTU2_GROUP1, 229),
  49. INTC_IRQ(MTU2_GROUP1, 230), INTC_IRQ(MTU2_GROUP1, 231),
  50. INTC_IRQ(MTU2_GROUP1, 232), INTC_IRQ(MTU2_GROUP1, 233),
  51. INTC_IRQ(MTU2_GROUP2, 234), INTC_IRQ(MTU2_GROUP2, 235),
  52. INTC_IRQ(MTU2_GROUP2, 236), INTC_IRQ(MTU2_GROUP2, 237),
  53. INTC_IRQ(MTU2_GROUP2, 238), INTC_IRQ(MTU2_GROUP2, 239),
  54. INTC_IRQ(MTU2_GROUP3, 240), INTC_IRQ(MTU2_GROUP3, 241),
  55. INTC_IRQ(MTU2_GROUP3, 242), INTC_IRQ(MTU2_GROUP3, 243),
  56. INTC_IRQ(MTU2_TGI3B, 244),
  57. INTC_IRQ(MTU2_TGI3C, 245),
  58. INTC_IRQ(MTU2_GROUP4, 246), INTC_IRQ(MTU2_GROUP4, 247),
  59. INTC_IRQ(MTU2_GROUP4, 248), INTC_IRQ(MTU2_GROUP4, 249),
  60. INTC_IRQ(MTU2_GROUP4, 250), INTC_IRQ(MTU2_GROUP4, 251),
  61. INTC_IRQ(MTU2_GROUP5, 252), INTC_IRQ(MTU2_GROUP5, 253),
  62. INTC_IRQ(MTU2_GROUP5, 254), INTC_IRQ(MTU2_GROUP5, 255),
  63. };
  64. static struct intc_group groups[] __initdata = {
  65. INTC_GROUP(PINT, PINT0, PINT1, PINT2, PINT3,
  66. PINT4, PINT5, PINT6, PINT7),
  67. };
  68. static struct intc_prio_reg prio_registers[] __initdata = {
  69. { 0xfffd9418, 0, 16, 4, /* IPR01 */ { IRQ0, IRQ1, IRQ2, IRQ3 } },
  70. { 0xfffd941a, 0, 16, 4, /* IPR02 */ { IRQ4, IRQ5, IRQ6, IRQ7 } },
  71. { 0xfffd941c, 0, 16, 4, /* IPR03 */ { IRQ8, IRQ9, IRQ10, IRQ11 } },
  72. { 0xfffd941e, 0, 16, 4, /* IPR04 */ { IRQ12, IRQ13, IRQ14, IRQ15 } },
  73. { 0xfffd9420, 0, 16, 4, /* IPR05 */ { PINT, 0, 0, 0 } },
  74. { 0xfffd9800, 0, 16, 4, /* IPR06 */ { } },
  75. { 0xfffd9802, 0, 16, 4, /* IPR07 */ { } },
  76. { 0xfffd9804, 0, 16, 4, /* IPR08 */ { } },
  77. { 0xfffd9806, 0, 16, 4, /* IPR09 */ { } },
  78. { 0xfffd9808, 0, 16, 4, /* IPR10 */ { } },
  79. { 0xfffd980a, 0, 16, 4, /* IPR11 */ { } },
  80. { 0xfffd980c, 0, 16, 4, /* IPR12 */ { } },
  81. { 0xfffd980e, 0, 16, 4, /* IPR13 */ { } },
  82. { 0xfffd9810, 0, 16, 4, /* IPR14 */ { 0, 0, 0, SCIF0 } },
  83. { 0xfffd9812, 0, 16, 4, /* IPR15 */
  84. { SCIF1, MTU2_GROUP1, MTU2_GROUP2, MTU2_GROUP3 } },
  85. { 0xfffd9814, 0, 16, 4, /* IPR16 */
  86. { MTU2_TGI3B, MTU2_TGI3C, MTU2_GROUP4, MTU2_GROUP5 } },
  87. };
  88. static struct intc_mask_reg mask_registers[] __initdata = {
  89. { 0xfffd9408, 0, 16, /* PINTER */
  90. { 0, 0, 0, 0, 0, 0, 0, 0,
  91. PINT7, PINT6, PINT5, PINT4, PINT3, PINT2, PINT1, PINT0 } },
  92. };
  93. static DECLARE_INTC_DESC(intc_desc, "mxg", vectors, groups,
  94. mask_registers, prio_registers, NULL);
  95. static struct plat_sci_port sci_platform_data[] = {
  96. {
  97. .mapbase = 0xff804000,
  98. .flags = UPF_BOOT_AUTOCONF,
  99. .type = PORT_SCIF,
  100. .irqs = { 220, 220, 220, 220 },
  101. }, {
  102. .flags = 0,
  103. }
  104. };
  105. static struct platform_device sci_device = {
  106. .name = "sh-sci",
  107. .id = -1,
  108. .dev = {
  109. .platform_data = sci_platform_data,
  110. },
  111. };
  112. static struct platform_device *mxg_devices[] __initdata = {
  113. &sci_device,
  114. };
  115. static int __init mxg_devices_setup(void)
  116. {
  117. return platform_add_devices(mxg_devices,
  118. ARRAY_SIZE(mxg_devices));
  119. }
  120. __initcall(mxg_devices_setup);
  121. void __init plat_irq_setup(void)
  122. {
  123. register_intc_controller(&intc_desc);
  124. }