clock.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459
  1. /*
  2. * arch/sh/kernel/cpu/clock.c - SuperH clock framework
  3. *
  4. * Copyright (C) 2005, 2006, 2007 Paul Mundt
  5. *
  6. * This clock framework is derived from the OMAP version by:
  7. *
  8. * Copyright (C) 2004 - 2005 Nokia Corporation
  9. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  10. *
  11. * Modified for omap shared clock framework by Tony Lindgren <tony@atomide.com>
  12. *
  13. * This file is subject to the terms and conditions of the GNU General Public
  14. * License. See the file "COPYING" in the main directory of this archive
  15. * for more details.
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/module.h>
  20. #include <linux/mutex.h>
  21. #include <linux/list.h>
  22. #include <linux/kref.h>
  23. #include <linux/kobject.h>
  24. #include <linux/sysdev.h>
  25. #include <linux/seq_file.h>
  26. #include <linux/err.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/proc_fs.h>
  29. #include <asm/clock.h>
  30. #include <asm/timer.h>
  31. static LIST_HEAD(clock_list);
  32. static DEFINE_SPINLOCK(clock_lock);
  33. static DEFINE_MUTEX(clock_list_sem);
  34. /*
  35. * Each subtype is expected to define the init routines for these clocks,
  36. * as each subtype (or processor family) will have these clocks at the
  37. * very least. These are all provided through the CPG, which even some of
  38. * the more quirky parts (such as ST40, SH4-202, etc.) still have.
  39. *
  40. * The processor-specific code is expected to register any additional
  41. * clock sources that are of interest.
  42. */
  43. static struct clk master_clk = {
  44. .name = "master_clk",
  45. .flags = CLK_ALWAYS_ENABLED | CLK_RATE_PROPAGATES,
  46. .rate = CONFIG_SH_PCLK_FREQ,
  47. };
  48. static struct clk module_clk = {
  49. .name = "module_clk",
  50. .parent = &master_clk,
  51. .flags = CLK_ALWAYS_ENABLED | CLK_RATE_PROPAGATES,
  52. };
  53. static struct clk bus_clk = {
  54. .name = "bus_clk",
  55. .parent = &master_clk,
  56. .flags = CLK_ALWAYS_ENABLED | CLK_RATE_PROPAGATES,
  57. };
  58. static struct clk cpu_clk = {
  59. .name = "cpu_clk",
  60. .parent = &master_clk,
  61. .flags = CLK_ALWAYS_ENABLED,
  62. };
  63. /*
  64. * The ordering of these clocks matters, do not change it.
  65. */
  66. static struct clk *onchip_clocks[] = {
  67. &master_clk,
  68. &module_clk,
  69. &bus_clk,
  70. &cpu_clk,
  71. };
  72. static void propagate_rate(struct clk *clk)
  73. {
  74. struct clk *clkp;
  75. list_for_each_entry(clkp, &clock_list, node) {
  76. if (likely(clkp->parent != clk))
  77. continue;
  78. if (likely(clkp->ops && clkp->ops->recalc))
  79. clkp->ops->recalc(clkp);
  80. if (unlikely(clkp->flags & CLK_RATE_PROPAGATES))
  81. propagate_rate(clkp);
  82. }
  83. }
  84. static int __clk_enable(struct clk *clk)
  85. {
  86. /*
  87. * See if this is the first time we're enabling the clock, some
  88. * clocks that are always enabled still require "special"
  89. * initialization. This is especially true if the clock mode
  90. * changes and the clock needs to hunt for the proper set of
  91. * divisors to use before it can effectively recalc.
  92. */
  93. if (unlikely(atomic_read(&clk->kref.refcount) == 1))
  94. if (clk->ops && clk->ops->init)
  95. clk->ops->init(clk);
  96. kref_get(&clk->kref);
  97. if (clk->flags & CLK_ALWAYS_ENABLED)
  98. return 0;
  99. if (likely(clk->ops && clk->ops->enable))
  100. clk->ops->enable(clk);
  101. return 0;
  102. }
  103. int clk_enable(struct clk *clk)
  104. {
  105. unsigned long flags;
  106. int ret;
  107. if (!clk)
  108. return -EINVAL;
  109. clk_enable(clk->parent);
  110. spin_lock_irqsave(&clock_lock, flags);
  111. ret = __clk_enable(clk);
  112. spin_unlock_irqrestore(&clock_lock, flags);
  113. return ret;
  114. }
  115. EXPORT_SYMBOL_GPL(clk_enable);
  116. static void clk_kref_release(struct kref *kref)
  117. {
  118. /* Nothing to do */
  119. }
  120. static void __clk_disable(struct clk *clk)
  121. {
  122. int count = kref_put(&clk->kref, clk_kref_release);
  123. if (clk->flags & CLK_ALWAYS_ENABLED)
  124. return;
  125. if (!count) { /* count reaches zero, disable the clock */
  126. if (likely(clk->ops && clk->ops->disable))
  127. clk->ops->disable(clk);
  128. }
  129. }
  130. void clk_disable(struct clk *clk)
  131. {
  132. unsigned long flags;
  133. if (!clk)
  134. return;
  135. spin_lock_irqsave(&clock_lock, flags);
  136. __clk_disable(clk);
  137. spin_unlock_irqrestore(&clock_lock, flags);
  138. clk_disable(clk->parent);
  139. }
  140. EXPORT_SYMBOL_GPL(clk_disable);
  141. int clk_register(struct clk *clk)
  142. {
  143. mutex_lock(&clock_list_sem);
  144. list_add(&clk->node, &clock_list);
  145. kref_init(&clk->kref);
  146. mutex_unlock(&clock_list_sem);
  147. if (clk->flags & CLK_ALWAYS_ENABLED) {
  148. pr_debug( "Clock '%s' is ALWAYS_ENABLED\n", clk->name);
  149. if (clk->ops && clk->ops->init)
  150. clk->ops->init(clk);
  151. if (clk->ops && clk->ops->enable)
  152. clk->ops->enable(clk);
  153. pr_debug( "Enabled.");
  154. }
  155. return 0;
  156. }
  157. EXPORT_SYMBOL_GPL(clk_register);
  158. void clk_unregister(struct clk *clk)
  159. {
  160. mutex_lock(&clock_list_sem);
  161. list_del(&clk->node);
  162. mutex_unlock(&clock_list_sem);
  163. }
  164. EXPORT_SYMBOL_GPL(clk_unregister);
  165. unsigned long clk_get_rate(struct clk *clk)
  166. {
  167. return clk->rate;
  168. }
  169. EXPORT_SYMBOL_GPL(clk_get_rate);
  170. int clk_set_rate(struct clk *clk, unsigned long rate)
  171. {
  172. return clk_set_rate_ex(clk, rate, 0);
  173. }
  174. EXPORT_SYMBOL_GPL(clk_set_rate);
  175. int clk_set_rate_ex(struct clk *clk, unsigned long rate, int algo_id)
  176. {
  177. int ret = -EOPNOTSUPP;
  178. if (likely(clk->ops && clk->ops->set_rate)) {
  179. unsigned long flags;
  180. spin_lock_irqsave(&clock_lock, flags);
  181. ret = clk->ops->set_rate(clk, rate, algo_id);
  182. spin_unlock_irqrestore(&clock_lock, flags);
  183. }
  184. if (unlikely(clk->flags & CLK_RATE_PROPAGATES))
  185. propagate_rate(clk);
  186. return ret;
  187. }
  188. EXPORT_SYMBOL_GPL(clk_set_rate_ex);
  189. void clk_recalc_rate(struct clk *clk)
  190. {
  191. if (likely(clk->ops && clk->ops->recalc)) {
  192. unsigned long flags;
  193. spin_lock_irqsave(&clock_lock, flags);
  194. clk->ops->recalc(clk);
  195. spin_unlock_irqrestore(&clock_lock, flags);
  196. }
  197. if (unlikely(clk->flags & CLK_RATE_PROPAGATES))
  198. propagate_rate(clk);
  199. }
  200. EXPORT_SYMBOL_GPL(clk_recalc_rate);
  201. int clk_set_parent(struct clk *clk, struct clk *parent)
  202. {
  203. int ret = -EINVAL;
  204. struct clk *old;
  205. if (!parent || !clk)
  206. return ret;
  207. old = clk->parent;
  208. if (likely(clk->ops && clk->ops->set_parent)) {
  209. unsigned long flags;
  210. spin_lock_irqsave(&clock_lock, flags);
  211. ret = clk->ops->set_parent(clk, parent);
  212. spin_unlock_irqrestore(&clock_lock, flags);
  213. clk->parent = (ret ? old : parent);
  214. }
  215. if (unlikely(clk->flags & CLK_RATE_PROPAGATES))
  216. propagate_rate(clk);
  217. return ret;
  218. }
  219. EXPORT_SYMBOL_GPL(clk_set_parent);
  220. struct clk *clk_get_parent(struct clk *clk)
  221. {
  222. return clk->parent;
  223. }
  224. EXPORT_SYMBOL_GPL(clk_get_parent);
  225. long clk_round_rate(struct clk *clk, unsigned long rate)
  226. {
  227. if (likely(clk->ops && clk->ops->round_rate)) {
  228. unsigned long flags, rounded;
  229. spin_lock_irqsave(&clock_lock, flags);
  230. rounded = clk->ops->round_rate(clk, rate);
  231. spin_unlock_irqrestore(&clock_lock, flags);
  232. return rounded;
  233. }
  234. return clk_get_rate(clk);
  235. }
  236. EXPORT_SYMBOL_GPL(clk_round_rate);
  237. /*
  238. * Returns a clock. Note that we first try to use device id on the bus
  239. * and clock name. If this fails, we try to use clock name only.
  240. */
  241. struct clk *clk_get(struct device *dev, const char *id)
  242. {
  243. struct clk *p, *clk = ERR_PTR(-ENOENT);
  244. int idno;
  245. if (dev == NULL || dev->bus != &platform_bus_type)
  246. idno = -1;
  247. else
  248. idno = to_platform_device(dev)->id;
  249. mutex_lock(&clock_list_sem);
  250. list_for_each_entry(p, &clock_list, node) {
  251. if (p->id == idno &&
  252. strcmp(id, p->name) == 0 && try_module_get(p->owner)) {
  253. clk = p;
  254. goto found;
  255. }
  256. }
  257. list_for_each_entry(p, &clock_list, node) {
  258. if (strcmp(id, p->name) == 0 && try_module_get(p->owner)) {
  259. clk = p;
  260. break;
  261. }
  262. }
  263. found:
  264. mutex_unlock(&clock_list_sem);
  265. return clk;
  266. }
  267. EXPORT_SYMBOL_GPL(clk_get);
  268. void clk_put(struct clk *clk)
  269. {
  270. if (clk && !IS_ERR(clk))
  271. module_put(clk->owner);
  272. }
  273. EXPORT_SYMBOL_GPL(clk_put);
  274. void __init __attribute__ ((weak))
  275. arch_init_clk_ops(struct clk_ops **ops, int type)
  276. {
  277. }
  278. int __init __attribute__ ((weak))
  279. arch_clk_init(void)
  280. {
  281. return 0;
  282. }
  283. static int show_clocks(char *buf, char **start, off_t off,
  284. int len, int *eof, void *data)
  285. {
  286. struct clk *clk;
  287. char *p = buf;
  288. list_for_each_entry_reverse(clk, &clock_list, node) {
  289. unsigned long rate = clk_get_rate(clk);
  290. p += sprintf(p, "%-12s\t: %ld.%02ldMHz\t%s\n", clk->name,
  291. rate / 1000000, (rate % 1000000) / 10000,
  292. ((clk->flags & CLK_ALWAYS_ENABLED) ||
  293. (atomic_read(&clk->kref.refcount) != 1)) ?
  294. "enabled" : "disabled");
  295. }
  296. return p - buf;
  297. }
  298. #ifdef CONFIG_PM
  299. static int clks_sysdev_suspend(struct sys_device *dev, pm_message_t state)
  300. {
  301. static pm_message_t prev_state;
  302. struct clk *clkp;
  303. switch (state.event) {
  304. case PM_EVENT_ON:
  305. /* Resumeing from hibernation */
  306. if (prev_state.event == PM_EVENT_FREEZE) {
  307. list_for_each_entry(clkp, &clock_list, node)
  308. if (likely(clkp->ops)) {
  309. unsigned long rate = clkp->rate;
  310. if (likely(clkp->ops->set_parent))
  311. clkp->ops->set_parent(clkp,
  312. clkp->parent);
  313. if (likely(clkp->ops->set_rate))
  314. clkp->ops->set_rate(clkp,
  315. rate, NO_CHANGE);
  316. else if (likely(clkp->ops->recalc))
  317. clkp->ops->recalc(clkp);
  318. }
  319. }
  320. break;
  321. case PM_EVENT_FREEZE:
  322. break;
  323. case PM_EVENT_SUSPEND:
  324. break;
  325. }
  326. prev_state = state;
  327. return 0;
  328. }
  329. static int clks_sysdev_resume(struct sys_device *dev)
  330. {
  331. return clks_sysdev_suspend(dev, PMSG_ON);
  332. }
  333. static struct sysdev_class clks_sysdev_class = {
  334. .name = "clks",
  335. };
  336. static struct sysdev_driver clks_sysdev_driver = {
  337. .suspend = clks_sysdev_suspend,
  338. .resume = clks_sysdev_resume,
  339. };
  340. static struct sys_device clks_sysdev_dev = {
  341. .cls = &clks_sysdev_class,
  342. };
  343. static int __init clk_sysdev_init(void)
  344. {
  345. sysdev_class_register(&clks_sysdev_class);
  346. sysdev_driver_register(&clks_sysdev_class, &clks_sysdev_driver);
  347. sysdev_register(&clks_sysdev_dev);
  348. return 0;
  349. }
  350. subsys_initcall(clk_sysdev_init);
  351. #endif
  352. int __init clk_init(void)
  353. {
  354. int i, ret = 0;
  355. BUG_ON(!master_clk.rate);
  356. for (i = 0; i < ARRAY_SIZE(onchip_clocks); i++) {
  357. struct clk *clk = onchip_clocks[i];
  358. arch_init_clk_ops(&clk->ops, i);
  359. ret |= clk_register(clk);
  360. }
  361. ret |= arch_clk_init();
  362. /* Kick the child clocks.. */
  363. propagate_rate(&master_clk);
  364. propagate_rate(&bus_clk);
  365. return ret;
  366. }
  367. static int __init clk_proc_init(void)
  368. {
  369. struct proc_dir_entry *p;
  370. p = create_proc_read_entry("clocks", S_IRUSR, NULL,
  371. show_clocks, NULL);
  372. if (unlikely(!p))
  373. return -EINVAL;
  374. return 0;
  375. }
  376. subsys_initcall(clk_proc_init);