mmu_context.h 1.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960
  1. /*
  2. * include/asm-sh/cpu-sh4/mmu_context.h
  3. *
  4. * Copyright (C) 1999 Niibe Yutaka
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #ifndef __ASM_CPU_SH4_MMU_CONTEXT_H
  11. #define __ASM_CPU_SH4_MMU_CONTEXT_H
  12. #define MMU_PTEH 0xFF000000 /* Page table entry register HIGH */
  13. #define MMU_PTEL 0xFF000004 /* Page table entry register LOW */
  14. #define MMU_TTB 0xFF000008 /* Translation table base register */
  15. #define MMU_TEA 0xFF00000C /* TLB Exception Address */
  16. #define MMU_PTEA 0xFF000034 /* PTE assistance register */
  17. #define MMU_PTEAEX 0xFF00007C /* PTE ASID extension register */
  18. #define MMUCR 0xFF000010 /* MMU Control Register */
  19. #define MMU_UTLB_ADDRESS_ARRAY 0xF6000000
  20. #define MMU_UTLB_ADDRESS_ARRAY2 0xF6800000
  21. #define MMU_PAGE_ASSOC_BIT 0x80
  22. #define MMUCR_TI (1<<2)
  23. #if defined(CONFIG_32BIT) && defined(CONFIG_CPU_SUBTYPE_ST40)
  24. #define MMUCR_SE (1 << 4)
  25. #else
  26. #define MMUCR_SE (0)
  27. #endif
  28. #ifdef CONFIG_CPU_HAS_PTEAEX
  29. #define MMUCR_AEX (1 << 6)
  30. #else
  31. #define MMUCR_AEX (0)
  32. #endif
  33. #ifdef CONFIG_X2TLB
  34. #define MMUCR_ME (1 << 7)
  35. #else
  36. #define MMUCR_ME (0)
  37. #endif
  38. #ifdef CONFIG_SH_STORE_QUEUES
  39. #define MMUCR_SQMD (1 << 9)
  40. #else
  41. #define MMUCR_SQMD (0)
  42. #endif
  43. #define MMU_NTLB_ENTRIES 64
  44. #define MMU_CONTROL_INIT (0x05|MMUCR_SQMD|MMUCR_ME|MMUCR_SE|MMUCR_AEX)
  45. #define TRA 0xff000020
  46. #define EXPEVT 0xff000024
  47. #define INTEVT 0xff000028
  48. #endif /* __ASM_CPU_SH4_MMU_CONTEXT_H */