dma.h 1.0 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546
  1. #ifndef __ASM_CPU_SH3_DMA_H
  2. #define __ASM_CPU_SH3_DMA_H
  3. #if defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  4. defined(CONFIG_CPU_SUBTYPE_SH7721) || \
  5. defined(CONFIG_CPU_SUBTYPE_SH7710) || \
  6. defined(CONFIG_CPU_SUBTYPE_SH7712)
  7. #define SH_DMAC_BASE0 0xa4010020
  8. #else /* SH7705/06/07/09 */
  9. #define SH_DMAC_BASE0 0xa4000020
  10. #endif
  11. #define DMTE0_IRQ 48
  12. #define DMTE4_IRQ 76
  13. /* Definitions for the SuperH DMAC */
  14. #define TM_BURST 0x00000020
  15. #define TS_8 0x00000000
  16. #define TS_16 0x00000008
  17. #define TS_32 0x00000010
  18. #define TS_128 0x00000018
  19. #define CHCR_TS_MASK 0x18
  20. #define CHCR_TS_SHIFT 3
  21. #define DMAOR_INIT DMAOR_DME
  22. /*
  23. * The SuperH DMAC supports a number of transmit sizes, we list them here,
  24. * with their respective values as they appear in the CHCR registers.
  25. */
  26. enum {
  27. XMIT_SZ_8BIT,
  28. XMIT_SZ_16BIT,
  29. XMIT_SZ_32BIT,
  30. XMIT_SZ_128BIT,
  31. };
  32. static unsigned int ts_shift[] __maybe_unused = {
  33. [XMIT_SZ_8BIT] = 0,
  34. [XMIT_SZ_16BIT] = 1,
  35. [XMIT_SZ_32BIT] = 2,
  36. [XMIT_SZ_128BIT] = 4,
  37. };
  38. #endif /* __ASM_CPU_SH3_DMA_H */