math_efp.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720
  1. /*
  2. * arch/powerpc/math-emu/math_efp.c
  3. *
  4. * Copyright (C) 2006-2008 Freescale Semiconductor, Inc. All rights reserved.
  5. *
  6. * Author: Ebony Zhu, <ebony.zhu@freescale.com>
  7. * Yu Liu, <yu.liu@freescale.com>
  8. *
  9. * Derived from arch/alpha/math-emu/math.c
  10. * arch/powerpc/math-emu/math.c
  11. *
  12. * Description:
  13. * This file is the exception handler to make E500 SPE instructions
  14. * fully comply with IEEE-754 floating point standard.
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License
  18. * as published by the Free Software Foundation; either version
  19. * 2 of the License, or (at your option) any later version.
  20. */
  21. #include <linux/types.h>
  22. #include <asm/uaccess.h>
  23. #include <asm/reg.h>
  24. #define FP_EX_BOOKE_E500_SPE
  25. #include <asm/sfp-machine.h>
  26. #include <math-emu/soft-fp.h>
  27. #include <math-emu/single.h>
  28. #include <math-emu/double.h>
  29. #define EFAPU 0x4
  30. #define VCT 0x4
  31. #define SPFP 0x6
  32. #define DPFP 0x7
  33. #define EFSADD 0x2c0
  34. #define EFSSUB 0x2c1
  35. #define EFSABS 0x2c4
  36. #define EFSNABS 0x2c5
  37. #define EFSNEG 0x2c6
  38. #define EFSMUL 0x2c8
  39. #define EFSDIV 0x2c9
  40. #define EFSCMPGT 0x2cc
  41. #define EFSCMPLT 0x2cd
  42. #define EFSCMPEQ 0x2ce
  43. #define EFSCFD 0x2cf
  44. #define EFSCFSI 0x2d1
  45. #define EFSCTUI 0x2d4
  46. #define EFSCTSI 0x2d5
  47. #define EFSCTUF 0x2d6
  48. #define EFSCTSF 0x2d7
  49. #define EFSCTUIZ 0x2d8
  50. #define EFSCTSIZ 0x2da
  51. #define EVFSADD 0x280
  52. #define EVFSSUB 0x281
  53. #define EVFSABS 0x284
  54. #define EVFSNABS 0x285
  55. #define EVFSNEG 0x286
  56. #define EVFSMUL 0x288
  57. #define EVFSDIV 0x289
  58. #define EVFSCMPGT 0x28c
  59. #define EVFSCMPLT 0x28d
  60. #define EVFSCMPEQ 0x28e
  61. #define EVFSCTUI 0x294
  62. #define EVFSCTSI 0x295
  63. #define EVFSCTUF 0x296
  64. #define EVFSCTSF 0x297
  65. #define EVFSCTUIZ 0x298
  66. #define EVFSCTSIZ 0x29a
  67. #define EFDADD 0x2e0
  68. #define EFDSUB 0x2e1
  69. #define EFDABS 0x2e4
  70. #define EFDNABS 0x2e5
  71. #define EFDNEG 0x2e6
  72. #define EFDMUL 0x2e8
  73. #define EFDDIV 0x2e9
  74. #define EFDCTUIDZ 0x2ea
  75. #define EFDCTSIDZ 0x2eb
  76. #define EFDCMPGT 0x2ec
  77. #define EFDCMPLT 0x2ed
  78. #define EFDCMPEQ 0x2ee
  79. #define EFDCFS 0x2ef
  80. #define EFDCTUI 0x2f4
  81. #define EFDCTSI 0x2f5
  82. #define EFDCTUF 0x2f6
  83. #define EFDCTSF 0x2f7
  84. #define EFDCTUIZ 0x2f8
  85. #define EFDCTSIZ 0x2fa
  86. #define AB 2
  87. #define XA 3
  88. #define XB 4
  89. #define XCR 5
  90. #define NOTYPE 0
  91. #define SIGN_BIT_S (1UL << 31)
  92. #define SIGN_BIT_D (1ULL << 63)
  93. #define FP_EX_MASK (FP_EX_INEXACT | FP_EX_INVALID | FP_EX_DIVZERO | \
  94. FP_EX_UNDERFLOW | FP_EX_OVERFLOW)
  95. union dw_union {
  96. u64 dp[1];
  97. u32 wp[2];
  98. };
  99. static unsigned long insn_type(unsigned long speinsn)
  100. {
  101. unsigned long ret = NOTYPE;
  102. switch (speinsn & 0x7ff) {
  103. case EFSABS: ret = XA; break;
  104. case EFSADD: ret = AB; break;
  105. case EFSCFD: ret = XB; break;
  106. case EFSCMPEQ: ret = XCR; break;
  107. case EFSCMPGT: ret = XCR; break;
  108. case EFSCMPLT: ret = XCR; break;
  109. case EFSCTSF: ret = XB; break;
  110. case EFSCTSI: ret = XB; break;
  111. case EFSCTSIZ: ret = XB; break;
  112. case EFSCTUF: ret = XB; break;
  113. case EFSCTUI: ret = XB; break;
  114. case EFSCTUIZ: ret = XB; break;
  115. case EFSDIV: ret = AB; break;
  116. case EFSMUL: ret = AB; break;
  117. case EFSNABS: ret = XA; break;
  118. case EFSNEG: ret = XA; break;
  119. case EFSSUB: ret = AB; break;
  120. case EFSCFSI: ret = XB; break;
  121. case EVFSABS: ret = XA; break;
  122. case EVFSADD: ret = AB; break;
  123. case EVFSCMPEQ: ret = XCR; break;
  124. case EVFSCMPGT: ret = XCR; break;
  125. case EVFSCMPLT: ret = XCR; break;
  126. case EVFSCTSF: ret = XB; break;
  127. case EVFSCTSI: ret = XB; break;
  128. case EVFSCTSIZ: ret = XB; break;
  129. case EVFSCTUF: ret = XB; break;
  130. case EVFSCTUI: ret = XB; break;
  131. case EVFSCTUIZ: ret = XB; break;
  132. case EVFSDIV: ret = AB; break;
  133. case EVFSMUL: ret = AB; break;
  134. case EVFSNABS: ret = XA; break;
  135. case EVFSNEG: ret = XA; break;
  136. case EVFSSUB: ret = AB; break;
  137. case EFDABS: ret = XA; break;
  138. case EFDADD: ret = AB; break;
  139. case EFDCFS: ret = XB; break;
  140. case EFDCMPEQ: ret = XCR; break;
  141. case EFDCMPGT: ret = XCR; break;
  142. case EFDCMPLT: ret = XCR; break;
  143. case EFDCTSF: ret = XB; break;
  144. case EFDCTSI: ret = XB; break;
  145. case EFDCTSIDZ: ret = XB; break;
  146. case EFDCTSIZ: ret = XB; break;
  147. case EFDCTUF: ret = XB; break;
  148. case EFDCTUI: ret = XB; break;
  149. case EFDCTUIDZ: ret = XB; break;
  150. case EFDCTUIZ: ret = XB; break;
  151. case EFDDIV: ret = AB; break;
  152. case EFDMUL: ret = AB; break;
  153. case EFDNABS: ret = XA; break;
  154. case EFDNEG: ret = XA; break;
  155. case EFDSUB: ret = AB; break;
  156. default:
  157. printk(KERN_ERR "\nOoops! SPE instruction no type found.");
  158. printk(KERN_ERR "\ninst code: %08lx\n", speinsn);
  159. }
  160. return ret;
  161. }
  162. int do_spe_mathemu(struct pt_regs *regs)
  163. {
  164. FP_DECL_EX;
  165. int IR, cmp;
  166. unsigned long type, func, fc, fa, fb, src, speinsn;
  167. union dw_union vc, va, vb;
  168. if (get_user(speinsn, (unsigned int __user *) regs->nip))
  169. return -EFAULT;
  170. if ((speinsn >> 26) != EFAPU)
  171. return -EINVAL; /* not an spe instruction */
  172. type = insn_type(speinsn);
  173. if (type == NOTYPE)
  174. return -ENOSYS;
  175. func = speinsn & 0x7ff;
  176. fc = (speinsn >> 21) & 0x1f;
  177. fa = (speinsn >> 16) & 0x1f;
  178. fb = (speinsn >> 11) & 0x1f;
  179. src = (speinsn >> 5) & 0x7;
  180. vc.wp[0] = current->thread.evr[fc];
  181. vc.wp[1] = regs->gpr[fc];
  182. va.wp[0] = current->thread.evr[fa];
  183. va.wp[1] = regs->gpr[fa];
  184. vb.wp[0] = current->thread.evr[fb];
  185. vb.wp[1] = regs->gpr[fb];
  186. __FPU_FPSCR = mfspr(SPRN_SPEFSCR);
  187. #ifdef DEBUG
  188. printk("speinsn:%08lx spefscr:%08lx\n", speinsn, __FPU_FPSCR);
  189. printk("vc: %08x %08x\n", vc.wp[0], vc.wp[1]);
  190. printk("va: %08x %08x\n", va.wp[0], va.wp[1]);
  191. printk("vb: %08x %08x\n", vb.wp[0], vb.wp[1]);
  192. #endif
  193. switch (src) {
  194. case SPFP: {
  195. FP_DECL_S(SA); FP_DECL_S(SB); FP_DECL_S(SR);
  196. switch (type) {
  197. case AB:
  198. case XCR:
  199. FP_UNPACK_SP(SA, va.wp + 1);
  200. case XB:
  201. FP_UNPACK_SP(SB, vb.wp + 1);
  202. break;
  203. case XA:
  204. FP_UNPACK_SP(SA, va.wp + 1);
  205. break;
  206. }
  207. #ifdef DEBUG
  208. printk("SA: %ld %08lx %ld (%ld)\n", SA_s, SA_f, SA_e, SA_c);
  209. printk("SB: %ld %08lx %ld (%ld)\n", SB_s, SB_f, SB_e, SB_c);
  210. #endif
  211. switch (func) {
  212. case EFSABS:
  213. vc.wp[1] = va.wp[1] & ~SIGN_BIT_S;
  214. goto update_regs;
  215. case EFSNABS:
  216. vc.wp[1] = va.wp[1] | SIGN_BIT_S;
  217. goto update_regs;
  218. case EFSNEG:
  219. vc.wp[1] = va.wp[1] ^ SIGN_BIT_S;
  220. goto update_regs;
  221. case EFSADD:
  222. FP_ADD_S(SR, SA, SB);
  223. goto pack_s;
  224. case EFSSUB:
  225. FP_SUB_S(SR, SA, SB);
  226. goto pack_s;
  227. case EFSMUL:
  228. FP_MUL_S(SR, SA, SB);
  229. goto pack_s;
  230. case EFSDIV:
  231. FP_DIV_S(SR, SA, SB);
  232. goto pack_s;
  233. case EFSCMPEQ:
  234. cmp = 0;
  235. goto cmp_s;
  236. case EFSCMPGT:
  237. cmp = 1;
  238. goto cmp_s;
  239. case EFSCMPLT:
  240. cmp = -1;
  241. goto cmp_s;
  242. case EFSCTSF:
  243. case EFSCTUF:
  244. if (!((vb.wp[1] >> 23) == 0xff && ((vb.wp[1] & 0x7fffff) > 0))) {
  245. /* NaN */
  246. if (((vb.wp[1] >> 23) & 0xff) == 0) {
  247. /* denorm */
  248. vc.wp[1] = 0x0;
  249. } else if ((vb.wp[1] >> 31) == 0) {
  250. /* positive normal */
  251. vc.wp[1] = (func == EFSCTSF) ?
  252. 0x7fffffff : 0xffffffff;
  253. } else { /* negative normal */
  254. vc.wp[1] = (func == EFSCTSF) ?
  255. 0x80000000 : 0x0;
  256. }
  257. } else { /* rB is NaN */
  258. vc.wp[1] = 0x0;
  259. }
  260. goto update_regs;
  261. case EFSCFD: {
  262. FP_DECL_D(DB);
  263. FP_CLEAR_EXCEPTIONS;
  264. FP_UNPACK_DP(DB, vb.dp);
  265. #ifdef DEBUG
  266. printk("DB: %ld %08lx %08lx %ld (%ld)\n",
  267. DB_s, DB_f1, DB_f0, DB_e, DB_c);
  268. #endif
  269. FP_CONV(S, D, 1, 2, SR, DB);
  270. goto pack_s;
  271. }
  272. case EFSCTSI:
  273. case EFSCTSIZ:
  274. case EFSCTUI:
  275. case EFSCTUIZ:
  276. if (func & 0x4) {
  277. _FP_ROUND(1, SB);
  278. } else {
  279. _FP_ROUND_ZERO(1, SB);
  280. }
  281. FP_TO_INT_S(vc.wp[1], SB, 32, ((func & 0x3) != 0));
  282. goto update_regs;
  283. default:
  284. goto illegal;
  285. }
  286. break;
  287. pack_s:
  288. #ifdef DEBUG
  289. printk("SR: %ld %08lx %ld (%ld)\n", SR_s, SR_f, SR_e, SR_c);
  290. #endif
  291. FP_PACK_SP(vc.wp + 1, SR);
  292. goto update_regs;
  293. cmp_s:
  294. FP_CMP_S(IR, SA, SB, 3);
  295. if (IR == 3 && (FP_ISSIGNAN_S(SA) || FP_ISSIGNAN_S(SB)))
  296. FP_SET_EXCEPTION(FP_EX_INVALID);
  297. if (IR == cmp) {
  298. IR = 0x4;
  299. } else {
  300. IR = 0;
  301. }
  302. goto update_ccr;
  303. }
  304. case DPFP: {
  305. FP_DECL_D(DA); FP_DECL_D(DB); FP_DECL_D(DR);
  306. switch (type) {
  307. case AB:
  308. case XCR:
  309. FP_UNPACK_DP(DA, va.dp);
  310. case XB:
  311. FP_UNPACK_DP(DB, vb.dp);
  312. break;
  313. case XA:
  314. FP_UNPACK_DP(DA, va.dp);
  315. break;
  316. }
  317. #ifdef DEBUG
  318. printk("DA: %ld %08lx %08lx %ld (%ld)\n",
  319. DA_s, DA_f1, DA_f0, DA_e, DA_c);
  320. printk("DB: %ld %08lx %08lx %ld (%ld)\n",
  321. DB_s, DB_f1, DB_f0, DB_e, DB_c);
  322. #endif
  323. switch (func) {
  324. case EFDABS:
  325. vc.dp[0] = va.dp[0] & ~SIGN_BIT_D;
  326. goto update_regs;
  327. case EFDNABS:
  328. vc.dp[0] = va.dp[0] | SIGN_BIT_D;
  329. goto update_regs;
  330. case EFDNEG:
  331. vc.dp[0] = va.dp[0] ^ SIGN_BIT_D;
  332. goto update_regs;
  333. case EFDADD:
  334. FP_ADD_D(DR, DA, DB);
  335. goto pack_d;
  336. case EFDSUB:
  337. FP_SUB_D(DR, DA, DB);
  338. goto pack_d;
  339. case EFDMUL:
  340. FP_MUL_D(DR, DA, DB);
  341. goto pack_d;
  342. case EFDDIV:
  343. FP_DIV_D(DR, DA, DB);
  344. goto pack_d;
  345. case EFDCMPEQ:
  346. cmp = 0;
  347. goto cmp_d;
  348. case EFDCMPGT:
  349. cmp = 1;
  350. goto cmp_d;
  351. case EFDCMPLT:
  352. cmp = -1;
  353. goto cmp_d;
  354. case EFDCTSF:
  355. case EFDCTUF:
  356. if (!((vb.wp[0] >> 20) == 0x7ff &&
  357. ((vb.wp[0] & 0xfffff) > 0 || (vb.wp[1] > 0)))) {
  358. /* not a NaN */
  359. if (((vb.wp[0] >> 20) & 0x7ff) == 0) {
  360. /* denorm */
  361. vc.wp[1] = 0x0;
  362. } else if ((vb.wp[0] >> 31) == 0) {
  363. /* positive normal */
  364. vc.wp[1] = (func == EFDCTSF) ?
  365. 0x7fffffff : 0xffffffff;
  366. } else { /* negative normal */
  367. vc.wp[1] = (func == EFDCTSF) ?
  368. 0x80000000 : 0x0;
  369. }
  370. } else { /* NaN */
  371. vc.wp[1] = 0x0;
  372. }
  373. goto update_regs;
  374. case EFDCFS: {
  375. FP_DECL_S(SB);
  376. FP_CLEAR_EXCEPTIONS;
  377. FP_UNPACK_SP(SB, vb.wp + 1);
  378. #ifdef DEBUG
  379. printk("SB: %ld %08lx %ld (%ld)\n",
  380. SB_s, SB_f, SB_e, SB_c);
  381. #endif
  382. FP_CONV(D, S, 2, 1, DR, SB);
  383. goto pack_d;
  384. }
  385. case EFDCTUIDZ:
  386. case EFDCTSIDZ:
  387. _FP_ROUND_ZERO(2, DB);
  388. FP_TO_INT_D(vc.dp[0], DB, 64, ((func & 0x1) == 0));
  389. goto update_regs;
  390. case EFDCTUI:
  391. case EFDCTSI:
  392. case EFDCTUIZ:
  393. case EFDCTSIZ:
  394. if (func & 0x4) {
  395. _FP_ROUND(2, DB);
  396. } else {
  397. _FP_ROUND_ZERO(2, DB);
  398. }
  399. FP_TO_INT_D(vc.wp[1], DB, 32, ((func & 0x3) != 0));
  400. goto update_regs;
  401. default:
  402. goto illegal;
  403. }
  404. break;
  405. pack_d:
  406. #ifdef DEBUG
  407. printk("DR: %ld %08lx %08lx %ld (%ld)\n",
  408. DR_s, DR_f1, DR_f0, DR_e, DR_c);
  409. #endif
  410. FP_PACK_DP(vc.dp, DR);
  411. goto update_regs;
  412. cmp_d:
  413. FP_CMP_D(IR, DA, DB, 3);
  414. if (IR == 3 && (FP_ISSIGNAN_D(DA) || FP_ISSIGNAN_D(DB)))
  415. FP_SET_EXCEPTION(FP_EX_INVALID);
  416. if (IR == cmp) {
  417. IR = 0x4;
  418. } else {
  419. IR = 0;
  420. }
  421. goto update_ccr;
  422. }
  423. case VCT: {
  424. FP_DECL_S(SA0); FP_DECL_S(SB0); FP_DECL_S(SR0);
  425. FP_DECL_S(SA1); FP_DECL_S(SB1); FP_DECL_S(SR1);
  426. int IR0, IR1;
  427. switch (type) {
  428. case AB:
  429. case XCR:
  430. FP_UNPACK_SP(SA0, va.wp);
  431. FP_UNPACK_SP(SA1, va.wp + 1);
  432. case XB:
  433. FP_UNPACK_SP(SB0, vb.wp);
  434. FP_UNPACK_SP(SB1, vb.wp + 1);
  435. break;
  436. case XA:
  437. FP_UNPACK_SP(SA0, va.wp);
  438. FP_UNPACK_SP(SA1, va.wp + 1);
  439. break;
  440. }
  441. #ifdef DEBUG
  442. printk("SA0: %ld %08lx %ld (%ld)\n", SA0_s, SA0_f, SA0_e, SA0_c);
  443. printk("SA1: %ld %08lx %ld (%ld)\n", SA1_s, SA1_f, SA1_e, SA1_c);
  444. printk("SB0: %ld %08lx %ld (%ld)\n", SB0_s, SB0_f, SB0_e, SB0_c);
  445. printk("SB1: %ld %08lx %ld (%ld)\n", SB1_s, SB1_f, SB1_e, SB1_c);
  446. #endif
  447. switch (func) {
  448. case EVFSABS:
  449. vc.wp[0] = va.wp[0] & ~SIGN_BIT_S;
  450. vc.wp[1] = va.wp[1] & ~SIGN_BIT_S;
  451. goto update_regs;
  452. case EVFSNABS:
  453. vc.wp[0] = va.wp[0] | SIGN_BIT_S;
  454. vc.wp[1] = va.wp[1] | SIGN_BIT_S;
  455. goto update_regs;
  456. case EVFSNEG:
  457. vc.wp[0] = va.wp[0] ^ SIGN_BIT_S;
  458. vc.wp[1] = va.wp[1] ^ SIGN_BIT_S;
  459. goto update_regs;
  460. case EVFSADD:
  461. FP_ADD_S(SR0, SA0, SB0);
  462. FP_ADD_S(SR1, SA1, SB1);
  463. goto pack_vs;
  464. case EVFSSUB:
  465. FP_SUB_S(SR0, SA0, SB0);
  466. FP_SUB_S(SR1, SA1, SB1);
  467. goto pack_vs;
  468. case EVFSMUL:
  469. FP_MUL_S(SR0, SA0, SB0);
  470. FP_MUL_S(SR1, SA1, SB1);
  471. goto pack_vs;
  472. case EVFSDIV:
  473. FP_DIV_S(SR0, SA0, SB0);
  474. FP_DIV_S(SR1, SA1, SB1);
  475. goto pack_vs;
  476. case EVFSCMPEQ:
  477. cmp = 0;
  478. goto cmp_vs;
  479. case EVFSCMPGT:
  480. cmp = 1;
  481. goto cmp_vs;
  482. case EVFSCMPLT:
  483. cmp = -1;
  484. goto cmp_vs;
  485. case EVFSCTSF:
  486. __asm__ __volatile__ ("mtspr 512, %4\n"
  487. "efsctsf %0, %2\n"
  488. "efsctsf %1, %3\n"
  489. : "=r" (vc.wp[0]), "=r" (vc.wp[1])
  490. : "r" (vb.wp[0]), "r" (vb.wp[1]), "r" (0));
  491. goto update_regs;
  492. case EVFSCTUF:
  493. __asm__ __volatile__ ("mtspr 512, %4\n"
  494. "efsctuf %0, %2\n"
  495. "efsctuf %1, %3\n"
  496. : "=r" (vc.wp[0]), "=r" (vc.wp[1])
  497. : "r" (vb.wp[0]), "r" (vb.wp[1]), "r" (0));
  498. goto update_regs;
  499. case EVFSCTUI:
  500. case EVFSCTSI:
  501. case EVFSCTUIZ:
  502. case EVFSCTSIZ:
  503. if (func & 0x4) {
  504. _FP_ROUND(1, SB0);
  505. _FP_ROUND(1, SB1);
  506. } else {
  507. _FP_ROUND_ZERO(1, SB0);
  508. _FP_ROUND_ZERO(1, SB1);
  509. }
  510. FP_TO_INT_S(vc.wp[0], SB0, 32, ((func & 0x3) != 0));
  511. FP_TO_INT_S(vc.wp[1], SB1, 32, ((func & 0x3) != 0));
  512. goto update_regs;
  513. default:
  514. goto illegal;
  515. }
  516. break;
  517. pack_vs:
  518. #ifdef DEBUG
  519. printk("SR0: %ld %08lx %ld (%ld)\n", SR0_s, SR0_f, SR0_e, SR0_c);
  520. printk("SR1: %ld %08lx %ld (%ld)\n", SR1_s, SR1_f, SR1_e, SR1_c);
  521. #endif
  522. FP_PACK_SP(vc.wp, SR0);
  523. FP_PACK_SP(vc.wp + 1, SR1);
  524. goto update_regs;
  525. cmp_vs:
  526. {
  527. int ch, cl;
  528. FP_CMP_S(IR0, SA0, SB0, 3);
  529. FP_CMP_S(IR1, SA1, SB1, 3);
  530. if (IR0 == 3 && (FP_ISSIGNAN_S(SA0) || FP_ISSIGNAN_S(SB0)))
  531. FP_SET_EXCEPTION(FP_EX_INVALID);
  532. if (IR1 == 3 && (FP_ISSIGNAN_S(SA1) || FP_ISSIGNAN_S(SB1)))
  533. FP_SET_EXCEPTION(FP_EX_INVALID);
  534. ch = (IR0 == cmp) ? 1 : 0;
  535. cl = (IR1 == cmp) ? 1 : 0;
  536. IR = (ch << 3) | (cl << 2) | ((ch | cl) << 1) |
  537. ((ch & cl) << 0);
  538. goto update_ccr;
  539. }
  540. }
  541. default:
  542. return -EINVAL;
  543. }
  544. update_ccr:
  545. regs->ccr &= ~(15 << ((7 - ((speinsn >> 23) & 0x7)) << 2));
  546. regs->ccr |= (IR << ((7 - ((speinsn >> 23) & 0x7)) << 2));
  547. update_regs:
  548. __FPU_FPSCR &= ~FP_EX_MASK;
  549. __FPU_FPSCR |= (FP_CUR_EXCEPTIONS & FP_EX_MASK);
  550. mtspr(SPRN_SPEFSCR, __FPU_FPSCR);
  551. current->thread.evr[fc] = vc.wp[0];
  552. regs->gpr[fc] = vc.wp[1];
  553. #ifdef DEBUG
  554. printk("ccr = %08lx\n", regs->ccr);
  555. printk("cur exceptions = %08x spefscr = %08lx\n",
  556. FP_CUR_EXCEPTIONS, __FPU_FPSCR);
  557. printk("vc: %08x %08x\n", vc.wp[0], vc.wp[1]);
  558. printk("va: %08x %08x\n", va.wp[0], va.wp[1]);
  559. printk("vb: %08x %08x\n", vb.wp[0], vb.wp[1]);
  560. #endif
  561. return 0;
  562. illegal:
  563. printk(KERN_ERR "\nOoops! IEEE-754 compliance handler encountered un-supported instruction.\ninst code: %08lx\n", speinsn);
  564. return -ENOSYS;
  565. }
  566. int speround_handler(struct pt_regs *regs)
  567. {
  568. union dw_union fgpr;
  569. int s_lo, s_hi;
  570. unsigned long speinsn, type, fc;
  571. if (get_user(speinsn, (unsigned int __user *) regs->nip))
  572. return -EFAULT;
  573. if ((speinsn >> 26) != 4)
  574. return -EINVAL; /* not an spe instruction */
  575. type = insn_type(speinsn & 0x7ff);
  576. if (type == XCR) return -ENOSYS;
  577. fc = (speinsn >> 21) & 0x1f;
  578. s_lo = regs->gpr[fc] & SIGN_BIT_S;
  579. s_hi = current->thread.evr[fc] & SIGN_BIT_S;
  580. fgpr.wp[0] = current->thread.evr[fc];
  581. fgpr.wp[1] = regs->gpr[fc];
  582. __FPU_FPSCR = mfspr(SPRN_SPEFSCR);
  583. switch ((speinsn >> 5) & 0x7) {
  584. /* Since SPE instructions on E500 core can handle round to nearest
  585. * and round toward zero with IEEE-754 complied, we just need
  586. * to handle round toward +Inf and round toward -Inf by software.
  587. */
  588. case SPFP:
  589. if ((FP_ROUNDMODE) == FP_RND_PINF) {
  590. if (!s_lo) fgpr.wp[1]++; /* Z > 0, choose Z1 */
  591. } else { /* round to -Inf */
  592. if (s_lo) fgpr.wp[1]++; /* Z < 0, choose Z2 */
  593. }
  594. break;
  595. case DPFP:
  596. if (FP_ROUNDMODE == FP_RND_PINF) {
  597. if (!s_hi) fgpr.dp[0]++; /* Z > 0, choose Z1 */
  598. } else { /* round to -Inf */
  599. if (s_hi) fgpr.dp[0]++; /* Z < 0, choose Z2 */
  600. }
  601. break;
  602. case VCT:
  603. if (FP_ROUNDMODE == FP_RND_PINF) {
  604. if (!s_lo) fgpr.wp[1]++; /* Z_low > 0, choose Z1 */
  605. if (!s_hi) fgpr.wp[0]++; /* Z_high word > 0, choose Z1 */
  606. } else { /* round to -Inf */
  607. if (s_lo) fgpr.wp[1]++; /* Z_low < 0, choose Z2 */
  608. if (s_hi) fgpr.wp[0]++; /* Z_high < 0, choose Z2 */
  609. }
  610. break;
  611. default:
  612. return -EINVAL;
  613. }
  614. current->thread.evr[fc] = fgpr.wp[0];
  615. regs->gpr[fc] = fgpr.wp[1];
  616. return 0;
  617. }