traps.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288
  1. /*
  2. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version
  7. * 2 of the License, or (at your option) any later version.
  8. *
  9. * Modified by Cort Dougan (cort@cs.nmt.edu)
  10. * and Paul Mackerras (paulus@samba.org)
  11. */
  12. /*
  13. * This file handles the architecture-dependent parts of hardware exceptions
  14. */
  15. #include <linux/errno.h>
  16. #include <linux/sched.h>
  17. #include <linux/kernel.h>
  18. #include <linux/mm.h>
  19. #include <linux/stddef.h>
  20. #include <linux/unistd.h>
  21. #include <linux/ptrace.h>
  22. #include <linux/slab.h>
  23. #include <linux/user.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/init.h>
  26. #include <linux/module.h>
  27. #include <linux/prctl.h>
  28. #include <linux/delay.h>
  29. #include <linux/kprobes.h>
  30. #include <linux/kexec.h>
  31. #include <linux/backlight.h>
  32. #include <linux/bug.h>
  33. #include <linux/kdebug.h>
  34. #include <asm/pgtable.h>
  35. #include <asm/uaccess.h>
  36. #include <asm/system.h>
  37. #include <asm/io.h>
  38. #include <asm/machdep.h>
  39. #include <asm/rtas.h>
  40. #include <asm/pmc.h>
  41. #ifdef CONFIG_PPC32
  42. #include <asm/reg.h>
  43. #endif
  44. #ifdef CONFIG_PMAC_BACKLIGHT
  45. #include <asm/backlight.h>
  46. #endif
  47. #ifdef CONFIG_PPC64
  48. #include <asm/firmware.h>
  49. #include <asm/processor.h>
  50. #endif
  51. #include <asm/kexec.h>
  52. #include <asm/ppc-opcode.h>
  53. #ifdef CONFIG_FSL_BOOKE
  54. #include <asm/dbell.h>
  55. #endif
  56. #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC)
  57. int (*__debugger)(struct pt_regs *regs);
  58. int (*__debugger_ipi)(struct pt_regs *regs);
  59. int (*__debugger_bpt)(struct pt_regs *regs);
  60. int (*__debugger_sstep)(struct pt_regs *regs);
  61. int (*__debugger_iabr_match)(struct pt_regs *regs);
  62. int (*__debugger_dabr_match)(struct pt_regs *regs);
  63. int (*__debugger_fault_handler)(struct pt_regs *regs);
  64. EXPORT_SYMBOL(__debugger);
  65. EXPORT_SYMBOL(__debugger_ipi);
  66. EXPORT_SYMBOL(__debugger_bpt);
  67. EXPORT_SYMBOL(__debugger_sstep);
  68. EXPORT_SYMBOL(__debugger_iabr_match);
  69. EXPORT_SYMBOL(__debugger_dabr_match);
  70. EXPORT_SYMBOL(__debugger_fault_handler);
  71. #endif
  72. /*
  73. * Trap & Exception support
  74. */
  75. #ifdef CONFIG_PMAC_BACKLIGHT
  76. static void pmac_backlight_unblank(void)
  77. {
  78. mutex_lock(&pmac_backlight_mutex);
  79. if (pmac_backlight) {
  80. struct backlight_properties *props;
  81. props = &pmac_backlight->props;
  82. props->brightness = props->max_brightness;
  83. props->power = FB_BLANK_UNBLANK;
  84. backlight_update_status(pmac_backlight);
  85. }
  86. mutex_unlock(&pmac_backlight_mutex);
  87. }
  88. #else
  89. static inline void pmac_backlight_unblank(void) { }
  90. #endif
  91. int die(const char *str, struct pt_regs *regs, long err)
  92. {
  93. static struct {
  94. spinlock_t lock;
  95. u32 lock_owner;
  96. int lock_owner_depth;
  97. } die = {
  98. .lock = __SPIN_LOCK_UNLOCKED(die.lock),
  99. .lock_owner = -1,
  100. .lock_owner_depth = 0
  101. };
  102. static int die_counter;
  103. unsigned long flags;
  104. if (debugger(regs))
  105. return 1;
  106. oops_enter();
  107. if (die.lock_owner != raw_smp_processor_id()) {
  108. console_verbose();
  109. spin_lock_irqsave(&die.lock, flags);
  110. die.lock_owner = smp_processor_id();
  111. die.lock_owner_depth = 0;
  112. bust_spinlocks(1);
  113. if (machine_is(powermac))
  114. pmac_backlight_unblank();
  115. } else {
  116. local_save_flags(flags);
  117. }
  118. if (++die.lock_owner_depth < 3) {
  119. printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
  120. #ifdef CONFIG_PREEMPT
  121. printk("PREEMPT ");
  122. #endif
  123. #ifdef CONFIG_SMP
  124. printk("SMP NR_CPUS=%d ", NR_CPUS);
  125. #endif
  126. #ifdef CONFIG_DEBUG_PAGEALLOC
  127. printk("DEBUG_PAGEALLOC ");
  128. #endif
  129. #ifdef CONFIG_NUMA
  130. printk("NUMA ");
  131. #endif
  132. printk("%s\n", ppc_md.name ? ppc_md.name : "");
  133. print_modules();
  134. show_regs(regs);
  135. } else {
  136. printk("Recursive die() failure, output suppressed\n");
  137. }
  138. bust_spinlocks(0);
  139. die.lock_owner = -1;
  140. add_taint(TAINT_DIE);
  141. spin_unlock_irqrestore(&die.lock, flags);
  142. if (kexec_should_crash(current) ||
  143. kexec_sr_activated(smp_processor_id()))
  144. crash_kexec(regs);
  145. crash_kexec_secondary(regs);
  146. if (in_interrupt())
  147. panic("Fatal exception in interrupt");
  148. if (panic_on_oops)
  149. panic("Fatal exception");
  150. oops_exit();
  151. do_exit(err);
  152. return 0;
  153. }
  154. void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
  155. {
  156. siginfo_t info;
  157. const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \
  158. "at %08lx nip %08lx lr %08lx code %x\n";
  159. const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \
  160. "at %016lx nip %016lx lr %016lx code %x\n";
  161. if (!user_mode(regs)) {
  162. if (die("Exception in kernel mode", regs, signr))
  163. return;
  164. } else if (show_unhandled_signals &&
  165. unhandled_signal(current, signr) &&
  166. printk_ratelimit()) {
  167. printk(regs->msr & MSR_SF ? fmt64 : fmt32,
  168. current->comm, current->pid, signr,
  169. addr, regs->nip, regs->link, code);
  170. }
  171. memset(&info, 0, sizeof(info));
  172. info.si_signo = signr;
  173. info.si_code = code;
  174. info.si_addr = (void __user *) addr;
  175. force_sig_info(signr, &info, current);
  176. /*
  177. * Init gets no signals that it doesn't have a handler for.
  178. * That's all very well, but if it has caused a synchronous
  179. * exception and we ignore the resulting signal, it will just
  180. * generate the same exception over and over again and we get
  181. * nowhere. Better to kill it and let the kernel panic.
  182. */
  183. if (is_global_init(current)) {
  184. __sighandler_t handler;
  185. spin_lock_irq(&current->sighand->siglock);
  186. handler = current->sighand->action[signr-1].sa.sa_handler;
  187. spin_unlock_irq(&current->sighand->siglock);
  188. if (handler == SIG_DFL) {
  189. /* init has generated a synchronous exception
  190. and it doesn't have a handler for the signal */
  191. printk(KERN_CRIT "init has generated signal %d "
  192. "but has no handler for it\n", signr);
  193. do_exit(signr);
  194. }
  195. }
  196. }
  197. #ifdef CONFIG_PPC64
  198. void system_reset_exception(struct pt_regs *regs)
  199. {
  200. /* See if any machine dependent calls */
  201. if (ppc_md.system_reset_exception) {
  202. if (ppc_md.system_reset_exception(regs))
  203. return;
  204. }
  205. #ifdef CONFIG_KEXEC
  206. cpu_set(smp_processor_id(), cpus_in_sr);
  207. #endif
  208. die("System Reset", regs, SIGABRT);
  209. /*
  210. * Some CPUs when released from the debugger will execute this path.
  211. * These CPUs entered the debugger via a soft-reset. If the CPU was
  212. * hung before entering the debugger it will return to the hung
  213. * state when exiting this function. This causes a problem in
  214. * kdump since the hung CPU(s) will not respond to the IPI sent
  215. * from kdump. To prevent the problem we call crash_kexec_secondary()
  216. * here. If a kdump had not been initiated or we exit the debugger
  217. * with the "exit and recover" command (x) crash_kexec_secondary()
  218. * will return after 5ms and the CPU returns to its previous state.
  219. */
  220. crash_kexec_secondary(regs);
  221. /* Must die if the interrupt is not recoverable */
  222. if (!(regs->msr & MSR_RI))
  223. panic("Unrecoverable System Reset");
  224. /* What should we do here? We could issue a shutdown or hard reset. */
  225. }
  226. #endif
  227. /*
  228. * I/O accesses can cause machine checks on powermacs.
  229. * Check if the NIP corresponds to the address of a sync
  230. * instruction for which there is an entry in the exception
  231. * table.
  232. * Note that the 601 only takes a machine check on TEA
  233. * (transfer error ack) signal assertion, and does not
  234. * set any of the top 16 bits of SRR1.
  235. * -- paulus.
  236. */
  237. static inline int check_io_access(struct pt_regs *regs)
  238. {
  239. #ifdef CONFIG_PPC32
  240. unsigned long msr = regs->msr;
  241. const struct exception_table_entry *entry;
  242. unsigned int *nip = (unsigned int *)regs->nip;
  243. if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
  244. && (entry = search_exception_tables(regs->nip)) != NULL) {
  245. /*
  246. * Check that it's a sync instruction, or somewhere
  247. * in the twi; isync; nop sequence that inb/inw/inl uses.
  248. * As the address is in the exception table
  249. * we should be able to read the instr there.
  250. * For the debug message, we look at the preceding
  251. * load or store.
  252. */
  253. if (*nip == 0x60000000) /* nop */
  254. nip -= 2;
  255. else if (*nip == 0x4c00012c) /* isync */
  256. --nip;
  257. if (*nip == 0x7c0004ac || (*nip >> 26) == 3) {
  258. /* sync or twi */
  259. unsigned int rb;
  260. --nip;
  261. rb = (*nip >> 11) & 0x1f;
  262. printk(KERN_DEBUG "%s bad port %lx at %p\n",
  263. (*nip & 0x100)? "OUT to": "IN from",
  264. regs->gpr[rb] - _IO_BASE, nip);
  265. regs->msr |= MSR_RI;
  266. regs->nip = entry->fixup;
  267. return 1;
  268. }
  269. }
  270. #endif /* CONFIG_PPC32 */
  271. return 0;
  272. }
  273. #if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
  274. /* On 4xx, the reason for the machine check or program exception
  275. is in the ESR. */
  276. #define get_reason(regs) ((regs)->dsisr)
  277. #ifndef CONFIG_FSL_BOOKE
  278. #define get_mc_reason(regs) ((regs)->dsisr)
  279. #else
  280. #define get_mc_reason(regs) (mfspr(SPRN_MCSR) & MCSR_MASK)
  281. #endif
  282. #define REASON_FP ESR_FP
  283. #define REASON_ILLEGAL (ESR_PIL | ESR_PUO)
  284. #define REASON_PRIVILEGED ESR_PPR
  285. #define REASON_TRAP ESR_PTR
  286. /* single-step stuff */
  287. #define single_stepping(regs) (current->thread.dbcr0 & DBCR0_IC)
  288. #define clear_single_step(regs) (current->thread.dbcr0 &= ~DBCR0_IC)
  289. #else
  290. /* On non-4xx, the reason for the machine check or program
  291. exception is in the MSR. */
  292. #define get_reason(regs) ((regs)->msr)
  293. #define get_mc_reason(regs) ((regs)->msr)
  294. #define REASON_FP 0x100000
  295. #define REASON_ILLEGAL 0x80000
  296. #define REASON_PRIVILEGED 0x40000
  297. #define REASON_TRAP 0x20000
  298. #define single_stepping(regs) ((regs)->msr & MSR_SE)
  299. #define clear_single_step(regs) ((regs)->msr &= ~MSR_SE)
  300. #endif
  301. #if defined(CONFIG_4xx)
  302. int machine_check_4xx(struct pt_regs *regs)
  303. {
  304. unsigned long reason = get_mc_reason(regs);
  305. if (reason & ESR_IMCP) {
  306. printk("Instruction");
  307. mtspr(SPRN_ESR, reason & ~ESR_IMCP);
  308. } else
  309. printk("Data");
  310. printk(" machine check in kernel mode.\n");
  311. return 0;
  312. }
  313. int machine_check_440A(struct pt_regs *regs)
  314. {
  315. unsigned long reason = get_mc_reason(regs);
  316. printk("Machine check in kernel mode.\n");
  317. if (reason & ESR_IMCP){
  318. printk("Instruction Synchronous Machine Check exception\n");
  319. mtspr(SPRN_ESR, reason & ~ESR_IMCP);
  320. }
  321. else {
  322. u32 mcsr = mfspr(SPRN_MCSR);
  323. if (mcsr & MCSR_IB)
  324. printk("Instruction Read PLB Error\n");
  325. if (mcsr & MCSR_DRB)
  326. printk("Data Read PLB Error\n");
  327. if (mcsr & MCSR_DWB)
  328. printk("Data Write PLB Error\n");
  329. if (mcsr & MCSR_TLBP)
  330. printk("TLB Parity Error\n");
  331. if (mcsr & MCSR_ICP){
  332. flush_instruction_cache();
  333. printk("I-Cache Parity Error\n");
  334. }
  335. if (mcsr & MCSR_DCSP)
  336. printk("D-Cache Search Parity Error\n");
  337. if (mcsr & MCSR_DCFP)
  338. printk("D-Cache Flush Parity Error\n");
  339. if (mcsr & MCSR_IMPE)
  340. printk("Machine Check exception is imprecise\n");
  341. /* Clear MCSR */
  342. mtspr(SPRN_MCSR, mcsr);
  343. }
  344. return 0;
  345. }
  346. #elif defined(CONFIG_E500)
  347. int machine_check_e500(struct pt_regs *regs)
  348. {
  349. unsigned long reason = get_mc_reason(regs);
  350. printk("Machine check in kernel mode.\n");
  351. printk("Caused by (from MCSR=%lx): ", reason);
  352. if (reason & MCSR_MCP)
  353. printk("Machine Check Signal\n");
  354. if (reason & MCSR_ICPERR)
  355. printk("Instruction Cache Parity Error\n");
  356. if (reason & MCSR_DCP_PERR)
  357. printk("Data Cache Push Parity Error\n");
  358. if (reason & MCSR_DCPERR)
  359. printk("Data Cache Parity Error\n");
  360. if (reason & MCSR_BUS_IAERR)
  361. printk("Bus - Instruction Address Error\n");
  362. if (reason & MCSR_BUS_RAERR)
  363. printk("Bus - Read Address Error\n");
  364. if (reason & MCSR_BUS_WAERR)
  365. printk("Bus - Write Address Error\n");
  366. if (reason & MCSR_BUS_IBERR)
  367. printk("Bus - Instruction Data Error\n");
  368. if (reason & MCSR_BUS_RBERR)
  369. printk("Bus - Read Data Bus Error\n");
  370. if (reason & MCSR_BUS_WBERR)
  371. printk("Bus - Read Data Bus Error\n");
  372. if (reason & MCSR_BUS_IPERR)
  373. printk("Bus - Instruction Parity Error\n");
  374. if (reason & MCSR_BUS_RPERR)
  375. printk("Bus - Read Parity Error\n");
  376. return 0;
  377. }
  378. #elif defined(CONFIG_E200)
  379. int machine_check_e200(struct pt_regs *regs)
  380. {
  381. unsigned long reason = get_mc_reason(regs);
  382. printk("Machine check in kernel mode.\n");
  383. printk("Caused by (from MCSR=%lx): ", reason);
  384. if (reason & MCSR_MCP)
  385. printk("Machine Check Signal\n");
  386. if (reason & MCSR_CP_PERR)
  387. printk("Cache Push Parity Error\n");
  388. if (reason & MCSR_CPERR)
  389. printk("Cache Parity Error\n");
  390. if (reason & MCSR_EXCP_ERR)
  391. printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
  392. if (reason & MCSR_BUS_IRERR)
  393. printk("Bus - Read Bus Error on instruction fetch\n");
  394. if (reason & MCSR_BUS_DRERR)
  395. printk("Bus - Read Bus Error on data load\n");
  396. if (reason & MCSR_BUS_WRERR)
  397. printk("Bus - Write Bus Error on buffered store or cache line push\n");
  398. return 0;
  399. }
  400. #else
  401. int machine_check_generic(struct pt_regs *regs)
  402. {
  403. unsigned long reason = get_mc_reason(regs);
  404. printk("Machine check in kernel mode.\n");
  405. printk("Caused by (from SRR1=%lx): ", reason);
  406. switch (reason & 0x601F0000) {
  407. case 0x80000:
  408. printk("Machine check signal\n");
  409. break;
  410. case 0: /* for 601 */
  411. case 0x40000:
  412. case 0x140000: /* 7450 MSS error and TEA */
  413. printk("Transfer error ack signal\n");
  414. break;
  415. case 0x20000:
  416. printk("Data parity error signal\n");
  417. break;
  418. case 0x10000:
  419. printk("Address parity error signal\n");
  420. break;
  421. case 0x20000000:
  422. printk("L1 Data Cache error\n");
  423. break;
  424. case 0x40000000:
  425. printk("L1 Instruction Cache error\n");
  426. break;
  427. case 0x00100000:
  428. printk("L2 data cache parity error\n");
  429. break;
  430. default:
  431. printk("Unknown values in msr\n");
  432. }
  433. return 0;
  434. }
  435. #endif /* everything else */
  436. void machine_check_exception(struct pt_regs *regs)
  437. {
  438. int recover = 0;
  439. /* See if any machine dependent calls. In theory, we would want
  440. * to call the CPU first, and call the ppc_md. one if the CPU
  441. * one returns a positive number. However there is existing code
  442. * that assumes the board gets a first chance, so let's keep it
  443. * that way for now and fix things later. --BenH.
  444. */
  445. if (ppc_md.machine_check_exception)
  446. recover = ppc_md.machine_check_exception(regs);
  447. else if (cur_cpu_spec->machine_check)
  448. recover = cur_cpu_spec->machine_check(regs);
  449. if (recover > 0)
  450. return;
  451. if (user_mode(regs)) {
  452. regs->msr |= MSR_RI;
  453. _exception(SIGBUS, regs, BUS_ADRERR, regs->nip);
  454. return;
  455. }
  456. #if defined(CONFIG_8xx) && defined(CONFIG_PCI)
  457. /* the qspan pci read routines can cause machine checks -- Cort
  458. *
  459. * yuck !!! that totally needs to go away ! There are better ways
  460. * to deal with that than having a wart in the mcheck handler.
  461. * -- BenH
  462. */
  463. bad_page_fault(regs, regs->dar, SIGBUS);
  464. return;
  465. #endif
  466. if (debugger_fault_handler(regs)) {
  467. regs->msr |= MSR_RI;
  468. return;
  469. }
  470. if (check_io_access(regs))
  471. return;
  472. if (debugger_fault_handler(regs))
  473. return;
  474. die("Machine check", regs, SIGBUS);
  475. /* Must die if the interrupt is not recoverable */
  476. if (!(regs->msr & MSR_RI))
  477. panic("Unrecoverable Machine check");
  478. }
  479. void SMIException(struct pt_regs *regs)
  480. {
  481. die("System Management Interrupt", regs, SIGABRT);
  482. }
  483. void unknown_exception(struct pt_regs *regs)
  484. {
  485. printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
  486. regs->nip, regs->msr, regs->trap);
  487. _exception(SIGTRAP, regs, 0, 0);
  488. }
  489. void instruction_breakpoint_exception(struct pt_regs *regs)
  490. {
  491. if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
  492. 5, SIGTRAP) == NOTIFY_STOP)
  493. return;
  494. if (debugger_iabr_match(regs))
  495. return;
  496. _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
  497. }
  498. void RunModeException(struct pt_regs *regs)
  499. {
  500. _exception(SIGTRAP, regs, 0, 0);
  501. }
  502. void __kprobes single_step_exception(struct pt_regs *regs)
  503. {
  504. regs->msr &= ~(MSR_SE | MSR_BE); /* Turn off 'trace' bits */
  505. if (notify_die(DIE_SSTEP, "single_step", regs, 5,
  506. 5, SIGTRAP) == NOTIFY_STOP)
  507. return;
  508. if (debugger_sstep(regs))
  509. return;
  510. _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
  511. }
  512. /*
  513. * After we have successfully emulated an instruction, we have to
  514. * check if the instruction was being single-stepped, and if so,
  515. * pretend we got a single-step exception. This was pointed out
  516. * by Kumar Gala. -- paulus
  517. */
  518. static void emulate_single_step(struct pt_regs *regs)
  519. {
  520. if (single_stepping(regs)) {
  521. clear_single_step(regs);
  522. _exception(SIGTRAP, regs, TRAP_TRACE, 0);
  523. }
  524. }
  525. static inline int __parse_fpscr(unsigned long fpscr)
  526. {
  527. int ret = 0;
  528. /* Invalid operation */
  529. if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
  530. ret = FPE_FLTINV;
  531. /* Overflow */
  532. else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
  533. ret = FPE_FLTOVF;
  534. /* Underflow */
  535. else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
  536. ret = FPE_FLTUND;
  537. /* Divide by zero */
  538. else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
  539. ret = FPE_FLTDIV;
  540. /* Inexact result */
  541. else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
  542. ret = FPE_FLTRES;
  543. return ret;
  544. }
  545. static void parse_fpe(struct pt_regs *regs)
  546. {
  547. int code = 0;
  548. flush_fp_to_thread(current);
  549. code = __parse_fpscr(current->thread.fpscr.val);
  550. _exception(SIGFPE, regs, code, regs->nip);
  551. }
  552. /*
  553. * Illegal instruction emulation support. Originally written to
  554. * provide the PVR to user applications using the mfspr rd, PVR.
  555. * Return non-zero if we can't emulate, or -EFAULT if the associated
  556. * memory access caused an access fault. Return zero on success.
  557. *
  558. * There are a couple of ways to do this, either "decode" the instruction
  559. * or directly match lots of bits. In this case, matching lots of
  560. * bits is faster and easier.
  561. *
  562. */
  563. static int emulate_string_inst(struct pt_regs *regs, u32 instword)
  564. {
  565. u8 rT = (instword >> 21) & 0x1f;
  566. u8 rA = (instword >> 16) & 0x1f;
  567. u8 NB_RB = (instword >> 11) & 0x1f;
  568. u32 num_bytes;
  569. unsigned long EA;
  570. int pos = 0;
  571. /* Early out if we are an invalid form of lswx */
  572. if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
  573. if ((rT == rA) || (rT == NB_RB))
  574. return -EINVAL;
  575. EA = (rA == 0) ? 0 : regs->gpr[rA];
  576. switch (instword & PPC_INST_STRING_MASK) {
  577. case PPC_INST_LSWX:
  578. case PPC_INST_STSWX:
  579. EA += NB_RB;
  580. num_bytes = regs->xer & 0x7f;
  581. break;
  582. case PPC_INST_LSWI:
  583. case PPC_INST_STSWI:
  584. num_bytes = (NB_RB == 0) ? 32 : NB_RB;
  585. break;
  586. default:
  587. return -EINVAL;
  588. }
  589. while (num_bytes != 0)
  590. {
  591. u8 val;
  592. u32 shift = 8 * (3 - (pos & 0x3));
  593. switch ((instword & PPC_INST_STRING_MASK)) {
  594. case PPC_INST_LSWX:
  595. case PPC_INST_LSWI:
  596. if (get_user(val, (u8 __user *)EA))
  597. return -EFAULT;
  598. /* first time updating this reg,
  599. * zero it out */
  600. if (pos == 0)
  601. regs->gpr[rT] = 0;
  602. regs->gpr[rT] |= val << shift;
  603. break;
  604. case PPC_INST_STSWI:
  605. case PPC_INST_STSWX:
  606. val = regs->gpr[rT] >> shift;
  607. if (put_user(val, (u8 __user *)EA))
  608. return -EFAULT;
  609. break;
  610. }
  611. /* move EA to next address */
  612. EA += 1;
  613. num_bytes--;
  614. /* manage our position within the register */
  615. if (++pos == 4) {
  616. pos = 0;
  617. if (++rT == 32)
  618. rT = 0;
  619. }
  620. }
  621. return 0;
  622. }
  623. static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
  624. {
  625. u32 ra,rs;
  626. unsigned long tmp;
  627. ra = (instword >> 16) & 0x1f;
  628. rs = (instword >> 21) & 0x1f;
  629. tmp = regs->gpr[rs];
  630. tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
  631. tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
  632. tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
  633. regs->gpr[ra] = tmp;
  634. return 0;
  635. }
  636. static int emulate_isel(struct pt_regs *regs, u32 instword)
  637. {
  638. u8 rT = (instword >> 21) & 0x1f;
  639. u8 rA = (instword >> 16) & 0x1f;
  640. u8 rB = (instword >> 11) & 0x1f;
  641. u8 BC = (instword >> 6) & 0x1f;
  642. u8 bit;
  643. unsigned long tmp;
  644. tmp = (rA == 0) ? 0 : regs->gpr[rA];
  645. bit = (regs->ccr >> (31 - BC)) & 0x1;
  646. regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
  647. return 0;
  648. }
  649. static int emulate_instruction(struct pt_regs *regs)
  650. {
  651. u32 instword;
  652. u32 rd;
  653. if (!user_mode(regs) || (regs->msr & MSR_LE))
  654. return -EINVAL;
  655. CHECK_FULL_REGS(regs);
  656. if (get_user(instword, (u32 __user *)(regs->nip)))
  657. return -EFAULT;
  658. /* Emulate the mfspr rD, PVR. */
  659. if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
  660. rd = (instword >> 21) & 0x1f;
  661. regs->gpr[rd] = mfspr(SPRN_PVR);
  662. return 0;
  663. }
  664. /* Emulating the dcba insn is just a no-op. */
  665. if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA)
  666. return 0;
  667. /* Emulate the mcrxr insn. */
  668. if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
  669. int shift = (instword >> 21) & 0x1c;
  670. unsigned long msk = 0xf0000000UL >> shift;
  671. regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
  672. regs->xer &= ~0xf0000000UL;
  673. return 0;
  674. }
  675. /* Emulate load/store string insn. */
  676. if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING)
  677. return emulate_string_inst(regs, instword);
  678. /* Emulate the popcntb (Population Count Bytes) instruction. */
  679. if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
  680. return emulate_popcntb_inst(regs, instword);
  681. }
  682. /* Emulate isel (Integer Select) instruction */
  683. if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
  684. return emulate_isel(regs, instword);
  685. }
  686. return -EINVAL;
  687. }
  688. int is_valid_bugaddr(unsigned long addr)
  689. {
  690. return is_kernel_addr(addr);
  691. }
  692. void __kprobes program_check_exception(struct pt_regs *regs)
  693. {
  694. unsigned int reason = get_reason(regs);
  695. extern int do_mathemu(struct pt_regs *regs);
  696. /* We can now get here via a FP Unavailable exception if the core
  697. * has no FPU, in that case the reason flags will be 0 */
  698. if (reason & REASON_FP) {
  699. /* IEEE FP exception */
  700. parse_fpe(regs);
  701. return;
  702. }
  703. if (reason & REASON_TRAP) {
  704. /* trap exception */
  705. if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
  706. == NOTIFY_STOP)
  707. return;
  708. if (debugger_bpt(regs))
  709. return;
  710. if (!(regs->msr & MSR_PR) && /* not user-mode */
  711. report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
  712. regs->nip += 4;
  713. return;
  714. }
  715. _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
  716. return;
  717. }
  718. local_irq_enable();
  719. #ifdef CONFIG_MATH_EMULATION
  720. /* (reason & REASON_ILLEGAL) would be the obvious thing here,
  721. * but there seems to be a hardware bug on the 405GP (RevD)
  722. * that means ESR is sometimes set incorrectly - either to
  723. * ESR_DST (!?) or 0. In the process of chasing this with the
  724. * hardware people - not sure if it can happen on any illegal
  725. * instruction or only on FP instructions, whether there is a
  726. * pattern to occurences etc. -dgibson 31/Mar/2003 */
  727. switch (do_mathemu(regs)) {
  728. case 0:
  729. emulate_single_step(regs);
  730. return;
  731. case 1: {
  732. int code = 0;
  733. code = __parse_fpscr(current->thread.fpscr.val);
  734. _exception(SIGFPE, regs, code, regs->nip);
  735. return;
  736. }
  737. case -EFAULT:
  738. _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
  739. return;
  740. }
  741. /* fall through on any other errors */
  742. #endif /* CONFIG_MATH_EMULATION */
  743. /* Try to emulate it if we should. */
  744. if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
  745. switch (emulate_instruction(regs)) {
  746. case 0:
  747. regs->nip += 4;
  748. emulate_single_step(regs);
  749. return;
  750. case -EFAULT:
  751. _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
  752. return;
  753. }
  754. }
  755. if (reason & REASON_PRIVILEGED)
  756. _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
  757. else
  758. _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
  759. }
  760. void alignment_exception(struct pt_regs *regs)
  761. {
  762. int sig, code, fixed = 0;
  763. /* we don't implement logging of alignment exceptions */
  764. if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
  765. fixed = fix_alignment(regs);
  766. if (fixed == 1) {
  767. regs->nip += 4; /* skip over emulated instruction */
  768. emulate_single_step(regs);
  769. return;
  770. }
  771. /* Operand address was bad */
  772. if (fixed == -EFAULT) {
  773. sig = SIGSEGV;
  774. code = SEGV_ACCERR;
  775. } else {
  776. sig = SIGBUS;
  777. code = BUS_ADRALN;
  778. }
  779. if (user_mode(regs))
  780. _exception(sig, regs, code, regs->dar);
  781. else
  782. bad_page_fault(regs, regs->dar, sig);
  783. }
  784. void StackOverflow(struct pt_regs *regs)
  785. {
  786. printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
  787. current, regs->gpr[1]);
  788. debugger(regs);
  789. show_regs(regs);
  790. panic("kernel stack overflow");
  791. }
  792. void nonrecoverable_exception(struct pt_regs *regs)
  793. {
  794. printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
  795. regs->nip, regs->msr);
  796. debugger(regs);
  797. die("nonrecoverable exception", regs, SIGKILL);
  798. }
  799. void trace_syscall(struct pt_regs *regs)
  800. {
  801. printk("Task: %p(%d), PC: %08lX/%08lX, Syscall: %3ld, Result: %s%ld %s\n",
  802. current, task_pid_nr(current), regs->nip, regs->link, regs->gpr[0],
  803. regs->ccr&0x10000000?"Error=":"", regs->gpr[3], print_tainted());
  804. }
  805. void kernel_fp_unavailable_exception(struct pt_regs *regs)
  806. {
  807. printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
  808. "%lx at %lx\n", regs->trap, regs->nip);
  809. die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
  810. }
  811. void altivec_unavailable_exception(struct pt_regs *regs)
  812. {
  813. if (user_mode(regs)) {
  814. /* A user program has executed an altivec instruction,
  815. but this kernel doesn't support altivec. */
  816. _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
  817. return;
  818. }
  819. printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
  820. "%lx at %lx\n", regs->trap, regs->nip);
  821. die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
  822. }
  823. void vsx_unavailable_exception(struct pt_regs *regs)
  824. {
  825. if (user_mode(regs)) {
  826. /* A user program has executed an vsx instruction,
  827. but this kernel doesn't support vsx. */
  828. _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
  829. return;
  830. }
  831. printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
  832. "%lx at %lx\n", regs->trap, regs->nip);
  833. die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
  834. }
  835. void performance_monitor_exception(struct pt_regs *regs)
  836. {
  837. perf_irq(regs);
  838. }
  839. #ifdef CONFIG_8xx
  840. void SoftwareEmulation(struct pt_regs *regs)
  841. {
  842. extern int do_mathemu(struct pt_regs *);
  843. extern int Soft_emulate_8xx(struct pt_regs *);
  844. #if defined(CONFIG_MATH_EMULATION) || defined(CONFIG_8XX_MINIMAL_FPEMU)
  845. int errcode;
  846. #endif
  847. CHECK_FULL_REGS(regs);
  848. if (!user_mode(regs)) {
  849. debugger(regs);
  850. die("Kernel Mode Software FPU Emulation", regs, SIGFPE);
  851. }
  852. #ifdef CONFIG_MATH_EMULATION
  853. errcode = do_mathemu(regs);
  854. switch (errcode) {
  855. case 0:
  856. emulate_single_step(regs);
  857. return;
  858. case 1: {
  859. int code = 0;
  860. code = __parse_fpscr(current->thread.fpscr.val);
  861. _exception(SIGFPE, regs, code, regs->nip);
  862. return;
  863. }
  864. case -EFAULT:
  865. _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
  866. return;
  867. default:
  868. _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
  869. return;
  870. }
  871. #elif defined(CONFIG_8XX_MINIMAL_FPEMU)
  872. errcode = Soft_emulate_8xx(regs);
  873. switch (errcode) {
  874. case 0:
  875. emulate_single_step(regs);
  876. return;
  877. case 1:
  878. _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
  879. return;
  880. case -EFAULT:
  881. _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
  882. return;
  883. }
  884. #else
  885. _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
  886. #endif
  887. }
  888. #endif /* CONFIG_8xx */
  889. #if defined(CONFIG_40x) || defined(CONFIG_BOOKE)
  890. void __kprobes DebugException(struct pt_regs *regs, unsigned long debug_status)
  891. {
  892. if (debug_status & DBSR_IC) { /* instruction completion */
  893. regs->msr &= ~MSR_DE;
  894. /* Disable instruction completion */
  895. mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
  896. /* Clear the instruction completion event */
  897. mtspr(SPRN_DBSR, DBSR_IC);
  898. if (notify_die(DIE_SSTEP, "single_step", regs, 5,
  899. 5, SIGTRAP) == NOTIFY_STOP) {
  900. return;
  901. }
  902. if (debugger_sstep(regs))
  903. return;
  904. if (user_mode(regs)) {
  905. current->thread.dbcr0 &= ~DBCR0_IC;
  906. }
  907. _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
  908. } else if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
  909. regs->msr &= ~MSR_DE;
  910. if (user_mode(regs)) {
  911. current->thread.dbcr0 &= ~(DBSR_DAC1R | DBSR_DAC1W |
  912. DBCR0_IDM);
  913. } else {
  914. /* Disable DAC interupts */
  915. mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~(DBSR_DAC1R |
  916. DBSR_DAC1W | DBCR0_IDM));
  917. /* Clear the DAC event */
  918. mtspr(SPRN_DBSR, (DBSR_DAC1R | DBSR_DAC1W));
  919. }
  920. /* Setup and send the trap to the handler */
  921. do_dabr(regs, mfspr(SPRN_DAC1), debug_status);
  922. }
  923. }
  924. #endif /* CONFIG_4xx || CONFIG_BOOKE */
  925. #if !defined(CONFIG_TAU_INT)
  926. void TAUException(struct pt_regs *regs)
  927. {
  928. printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n",
  929. regs->nip, regs->msr, regs->trap, print_tainted());
  930. }
  931. #endif /* CONFIG_INT_TAU */
  932. #ifdef CONFIG_ALTIVEC
  933. void altivec_assist_exception(struct pt_regs *regs)
  934. {
  935. int err;
  936. if (!user_mode(regs)) {
  937. printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
  938. " at %lx\n", regs->nip);
  939. die("Kernel VMX/Altivec assist exception", regs, SIGILL);
  940. }
  941. flush_altivec_to_thread(current);
  942. err = emulate_altivec(regs);
  943. if (err == 0) {
  944. regs->nip += 4; /* skip emulated instruction */
  945. emulate_single_step(regs);
  946. return;
  947. }
  948. if (err == -EFAULT) {
  949. /* got an error reading the instruction */
  950. _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
  951. } else {
  952. /* didn't recognize the instruction */
  953. /* XXX quick hack for now: set the non-Java bit in the VSCR */
  954. if (printk_ratelimit())
  955. printk(KERN_ERR "Unrecognized altivec instruction "
  956. "in %s at %lx\n", current->comm, regs->nip);
  957. current->thread.vscr.u[3] |= 0x10000;
  958. }
  959. }
  960. #endif /* CONFIG_ALTIVEC */
  961. #ifdef CONFIG_VSX
  962. void vsx_assist_exception(struct pt_regs *regs)
  963. {
  964. if (!user_mode(regs)) {
  965. printk(KERN_EMERG "VSX assist exception in kernel mode"
  966. " at %lx\n", regs->nip);
  967. die("Kernel VSX assist exception", regs, SIGILL);
  968. }
  969. flush_vsx_to_thread(current);
  970. printk(KERN_INFO "VSX assist not supported at %lx\n", regs->nip);
  971. _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
  972. }
  973. #endif /* CONFIG_VSX */
  974. #ifdef CONFIG_FSL_BOOKE
  975. void doorbell_exception(struct pt_regs *regs)
  976. {
  977. #ifdef CONFIG_SMP
  978. int cpu = smp_processor_id();
  979. int msg;
  980. if (num_online_cpus() < 2)
  981. return;
  982. for (msg = 0; msg < 4; msg++)
  983. if (test_and_clear_bit(msg, &dbell_smp_message[cpu]))
  984. smp_message_recv(msg);
  985. #else
  986. printk(KERN_WARNING "Received doorbell on non-smp system\n");
  987. #endif
  988. }
  989. void CacheLockingException(struct pt_regs *regs, unsigned long address,
  990. unsigned long error_code)
  991. {
  992. /* We treat cache locking instructions from the user
  993. * as priv ops, in the future we could try to do
  994. * something smarter
  995. */
  996. if (error_code & (ESR_DLK|ESR_ILK))
  997. _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
  998. return;
  999. }
  1000. #endif /* CONFIG_FSL_BOOKE */
  1001. #ifdef CONFIG_SPE
  1002. void SPEFloatingPointException(struct pt_regs *regs)
  1003. {
  1004. extern int do_spe_mathemu(struct pt_regs *regs);
  1005. unsigned long spefscr;
  1006. int fpexc_mode;
  1007. int code = 0;
  1008. int err;
  1009. preempt_disable();
  1010. if (regs->msr & MSR_SPE)
  1011. giveup_spe(current);
  1012. preempt_enable();
  1013. spefscr = current->thread.spefscr;
  1014. fpexc_mode = current->thread.fpexc_mode;
  1015. if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
  1016. code = FPE_FLTOVF;
  1017. }
  1018. else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
  1019. code = FPE_FLTUND;
  1020. }
  1021. else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
  1022. code = FPE_FLTDIV;
  1023. else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
  1024. code = FPE_FLTINV;
  1025. }
  1026. else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
  1027. code = FPE_FLTRES;
  1028. err = do_spe_mathemu(regs);
  1029. if (err == 0) {
  1030. regs->nip += 4; /* skip emulated instruction */
  1031. emulate_single_step(regs);
  1032. return;
  1033. }
  1034. if (err == -EFAULT) {
  1035. /* got an error reading the instruction */
  1036. _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
  1037. } else if (err == -EINVAL) {
  1038. /* didn't recognize the instruction */
  1039. printk(KERN_ERR "unrecognized spe instruction "
  1040. "in %s at %lx\n", current->comm, regs->nip);
  1041. } else {
  1042. _exception(SIGFPE, regs, code, regs->nip);
  1043. }
  1044. return;
  1045. }
  1046. void SPEFloatingPointRoundException(struct pt_regs *regs)
  1047. {
  1048. extern int speround_handler(struct pt_regs *regs);
  1049. int err;
  1050. preempt_disable();
  1051. if (regs->msr & MSR_SPE)
  1052. giveup_spe(current);
  1053. preempt_enable();
  1054. regs->nip -= 4;
  1055. err = speround_handler(regs);
  1056. if (err == 0) {
  1057. regs->nip += 4; /* skip emulated instruction */
  1058. emulate_single_step(regs);
  1059. return;
  1060. }
  1061. if (err == -EFAULT) {
  1062. /* got an error reading the instruction */
  1063. _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
  1064. } else if (err == -EINVAL) {
  1065. /* didn't recognize the instruction */
  1066. printk(KERN_ERR "unrecognized spe instruction "
  1067. "in %s at %lx\n", current->comm, regs->nip);
  1068. } else {
  1069. _exception(SIGFPE, regs, 0, regs->nip);
  1070. return;
  1071. }
  1072. }
  1073. #endif
  1074. /*
  1075. * We enter here if we get an unrecoverable exception, that is, one
  1076. * that happened at a point where the RI (recoverable interrupt) bit
  1077. * in the MSR is 0. This indicates that SRR0/1 are live, and that
  1078. * we therefore lost state by taking this exception.
  1079. */
  1080. void unrecoverable_exception(struct pt_regs *regs)
  1081. {
  1082. printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
  1083. regs->trap, regs->nip);
  1084. die("Unrecoverable exception", regs, SIGABRT);
  1085. }
  1086. #ifdef CONFIG_BOOKE_WDT
  1087. /*
  1088. * Default handler for a Watchdog exception,
  1089. * spins until a reboot occurs
  1090. */
  1091. void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
  1092. {
  1093. /* Generic WatchdogHandler, implement your own */
  1094. mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
  1095. return;
  1096. }
  1097. void WatchdogException(struct pt_regs *regs)
  1098. {
  1099. printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
  1100. WatchdogHandler(regs);
  1101. }
  1102. #endif
  1103. /*
  1104. * We enter here if we discover during exception entry that we are
  1105. * running in supervisor mode with a userspace value in the stack pointer.
  1106. */
  1107. void kernel_bad_stack(struct pt_regs *regs)
  1108. {
  1109. printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
  1110. regs->gpr[1], regs->nip);
  1111. die("Bad kernel stack pointer", regs, SIGABRT);
  1112. }
  1113. void __init trap_init(void)
  1114. {
  1115. }