head_40x.S 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010
  1. /*
  2. * Copyright (c) 1995-1996 Gary Thomas <gdt@linuxppc.org>
  3. * Initial PowerPC version.
  4. * Copyright (c) 1996 Cort Dougan <cort@cs.nmt.edu>
  5. * Rewritten for PReP
  6. * Copyright (c) 1996 Paul Mackerras <paulus@cs.anu.edu.au>
  7. * Low-level exception handers, MMU support, and rewrite.
  8. * Copyright (c) 1997 Dan Malek <dmalek@jlc.net>
  9. * PowerPC 8xx modifications.
  10. * Copyright (c) 1998-1999 TiVo, Inc.
  11. * PowerPC 403GCX modifications.
  12. * Copyright (c) 1999 Grant Erickson <grant@lcse.umn.edu>
  13. * PowerPC 403GCX/405GP modifications.
  14. * Copyright 2000 MontaVista Software Inc.
  15. * PPC405 modifications
  16. * PowerPC 403GCX/405GP modifications.
  17. * Author: MontaVista Software, Inc.
  18. * frank_rowand@mvista.com or source@mvista.com
  19. * debbie_chu@mvista.com
  20. *
  21. *
  22. * Module name: head_4xx.S
  23. *
  24. * Description:
  25. * Kernel execution entry point code.
  26. *
  27. * This program is free software; you can redistribute it and/or
  28. * modify it under the terms of the GNU General Public License
  29. * as published by the Free Software Foundation; either version
  30. * 2 of the License, or (at your option) any later version.
  31. *
  32. */
  33. #include <linux/init.h>
  34. #include <asm/processor.h>
  35. #include <asm/page.h>
  36. #include <asm/mmu.h>
  37. #include <asm/pgtable.h>
  38. #include <asm/cputable.h>
  39. #include <asm/thread_info.h>
  40. #include <asm/ppc_asm.h>
  41. #include <asm/asm-offsets.h>
  42. /* As with the other PowerPC ports, it is expected that when code
  43. * execution begins here, the following registers contain valid, yet
  44. * optional, information:
  45. *
  46. * r3 - Board info structure pointer (DRAM, frequency, MAC address, etc.)
  47. * r4 - Starting address of the init RAM disk
  48. * r5 - Ending address of the init RAM disk
  49. * r6 - Start of kernel command line string (e.g. "mem=96m")
  50. * r7 - End of kernel command line string
  51. *
  52. * This is all going to change RSN when we add bi_recs....... -- Dan
  53. */
  54. __HEAD
  55. _ENTRY(_stext);
  56. _ENTRY(_start);
  57. /* Save parameters we are passed.
  58. */
  59. mr r31,r3
  60. mr r30,r4
  61. mr r29,r5
  62. mr r28,r6
  63. mr r27,r7
  64. /* We have to turn on the MMU right away so we get cache modes
  65. * set correctly.
  66. */
  67. bl initial_mmu
  68. /* We now have the lower 16 Meg mapped into TLB entries, and the caches
  69. * ready to work.
  70. */
  71. turn_on_mmu:
  72. lis r0,MSR_KERNEL@h
  73. ori r0,r0,MSR_KERNEL@l
  74. mtspr SPRN_SRR1,r0
  75. lis r0,start_here@h
  76. ori r0,r0,start_here@l
  77. mtspr SPRN_SRR0,r0
  78. SYNC
  79. rfi /* enables MMU */
  80. b . /* prevent prefetch past rfi */
  81. /*
  82. * This area is used for temporarily saving registers during the
  83. * critical exception prolog.
  84. */
  85. . = 0xc0
  86. crit_save:
  87. _ENTRY(crit_r10)
  88. .space 4
  89. _ENTRY(crit_r11)
  90. .space 4
  91. _ENTRY(crit_srr0)
  92. .space 4
  93. _ENTRY(crit_srr1)
  94. .space 4
  95. _ENTRY(saved_ksp_limit)
  96. .space 4
  97. /*
  98. * Exception vector entry code. This code runs with address translation
  99. * turned off (i.e. using physical addresses). We assume SPRG3 has the
  100. * physical address of the current task thread_struct.
  101. * Note that we have to have decremented r1 before we write to any fields
  102. * of the exception frame, since a critical interrupt could occur at any
  103. * time, and it will write to the area immediately below the current r1.
  104. */
  105. #define NORMAL_EXCEPTION_PROLOG \
  106. mtspr SPRN_SPRG0,r10; /* save two registers to work with */\
  107. mtspr SPRN_SPRG1,r11; \
  108. mtspr SPRN_SPRG2,r1; \
  109. mfcr r10; /* save CR in r10 for now */\
  110. mfspr r11,SPRN_SRR1; /* check whether user or kernel */\
  111. andi. r11,r11,MSR_PR; \
  112. beq 1f; \
  113. mfspr r1,SPRN_SPRG3; /* if from user, start at top of */\
  114. lwz r1,THREAD_INFO-THREAD(r1); /* this thread's kernel stack */\
  115. addi r1,r1,THREAD_SIZE; \
  116. 1: subi r1,r1,INT_FRAME_SIZE; /* Allocate an exception frame */\
  117. tophys(r11,r1); \
  118. stw r10,_CCR(r11); /* save various registers */\
  119. stw r12,GPR12(r11); \
  120. stw r9,GPR9(r11); \
  121. mfspr r10,SPRN_SPRG0; \
  122. stw r10,GPR10(r11); \
  123. mfspr r12,SPRN_SPRG1; \
  124. stw r12,GPR11(r11); \
  125. mflr r10; \
  126. stw r10,_LINK(r11); \
  127. mfspr r10,SPRN_SPRG2; \
  128. mfspr r12,SPRN_SRR0; \
  129. stw r10,GPR1(r11); \
  130. mfspr r9,SPRN_SRR1; \
  131. stw r10,0(r11); \
  132. rlwinm r9,r9,0,14,12; /* clear MSR_WE (necessary?) */\
  133. stw r0,GPR0(r11); \
  134. SAVE_4GPRS(3, r11); \
  135. SAVE_2GPRS(7, r11)
  136. /*
  137. * Exception prolog for critical exceptions. This is a little different
  138. * from the normal exception prolog above since a critical exception
  139. * can potentially occur at any point during normal exception processing.
  140. * Thus we cannot use the same SPRG registers as the normal prolog above.
  141. * Instead we use a couple of words of memory at low physical addresses.
  142. * This is OK since we don't support SMP on these processors.
  143. */
  144. #define CRITICAL_EXCEPTION_PROLOG \
  145. stw r10,crit_r10@l(0); /* save two registers to work with */\
  146. stw r11,crit_r11@l(0); \
  147. mfcr r10; /* save CR in r10 for now */\
  148. mfspr r11,SPRN_SRR3; /* check whether user or kernel */\
  149. andi. r11,r11,MSR_PR; \
  150. lis r11,critirq_ctx@ha; \
  151. tophys(r11,r11); \
  152. lwz r11,critirq_ctx@l(r11); \
  153. beq 1f; \
  154. /* COMING FROM USER MODE */ \
  155. mfspr r11,SPRN_SPRG3; /* if from user, start at top of */\
  156. lwz r11,THREAD_INFO-THREAD(r11); /* this thread's kernel stack */\
  157. 1: addi r11,r11,THREAD_SIZE-INT_FRAME_SIZE; /* Alloc an excpt frm */\
  158. tophys(r11,r11); \
  159. stw r10,_CCR(r11); /* save various registers */\
  160. stw r12,GPR12(r11); \
  161. stw r9,GPR9(r11); \
  162. mflr r10; \
  163. stw r10,_LINK(r11); \
  164. mfspr r12,SPRN_DEAR; /* save DEAR and ESR in the frame */\
  165. stw r12,_DEAR(r11); /* since they may have had stuff */\
  166. mfspr r9,SPRN_ESR; /* in them at the point where the */\
  167. stw r9,_ESR(r11); /* exception was taken */\
  168. mfspr r12,SPRN_SRR2; \
  169. stw r1,GPR1(r11); \
  170. mfspr r9,SPRN_SRR3; \
  171. stw r1,0(r11); \
  172. tovirt(r1,r11); \
  173. rlwinm r9,r9,0,14,12; /* clear MSR_WE (necessary?) */\
  174. stw r0,GPR0(r11); \
  175. SAVE_4GPRS(3, r11); \
  176. SAVE_2GPRS(7, r11)
  177. /*
  178. * State at this point:
  179. * r9 saved in stack frame, now saved SRR3 & ~MSR_WE
  180. * r10 saved in crit_r10 and in stack frame, trashed
  181. * r11 saved in crit_r11 and in stack frame,
  182. * now phys stack/exception frame pointer
  183. * r12 saved in stack frame, now saved SRR2
  184. * CR saved in stack frame, CR0.EQ = !SRR3.PR
  185. * LR, DEAR, ESR in stack frame
  186. * r1 saved in stack frame, now virt stack/excframe pointer
  187. * r0, r3-r8 saved in stack frame
  188. */
  189. /*
  190. * Exception vectors.
  191. */
  192. #define START_EXCEPTION(n, label) \
  193. . = n; \
  194. label:
  195. #define EXCEPTION(n, label, hdlr, xfer) \
  196. START_EXCEPTION(n, label); \
  197. NORMAL_EXCEPTION_PROLOG; \
  198. addi r3,r1,STACK_FRAME_OVERHEAD; \
  199. xfer(n, hdlr)
  200. #define CRITICAL_EXCEPTION(n, label, hdlr) \
  201. START_EXCEPTION(n, label); \
  202. CRITICAL_EXCEPTION_PROLOG; \
  203. addi r3,r1,STACK_FRAME_OVERHEAD; \
  204. EXC_XFER_TEMPLATE(hdlr, n+2, (MSR_KERNEL & ~(MSR_ME|MSR_DE|MSR_CE)), \
  205. NOCOPY, crit_transfer_to_handler, \
  206. ret_from_crit_exc)
  207. #define EXC_XFER_TEMPLATE(hdlr, trap, msr, copyee, tfer, ret) \
  208. li r10,trap; \
  209. stw r10,_TRAP(r11); \
  210. lis r10,msr@h; \
  211. ori r10,r10,msr@l; \
  212. copyee(r10, r9); \
  213. bl tfer; \
  214. .long hdlr; \
  215. .long ret
  216. #define COPY_EE(d, s) rlwimi d,s,0,16,16
  217. #define NOCOPY(d, s)
  218. #define EXC_XFER_STD(n, hdlr) \
  219. EXC_XFER_TEMPLATE(hdlr, n, MSR_KERNEL, NOCOPY, transfer_to_handler_full, \
  220. ret_from_except_full)
  221. #define EXC_XFER_LITE(n, hdlr) \
  222. EXC_XFER_TEMPLATE(hdlr, n+1, MSR_KERNEL, NOCOPY, transfer_to_handler, \
  223. ret_from_except)
  224. #define EXC_XFER_EE(n, hdlr) \
  225. EXC_XFER_TEMPLATE(hdlr, n, MSR_KERNEL, COPY_EE, transfer_to_handler_full, \
  226. ret_from_except_full)
  227. #define EXC_XFER_EE_LITE(n, hdlr) \
  228. EXC_XFER_TEMPLATE(hdlr, n+1, MSR_KERNEL, COPY_EE, transfer_to_handler, \
  229. ret_from_except)
  230. /*
  231. * 0x0100 - Critical Interrupt Exception
  232. */
  233. CRITICAL_EXCEPTION(0x0100, CriticalInterrupt, unknown_exception)
  234. /*
  235. * 0x0200 - Machine Check Exception
  236. */
  237. CRITICAL_EXCEPTION(0x0200, MachineCheck, machine_check_exception)
  238. /*
  239. * 0x0300 - Data Storage Exception
  240. * This happens for just a few reasons. U0 set (but we don't do that),
  241. * or zone protection fault (user violation, write to protected page).
  242. * If this is just an update of modified status, we do that quickly
  243. * and exit. Otherwise, we call heavywight functions to do the work.
  244. */
  245. START_EXCEPTION(0x0300, DataStorage)
  246. mtspr SPRN_SPRG0, r10 /* Save some working registers */
  247. mtspr SPRN_SPRG1, r11
  248. #ifdef CONFIG_403GCX
  249. stw r12, 0(r0)
  250. stw r9, 4(r0)
  251. mfcr r11
  252. mfspr r12, SPRN_PID
  253. stw r11, 8(r0)
  254. stw r12, 12(r0)
  255. #else
  256. mtspr SPRN_SPRG4, r12
  257. mtspr SPRN_SPRG5, r9
  258. mfcr r11
  259. mfspr r12, SPRN_PID
  260. mtspr SPRN_SPRG7, r11
  261. mtspr SPRN_SPRG6, r12
  262. #endif
  263. /* First, check if it was a zone fault (which means a user
  264. * tried to access a kernel or read-protected page - always
  265. * a SEGV). All other faults here must be stores, so no
  266. * need to check ESR_DST as well. */
  267. mfspr r10, SPRN_ESR
  268. andis. r10, r10, ESR_DIZ@h
  269. bne 2f
  270. mfspr r10, SPRN_DEAR /* Get faulting address */
  271. /* If we are faulting a kernel address, we have to use the
  272. * kernel page tables.
  273. */
  274. lis r11, PAGE_OFFSET@h
  275. cmplw r10, r11
  276. blt+ 3f
  277. lis r11, swapper_pg_dir@h
  278. ori r11, r11, swapper_pg_dir@l
  279. li r9, 0
  280. mtspr SPRN_PID, r9 /* TLB will have 0 TID */
  281. b 4f
  282. /* Get the PGD for the current thread.
  283. */
  284. 3:
  285. mfspr r11,SPRN_SPRG3
  286. lwz r11,PGDIR(r11)
  287. 4:
  288. tophys(r11, r11)
  289. rlwimi r11, r10, 12, 20, 29 /* Create L1 (pgdir/pmd) address */
  290. lwz r11, 0(r11) /* Get L1 entry */
  291. rlwinm. r12, r11, 0, 0, 19 /* Extract L2 (pte) base address */
  292. beq 2f /* Bail if no table */
  293. rlwimi r12, r10, 22, 20, 29 /* Compute PTE address */
  294. lwz r11, 0(r12) /* Get Linux PTE */
  295. andi. r9, r11, _PAGE_RW /* Is it writeable? */
  296. beq 2f /* Bail if not */
  297. /* Update 'changed'.
  298. */
  299. ori r11, r11, _PAGE_DIRTY|_PAGE_ACCESSED|_PAGE_HWWRITE
  300. stw r11, 0(r12) /* Update Linux page table */
  301. /* Most of the Linux PTE is ready to load into the TLB LO.
  302. * We set ZSEL, where only the LS-bit determines user access.
  303. * We set execute, because we don't have the granularity to
  304. * properly set this at the page level (Linux problem).
  305. * If shared is set, we cause a zero PID->TID load.
  306. * Many of these bits are software only. Bits we don't set
  307. * here we (properly should) assume have the appropriate value.
  308. */
  309. li r12, 0x0ce2
  310. andc r11, r11, r12 /* Make sure 20, 21 are zero */
  311. /* find the TLB index that caused the fault. It has to be here.
  312. */
  313. tlbsx r9, 0, r10
  314. tlbwe r11, r9, TLB_DATA /* Load TLB LO */
  315. /* Done...restore registers and get out of here.
  316. */
  317. #ifdef CONFIG_403GCX
  318. lwz r12, 12(r0)
  319. lwz r11, 8(r0)
  320. mtspr SPRN_PID, r12
  321. mtcr r11
  322. lwz r9, 4(r0)
  323. lwz r12, 0(r0)
  324. #else
  325. mfspr r12, SPRN_SPRG6
  326. mfspr r11, SPRN_SPRG7
  327. mtspr SPRN_PID, r12
  328. mtcr r11
  329. mfspr r9, SPRN_SPRG5
  330. mfspr r12, SPRN_SPRG4
  331. #endif
  332. mfspr r11, SPRN_SPRG1
  333. mfspr r10, SPRN_SPRG0
  334. PPC405_ERR77_SYNC
  335. rfi /* Should sync shadow TLBs */
  336. b . /* prevent prefetch past rfi */
  337. 2:
  338. /* The bailout. Restore registers to pre-exception conditions
  339. * and call the heavyweights to help us out.
  340. */
  341. #ifdef CONFIG_403GCX
  342. lwz r12, 12(r0)
  343. lwz r11, 8(r0)
  344. mtspr SPRN_PID, r12
  345. mtcr r11
  346. lwz r9, 4(r0)
  347. lwz r12, 0(r0)
  348. #else
  349. mfspr r12, SPRN_SPRG6
  350. mfspr r11, SPRN_SPRG7
  351. mtspr SPRN_PID, r12
  352. mtcr r11
  353. mfspr r9, SPRN_SPRG5
  354. mfspr r12, SPRN_SPRG4
  355. #endif
  356. mfspr r11, SPRN_SPRG1
  357. mfspr r10, SPRN_SPRG0
  358. b DataAccess
  359. /*
  360. * 0x0400 - Instruction Storage Exception
  361. * This is caused by a fetch from non-execute or guarded pages.
  362. */
  363. START_EXCEPTION(0x0400, InstructionAccess)
  364. NORMAL_EXCEPTION_PROLOG
  365. mr r4,r12 /* Pass SRR0 as arg2 */
  366. li r5,0 /* Pass zero as arg3 */
  367. EXC_XFER_EE_LITE(0x400, handle_page_fault)
  368. /* 0x0500 - External Interrupt Exception */
  369. EXCEPTION(0x0500, HardwareInterrupt, do_IRQ, EXC_XFER_LITE)
  370. /* 0x0600 - Alignment Exception */
  371. START_EXCEPTION(0x0600, Alignment)
  372. NORMAL_EXCEPTION_PROLOG
  373. mfspr r4,SPRN_DEAR /* Grab the DEAR and save it */
  374. stw r4,_DEAR(r11)
  375. addi r3,r1,STACK_FRAME_OVERHEAD
  376. EXC_XFER_EE(0x600, alignment_exception)
  377. /* 0x0700 - Program Exception */
  378. START_EXCEPTION(0x0700, ProgramCheck)
  379. NORMAL_EXCEPTION_PROLOG
  380. mfspr r4,SPRN_ESR /* Grab the ESR and save it */
  381. stw r4,_ESR(r11)
  382. addi r3,r1,STACK_FRAME_OVERHEAD
  383. EXC_XFER_STD(0x700, program_check_exception)
  384. EXCEPTION(0x0800, Trap_08, unknown_exception, EXC_XFER_EE)
  385. EXCEPTION(0x0900, Trap_09, unknown_exception, EXC_XFER_EE)
  386. EXCEPTION(0x0A00, Trap_0A, unknown_exception, EXC_XFER_EE)
  387. EXCEPTION(0x0B00, Trap_0B, unknown_exception, EXC_XFER_EE)
  388. /* 0x0C00 - System Call Exception */
  389. START_EXCEPTION(0x0C00, SystemCall)
  390. NORMAL_EXCEPTION_PROLOG
  391. EXC_XFER_EE_LITE(0xc00, DoSyscall)
  392. EXCEPTION(0x0D00, Trap_0D, unknown_exception, EXC_XFER_EE)
  393. EXCEPTION(0x0E00, Trap_0E, unknown_exception, EXC_XFER_EE)
  394. EXCEPTION(0x0F00, Trap_0F, unknown_exception, EXC_XFER_EE)
  395. /* 0x1000 - Programmable Interval Timer (PIT) Exception */
  396. START_EXCEPTION(0x1000, Decrementer)
  397. NORMAL_EXCEPTION_PROLOG
  398. lis r0,TSR_PIS@h
  399. mtspr SPRN_TSR,r0 /* Clear the PIT exception */
  400. addi r3,r1,STACK_FRAME_OVERHEAD
  401. EXC_XFER_LITE(0x1000, timer_interrupt)
  402. #if 0
  403. /* NOTE:
  404. * FIT and WDT handlers are not implemented yet.
  405. */
  406. /* 0x1010 - Fixed Interval Timer (FIT) Exception
  407. */
  408. STND_EXCEPTION(0x1010, FITException, unknown_exception)
  409. /* 0x1020 - Watchdog Timer (WDT) Exception
  410. */
  411. #ifdef CONFIG_BOOKE_WDT
  412. CRITICAL_EXCEPTION(0x1020, WDTException, WatchdogException)
  413. #else
  414. CRITICAL_EXCEPTION(0x1020, WDTException, unknown_exception)
  415. #endif
  416. #endif
  417. /* 0x1100 - Data TLB Miss Exception
  418. * As the name implies, translation is not in the MMU, so search the
  419. * page tables and fix it. The only purpose of this function is to
  420. * load TLB entries from the page table if they exist.
  421. */
  422. START_EXCEPTION(0x1100, DTLBMiss)
  423. mtspr SPRN_SPRG0, r10 /* Save some working registers */
  424. mtspr SPRN_SPRG1, r11
  425. #ifdef CONFIG_403GCX
  426. stw r12, 0(r0)
  427. stw r9, 4(r0)
  428. mfcr r11
  429. mfspr r12, SPRN_PID
  430. stw r11, 8(r0)
  431. stw r12, 12(r0)
  432. #else
  433. mtspr SPRN_SPRG4, r12
  434. mtspr SPRN_SPRG5, r9
  435. mfcr r11
  436. mfspr r12, SPRN_PID
  437. mtspr SPRN_SPRG7, r11
  438. mtspr SPRN_SPRG6, r12
  439. #endif
  440. mfspr r10, SPRN_DEAR /* Get faulting address */
  441. /* If we are faulting a kernel address, we have to use the
  442. * kernel page tables.
  443. */
  444. lis r11, PAGE_OFFSET@h
  445. cmplw r10, r11
  446. blt+ 3f
  447. lis r11, swapper_pg_dir@h
  448. ori r11, r11, swapper_pg_dir@l
  449. li r9, 0
  450. mtspr SPRN_PID, r9 /* TLB will have 0 TID */
  451. b 4f
  452. /* Get the PGD for the current thread.
  453. */
  454. 3:
  455. mfspr r11,SPRN_SPRG3
  456. lwz r11,PGDIR(r11)
  457. 4:
  458. tophys(r11, r11)
  459. rlwimi r11, r10, 12, 20, 29 /* Create L1 (pgdir/pmd) address */
  460. lwz r12, 0(r11) /* Get L1 entry */
  461. andi. r9, r12, _PMD_PRESENT /* Check if it points to a PTE page */
  462. beq 2f /* Bail if no table */
  463. rlwimi r12, r10, 22, 20, 29 /* Compute PTE address */
  464. lwz r11, 0(r12) /* Get Linux PTE */
  465. andi. r9, r11, _PAGE_PRESENT
  466. beq 5f
  467. ori r11, r11, _PAGE_ACCESSED
  468. stw r11, 0(r12)
  469. /* Create TLB tag. This is the faulting address plus a static
  470. * set of bits. These are size, valid, E, U0.
  471. */
  472. li r12, 0x00c0
  473. rlwimi r10, r12, 0, 20, 31
  474. b finish_tlb_load
  475. 2: /* Check for possible large-page pmd entry */
  476. rlwinm. r9, r12, 2, 22, 24
  477. beq 5f
  478. /* Create TLB tag. This is the faulting address, plus a static
  479. * set of bits (valid, E, U0) plus the size from the PMD.
  480. */
  481. ori r9, r9, 0x40
  482. rlwimi r10, r9, 0, 20, 31
  483. mr r11, r12
  484. b finish_tlb_load
  485. 5:
  486. /* The bailout. Restore registers to pre-exception conditions
  487. * and call the heavyweights to help us out.
  488. */
  489. #ifdef CONFIG_403GCX
  490. lwz r12, 12(r0)
  491. lwz r11, 8(r0)
  492. mtspr SPRN_PID, r12
  493. mtcr r11
  494. lwz r9, 4(r0)
  495. lwz r12, 0(r0)
  496. #else
  497. mfspr r12, SPRN_SPRG6
  498. mfspr r11, SPRN_SPRG7
  499. mtspr SPRN_PID, r12
  500. mtcr r11
  501. mfspr r9, SPRN_SPRG5
  502. mfspr r12, SPRN_SPRG4
  503. #endif
  504. mfspr r11, SPRN_SPRG1
  505. mfspr r10, SPRN_SPRG0
  506. b DataAccess
  507. /* 0x1200 - Instruction TLB Miss Exception
  508. * Nearly the same as above, except we get our information from different
  509. * registers and bailout to a different point.
  510. */
  511. START_EXCEPTION(0x1200, ITLBMiss)
  512. mtspr SPRN_SPRG0, r10 /* Save some working registers */
  513. mtspr SPRN_SPRG1, r11
  514. #ifdef CONFIG_403GCX
  515. stw r12, 0(r0)
  516. stw r9, 4(r0)
  517. mfcr r11
  518. mfspr r12, SPRN_PID
  519. stw r11, 8(r0)
  520. stw r12, 12(r0)
  521. #else
  522. mtspr SPRN_SPRG4, r12
  523. mtspr SPRN_SPRG5, r9
  524. mfcr r11
  525. mfspr r12, SPRN_PID
  526. mtspr SPRN_SPRG7, r11
  527. mtspr SPRN_SPRG6, r12
  528. #endif
  529. mfspr r10, SPRN_SRR0 /* Get faulting address */
  530. /* If we are faulting a kernel address, we have to use the
  531. * kernel page tables.
  532. */
  533. lis r11, PAGE_OFFSET@h
  534. cmplw r10, r11
  535. blt+ 3f
  536. lis r11, swapper_pg_dir@h
  537. ori r11, r11, swapper_pg_dir@l
  538. li r9, 0
  539. mtspr SPRN_PID, r9 /* TLB will have 0 TID */
  540. b 4f
  541. /* Get the PGD for the current thread.
  542. */
  543. 3:
  544. mfspr r11,SPRN_SPRG3
  545. lwz r11,PGDIR(r11)
  546. 4:
  547. tophys(r11, r11)
  548. rlwimi r11, r10, 12, 20, 29 /* Create L1 (pgdir/pmd) address */
  549. lwz r12, 0(r11) /* Get L1 entry */
  550. andi. r9, r12, _PMD_PRESENT /* Check if it points to a PTE page */
  551. beq 2f /* Bail if no table */
  552. rlwimi r12, r10, 22, 20, 29 /* Compute PTE address */
  553. lwz r11, 0(r12) /* Get Linux PTE */
  554. andi. r9, r11, _PAGE_PRESENT
  555. beq 5f
  556. ori r11, r11, _PAGE_ACCESSED
  557. stw r11, 0(r12)
  558. /* Create TLB tag. This is the faulting address plus a static
  559. * set of bits. These are size, valid, E, U0.
  560. */
  561. li r12, 0x00c0
  562. rlwimi r10, r12, 0, 20, 31
  563. b finish_tlb_load
  564. 2: /* Check for possible large-page pmd entry */
  565. rlwinm. r9, r12, 2, 22, 24
  566. beq 5f
  567. /* Create TLB tag. This is the faulting address, plus a static
  568. * set of bits (valid, E, U0) plus the size from the PMD.
  569. */
  570. ori r9, r9, 0x40
  571. rlwimi r10, r9, 0, 20, 31
  572. mr r11, r12
  573. b finish_tlb_load
  574. 5:
  575. /* The bailout. Restore registers to pre-exception conditions
  576. * and call the heavyweights to help us out.
  577. */
  578. #ifdef CONFIG_403GCX
  579. lwz r12, 12(r0)
  580. lwz r11, 8(r0)
  581. mtspr SPRN_PID, r12
  582. mtcr r11
  583. lwz r9, 4(r0)
  584. lwz r12, 0(r0)
  585. #else
  586. mfspr r12, SPRN_SPRG6
  587. mfspr r11, SPRN_SPRG7
  588. mtspr SPRN_PID, r12
  589. mtcr r11
  590. mfspr r9, SPRN_SPRG5
  591. mfspr r12, SPRN_SPRG4
  592. #endif
  593. mfspr r11, SPRN_SPRG1
  594. mfspr r10, SPRN_SPRG0
  595. b InstructionAccess
  596. EXCEPTION(0x1300, Trap_13, unknown_exception, EXC_XFER_EE)
  597. EXCEPTION(0x1400, Trap_14, unknown_exception, EXC_XFER_EE)
  598. EXCEPTION(0x1500, Trap_15, unknown_exception, EXC_XFER_EE)
  599. EXCEPTION(0x1600, Trap_16, unknown_exception, EXC_XFER_EE)
  600. #ifdef CONFIG_IBM405_ERR51
  601. /* 405GP errata 51 */
  602. START_EXCEPTION(0x1700, Trap_17)
  603. b DTLBMiss
  604. #else
  605. EXCEPTION(0x1700, Trap_17, unknown_exception, EXC_XFER_EE)
  606. #endif
  607. EXCEPTION(0x1800, Trap_18, unknown_exception, EXC_XFER_EE)
  608. EXCEPTION(0x1900, Trap_19, unknown_exception, EXC_XFER_EE)
  609. EXCEPTION(0x1A00, Trap_1A, unknown_exception, EXC_XFER_EE)
  610. EXCEPTION(0x1B00, Trap_1B, unknown_exception, EXC_XFER_EE)
  611. EXCEPTION(0x1C00, Trap_1C, unknown_exception, EXC_XFER_EE)
  612. EXCEPTION(0x1D00, Trap_1D, unknown_exception, EXC_XFER_EE)
  613. EXCEPTION(0x1E00, Trap_1E, unknown_exception, EXC_XFER_EE)
  614. EXCEPTION(0x1F00, Trap_1F, unknown_exception, EXC_XFER_EE)
  615. /* Check for a single step debug exception while in an exception
  616. * handler before state has been saved. This is to catch the case
  617. * where an instruction that we are trying to single step causes
  618. * an exception (eg ITLB/DTLB miss) and thus the first instruction of
  619. * the exception handler generates a single step debug exception.
  620. *
  621. * If we get a debug trap on the first instruction of an exception handler,
  622. * we reset the MSR_DE in the _exception handler's_ MSR (the debug trap is
  623. * a critical exception, so we are using SPRN_CSRR1 to manipulate the MSR).
  624. * The exception handler was handling a non-critical interrupt, so it will
  625. * save (and later restore) the MSR via SPRN_SRR1, which will still have
  626. * the MSR_DE bit set.
  627. */
  628. /* 0x2000 - Debug Exception */
  629. START_EXCEPTION(0x2000, DebugTrap)
  630. CRITICAL_EXCEPTION_PROLOG
  631. /*
  632. * If this is a single step or branch-taken exception in an
  633. * exception entry sequence, it was probably meant to apply to
  634. * the code where the exception occurred (since exception entry
  635. * doesn't turn off DE automatically). We simulate the effect
  636. * of turning off DE on entry to an exception handler by turning
  637. * off DE in the SRR3 value and clearing the debug status.
  638. */
  639. mfspr r10,SPRN_DBSR /* check single-step/branch taken */
  640. andis. r10,r10,DBSR_IC@h
  641. beq+ 2f
  642. andi. r10,r9,MSR_IR|MSR_PR /* check supervisor + MMU off */
  643. beq 1f /* branch and fix it up */
  644. mfspr r10,SPRN_SRR2 /* Faulting instruction address */
  645. cmplwi r10,0x2100
  646. bgt+ 2f /* address above exception vectors */
  647. /* here it looks like we got an inappropriate debug exception. */
  648. 1: rlwinm r9,r9,0,~MSR_DE /* clear DE in the SRR3 value */
  649. lis r10,DBSR_IC@h /* clear the IC event */
  650. mtspr SPRN_DBSR,r10
  651. /* restore state and get out */
  652. lwz r10,_CCR(r11)
  653. lwz r0,GPR0(r11)
  654. lwz r1,GPR1(r11)
  655. mtcrf 0x80,r10
  656. mtspr SPRN_SRR2,r12
  657. mtspr SPRN_SRR3,r9
  658. lwz r9,GPR9(r11)
  659. lwz r12,GPR12(r11)
  660. lwz r10,crit_r10@l(0)
  661. lwz r11,crit_r11@l(0)
  662. PPC405_ERR77_SYNC
  663. rfci
  664. b .
  665. /* continue normal handling for a critical exception... */
  666. 2: mfspr r4,SPRN_DBSR
  667. addi r3,r1,STACK_FRAME_OVERHEAD
  668. EXC_XFER_TEMPLATE(DebugException, 0x2002, \
  669. (MSR_KERNEL & ~(MSR_ME|MSR_DE|MSR_CE)), \
  670. NOCOPY, crit_transfer_to_handler, ret_from_crit_exc)
  671. /*
  672. * The other Data TLB exceptions bail out to this point
  673. * if they can't resolve the lightweight TLB fault.
  674. */
  675. DataAccess:
  676. NORMAL_EXCEPTION_PROLOG
  677. mfspr r5,SPRN_ESR /* Grab the ESR, save it, pass arg3 */
  678. stw r5,_ESR(r11)
  679. mfspr r4,SPRN_DEAR /* Grab the DEAR, save it, pass arg2 */
  680. EXC_XFER_EE_LITE(0x300, handle_page_fault)
  681. /* Other PowerPC processors, namely those derived from the 6xx-series
  682. * have vectors from 0x2100 through 0x2F00 defined, but marked as reserved.
  683. * However, for the 4xx-series processors these are neither defined nor
  684. * reserved.
  685. */
  686. /* Damn, I came up one instruction too many to fit into the
  687. * exception space :-). Both the instruction and data TLB
  688. * miss get to this point to load the TLB.
  689. * r10 - TLB_TAG value
  690. * r11 - Linux PTE
  691. * r12, r9 - avilable to use
  692. * PID - loaded with proper value when we get here
  693. * Upon exit, we reload everything and RFI.
  694. * Actually, it will fit now, but oh well.....a common place
  695. * to load the TLB.
  696. */
  697. tlb_4xx_index:
  698. .long 0
  699. finish_tlb_load:
  700. /* load the next available TLB index.
  701. */
  702. lwz r9, tlb_4xx_index@l(0)
  703. addi r9, r9, 1
  704. andi. r9, r9, (PPC40X_TLB_SIZE-1)
  705. stw r9, tlb_4xx_index@l(0)
  706. 6:
  707. /*
  708. * Clear out the software-only bits in the PTE to generate the
  709. * TLB_DATA value. These are the bottom 2 bits of the RPM, the
  710. * top 3 bits of the zone field, and M.
  711. */
  712. li r12, 0x0ce2
  713. andc r11, r11, r12
  714. tlbwe r11, r9, TLB_DATA /* Load TLB LO */
  715. tlbwe r10, r9, TLB_TAG /* Load TLB HI */
  716. /* Done...restore registers and get out of here.
  717. */
  718. #ifdef CONFIG_403GCX
  719. lwz r12, 12(r0)
  720. lwz r11, 8(r0)
  721. mtspr SPRN_PID, r12
  722. mtcr r11
  723. lwz r9, 4(r0)
  724. lwz r12, 0(r0)
  725. #else
  726. mfspr r12, SPRN_SPRG6
  727. mfspr r11, SPRN_SPRG7
  728. mtspr SPRN_PID, r12
  729. mtcr r11
  730. mfspr r9, SPRN_SPRG5
  731. mfspr r12, SPRN_SPRG4
  732. #endif
  733. mfspr r11, SPRN_SPRG1
  734. mfspr r10, SPRN_SPRG0
  735. PPC405_ERR77_SYNC
  736. rfi /* Should sync shadow TLBs */
  737. b . /* prevent prefetch past rfi */
  738. /* extern void giveup_fpu(struct task_struct *prev)
  739. *
  740. * The PowerPC 4xx family of processors do not have an FPU, so this just
  741. * returns.
  742. */
  743. _ENTRY(giveup_fpu)
  744. blr
  745. /* This is where the main kernel code starts.
  746. */
  747. start_here:
  748. /* ptr to current */
  749. lis r2,init_task@h
  750. ori r2,r2,init_task@l
  751. /* ptr to phys current thread */
  752. tophys(r4,r2)
  753. addi r4,r4,THREAD /* init task's THREAD */
  754. mtspr SPRN_SPRG3,r4
  755. /* stack */
  756. lis r1,init_thread_union@ha
  757. addi r1,r1,init_thread_union@l
  758. li r0,0
  759. stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
  760. bl early_init /* We have to do this with MMU on */
  761. /*
  762. * Decide what sort of machine this is and initialize the MMU.
  763. */
  764. mr r3,r31
  765. mr r4,r30
  766. mr r5,r29
  767. mr r6,r28
  768. mr r7,r27
  769. bl machine_init
  770. bl MMU_init
  771. /* Go back to running unmapped so we can load up new values
  772. * and change to using our exception vectors.
  773. * On the 4xx, all we have to do is invalidate the TLB to clear
  774. * the old 16M byte TLB mappings.
  775. */
  776. lis r4,2f@h
  777. ori r4,r4,2f@l
  778. tophys(r4,r4)
  779. lis r3,(MSR_KERNEL & ~(MSR_IR|MSR_DR))@h
  780. ori r3,r3,(MSR_KERNEL & ~(MSR_IR|MSR_DR))@l
  781. mtspr SPRN_SRR0,r4
  782. mtspr SPRN_SRR1,r3
  783. rfi
  784. b . /* prevent prefetch past rfi */
  785. /* Load up the kernel context */
  786. 2:
  787. sync /* Flush to memory before changing TLB */
  788. tlbia
  789. isync /* Flush shadow TLBs */
  790. /* set up the PTE pointers for the Abatron bdiGDB.
  791. */
  792. lis r6, swapper_pg_dir@h
  793. ori r6, r6, swapper_pg_dir@l
  794. lis r5, abatron_pteptrs@h
  795. ori r5, r5, abatron_pteptrs@l
  796. stw r5, 0xf0(r0) /* Must match your Abatron config file */
  797. tophys(r5,r5)
  798. stw r6, 0(r5)
  799. /* Now turn on the MMU for real! */
  800. lis r4,MSR_KERNEL@h
  801. ori r4,r4,MSR_KERNEL@l
  802. lis r3,start_kernel@h
  803. ori r3,r3,start_kernel@l
  804. mtspr SPRN_SRR0,r3
  805. mtspr SPRN_SRR1,r4
  806. rfi /* enable MMU and jump to start_kernel */
  807. b . /* prevent prefetch past rfi */
  808. /* Set up the initial MMU state so we can do the first level of
  809. * kernel initialization. This maps the first 16 MBytes of memory 1:1
  810. * virtual to physical and more importantly sets the cache mode.
  811. */
  812. initial_mmu:
  813. tlbia /* Invalidate all TLB entries */
  814. isync
  815. /* We should still be executing code at physical address 0x0000xxxx
  816. * at this point. However, start_here is at virtual address
  817. * 0xC000xxxx. So, set up a TLB mapping to cover this once
  818. * translation is enabled.
  819. */
  820. lis r3,KERNELBASE@h /* Load the kernel virtual address */
  821. ori r3,r3,KERNELBASE@l
  822. tophys(r4,r3) /* Load the kernel physical address */
  823. iccci r0,r3 /* Invalidate the i-cache before use */
  824. /* Load the kernel PID.
  825. */
  826. li r0,0
  827. mtspr SPRN_PID,r0
  828. sync
  829. /* Configure and load two entries into TLB slots 62 and 63.
  830. * In case we are pinning TLBs, these are reserved in by the
  831. * other TLB functions. If not reserving, then it doesn't
  832. * matter where they are loaded.
  833. */
  834. clrrwi r4,r4,10 /* Mask off the real page number */
  835. ori r4,r4,(TLB_WR | TLB_EX) /* Set the write and execute bits */
  836. clrrwi r3,r3,10 /* Mask off the effective page number */
  837. ori r3,r3,(TLB_VALID | TLB_PAGESZ(PAGESZ_16M))
  838. li r0,63 /* TLB slot 63 */
  839. tlbwe r4,r0,TLB_DATA /* Load the data portion of the entry */
  840. tlbwe r3,r0,TLB_TAG /* Load the tag portion of the entry */
  841. #if defined(CONFIG_SERIAL_TEXT_DEBUG) && defined(SERIAL_DEBUG_IO_BASE)
  842. /* Load a TLB entry for the UART, so that ppc4xx_progress() can use
  843. * the UARTs nice and early. We use a 4k real==virtual mapping. */
  844. lis r3,SERIAL_DEBUG_IO_BASE@h
  845. ori r3,r3,SERIAL_DEBUG_IO_BASE@l
  846. mr r4,r3
  847. clrrwi r4,r4,12
  848. ori r4,r4,(TLB_WR|TLB_I|TLB_M|TLB_G)
  849. clrrwi r3,r3,12
  850. ori r3,r3,(TLB_VALID | TLB_PAGESZ(PAGESZ_4K))
  851. li r0,0 /* TLB slot 0 */
  852. tlbwe r4,r0,TLB_DATA
  853. tlbwe r3,r0,TLB_TAG
  854. #endif /* CONFIG_SERIAL_DEBUG_TEXT && SERIAL_DEBUG_IO_BASE */
  855. isync
  856. /* Establish the exception vector base
  857. */
  858. lis r4,KERNELBASE@h /* EVPR only uses the high 16-bits */
  859. tophys(r0,r4) /* Use the physical address */
  860. mtspr SPRN_EVPR,r0
  861. blr
  862. _GLOBAL(abort)
  863. mfspr r13,SPRN_DBCR0
  864. oris r13,r13,DBCR0_RST_SYSTEM@h
  865. mtspr SPRN_DBCR0,r13
  866. _GLOBAL(set_context)
  867. #ifdef CONFIG_BDI_SWITCH
  868. /* Context switch the PTE pointer for the Abatron BDI2000.
  869. * The PGDIR is the second parameter.
  870. */
  871. lis r5, KERNELBASE@h
  872. lwz r5, 0xf0(r5)
  873. stw r4, 0x4(r5)
  874. #endif
  875. sync
  876. mtspr SPRN_PID,r3
  877. isync /* Need an isync to flush shadow */
  878. /* TLBs after changing PID */
  879. blr
  880. /* We put a few things here that have to be page-aligned. This stuff
  881. * goes at the beginning of the data segment, which is page-aligned.
  882. */
  883. .data
  884. .align 12
  885. .globl sdata
  886. sdata:
  887. .globl empty_zero_page
  888. empty_zero_page:
  889. .space 4096
  890. .globl swapper_pg_dir
  891. swapper_pg_dir:
  892. .space PGD_TABLE_SIZE
  893. /* Room for two PTE pointers, usually the kernel and current user pointers
  894. * to their respective root page table.
  895. */
  896. abatron_pteptrs:
  897. .space 8