tqm8555.dts 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311
  1. /*
  2. * TQM 8555 Device Tree Source
  3. *
  4. * Copyright 2008 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. model = "tqc,tqm8555";
  14. compatible = "tqc,tqm8555";
  15. #address-cells = <1>;
  16. #size-cells = <1>;
  17. aliases {
  18. ethernet0 = &enet0;
  19. ethernet1 = &enet1;
  20. serial0 = &serial0;
  21. serial1 = &serial1;
  22. pci0 = &pci0;
  23. };
  24. cpus {
  25. #address-cells = <1>;
  26. #size-cells = <0>;
  27. PowerPC,8555@0 {
  28. device_type = "cpu";
  29. reg = <0>;
  30. d-cache-line-size = <32>;
  31. i-cache-line-size = <32>;
  32. d-cache-size = <32768>;
  33. i-cache-size = <32768>;
  34. timebase-frequency = <0>;
  35. bus-frequency = <0>;
  36. clock-frequency = <0>;
  37. next-level-cache = <&L2>;
  38. };
  39. };
  40. memory {
  41. device_type = "memory";
  42. reg = <0x00000000 0x10000000>;
  43. };
  44. soc@e0000000 {
  45. #address-cells = <1>;
  46. #size-cells = <1>;
  47. device_type = "soc";
  48. ranges = <0x0 0xe0000000 0x100000>;
  49. reg = <0xe0000000 0x200>;
  50. bus-frequency = <0>;
  51. compatible = "fsl,mpc8555-immr", "simple-bus";
  52. memory-controller@2000 {
  53. compatible = "fsl,mpc8540-memory-controller";
  54. reg = <0x2000 0x1000>;
  55. interrupt-parent = <&mpic>;
  56. interrupts = <18 2>;
  57. };
  58. L2: l2-cache-controller@20000 {
  59. compatible = "fsl,mpc8540-l2-cache-controller";
  60. reg = <0x20000 0x1000>;
  61. cache-line-size = <32>;
  62. cache-size = <0x40000>; // L2, 256K
  63. interrupt-parent = <&mpic>;
  64. interrupts = <16 2>;
  65. };
  66. i2c@3000 {
  67. #address-cells = <1>;
  68. #size-cells = <0>;
  69. cell-index = <0>;
  70. compatible = "fsl-i2c";
  71. reg = <0x3000 0x100>;
  72. interrupts = <43 2>;
  73. interrupt-parent = <&mpic>;
  74. dfsrr;
  75. dtt@48 {
  76. compatible = "national,lm75";
  77. reg = <0x48>;
  78. };
  79. rtc@68 {
  80. compatible = "dallas,ds1337";
  81. reg = <0x68>;
  82. };
  83. };
  84. dma@21300 {
  85. #address-cells = <1>;
  86. #size-cells = <1>;
  87. compatible = "fsl,mpc8555-dma", "fsl,eloplus-dma";
  88. reg = <0x21300 0x4>;
  89. ranges = <0x0 0x21100 0x200>;
  90. cell-index = <0>;
  91. dma-channel@0 {
  92. compatible = "fsl,mpc8555-dma-channel",
  93. "fsl,eloplus-dma-channel";
  94. reg = <0x0 0x80>;
  95. cell-index = <0>;
  96. interrupt-parent = <&mpic>;
  97. interrupts = <20 2>;
  98. };
  99. dma-channel@80 {
  100. compatible = "fsl,mpc8555-dma-channel",
  101. "fsl,eloplus-dma-channel";
  102. reg = <0x80 0x80>;
  103. cell-index = <1>;
  104. interrupt-parent = <&mpic>;
  105. interrupts = <21 2>;
  106. };
  107. dma-channel@100 {
  108. compatible = "fsl,mpc8555-dma-channel",
  109. "fsl,eloplus-dma-channel";
  110. reg = <0x100 0x80>;
  111. cell-index = <2>;
  112. interrupt-parent = <&mpic>;
  113. interrupts = <22 2>;
  114. };
  115. dma-channel@180 {
  116. compatible = "fsl,mpc8555-dma-channel",
  117. "fsl,eloplus-dma-channel";
  118. reg = <0x180 0x80>;
  119. cell-index = <3>;
  120. interrupt-parent = <&mpic>;
  121. interrupts = <23 2>;
  122. };
  123. };
  124. enet0: ethernet@24000 {
  125. #address-cells = <1>;
  126. #size-cells = <1>;
  127. cell-index = <0>;
  128. device_type = "network";
  129. model = "TSEC";
  130. compatible = "gianfar";
  131. reg = <0x24000 0x1000>;
  132. ranges = <0x0 0x24000 0x1000>;
  133. local-mac-address = [ 00 00 00 00 00 00 ];
  134. interrupts = <29 2 30 2 34 2>;
  135. interrupt-parent = <&mpic>;
  136. tbi-handle = <&tbi0>;
  137. phy-handle = <&phy2>;
  138. mdio@520 {
  139. #address-cells = <1>;
  140. #size-cells = <0>;
  141. compatible = "fsl,gianfar-mdio";
  142. reg = <0x520 0x20>;
  143. phy1: ethernet-phy@1 {
  144. interrupt-parent = <&mpic>;
  145. interrupts = <8 1>;
  146. reg = <1>;
  147. device_type = "ethernet-phy";
  148. };
  149. phy2: ethernet-phy@2 {
  150. interrupt-parent = <&mpic>;
  151. interrupts = <8 1>;
  152. reg = <2>;
  153. device_type = "ethernet-phy";
  154. };
  155. phy3: ethernet-phy@3 {
  156. interrupt-parent = <&mpic>;
  157. interrupts = <8 1>;
  158. reg = <3>;
  159. device_type = "ethernet-phy";
  160. };
  161. tbi0: tbi-phy@11 {
  162. reg = <0x11>;
  163. device_type = "tbi-phy";
  164. };
  165. };
  166. };
  167. enet1: ethernet@25000 {
  168. #address-cells = <1>;
  169. #size-cells = <1>;
  170. cell-index = <1>;
  171. device_type = "network";
  172. model = "TSEC";
  173. compatible = "gianfar";
  174. reg = <0x25000 0x1000>;
  175. ranges = <0x0 0x25000 0x1000>;
  176. local-mac-address = [ 00 00 00 00 00 00 ];
  177. interrupts = <35 2 36 2 40 2>;
  178. interrupt-parent = <&mpic>;
  179. tbi-handle = <&tbi1>;
  180. phy-handle = <&phy1>;
  181. mdio@520 {
  182. #address-cells = <1>;
  183. #size-cells = <0>;
  184. compatible = "fsl,gianfar-tbi";
  185. reg = <0x520 0x20>;
  186. tbi1: tbi-phy@11 {
  187. reg = <0x11>;
  188. device_type = "tbi-phy";
  189. };
  190. };
  191. };
  192. serial0: serial@4500 {
  193. cell-index = <0>;
  194. device_type = "serial";
  195. compatible = "ns16550";
  196. reg = <0x4500 0x100>; // reg base, size
  197. clock-frequency = <0>; // should we fill in in uboot?
  198. interrupts = <42 2>;
  199. interrupt-parent = <&mpic>;
  200. };
  201. serial1: serial@4600 {
  202. cell-index = <1>;
  203. device_type = "serial";
  204. compatible = "ns16550";
  205. reg = <0x4600 0x100>; // reg base, size
  206. clock-frequency = <0>; // should we fill in in uboot?
  207. interrupts = <42 2>;
  208. interrupt-parent = <&mpic>;
  209. };
  210. crypto@30000 {
  211. compatible = "fsl,sec2.0";
  212. reg = <0x30000 0x10000>;
  213. interrupts = <45 2>;
  214. interrupt-parent = <&mpic>;
  215. fsl,num-channels = <4>;
  216. fsl,channel-fifo-len = <24>;
  217. fsl,exec-units-mask = <0x7e>;
  218. fsl,descriptor-types-mask = <0x01010ebf>;
  219. };
  220. mpic: pic@40000 {
  221. interrupt-controller;
  222. #address-cells = <0>;
  223. #interrupt-cells = <2>;
  224. reg = <0x40000 0x40000>;
  225. device_type = "open-pic";
  226. compatible = "chrp,open-pic";
  227. };
  228. cpm@919c0 {
  229. #address-cells = <1>;
  230. #size-cells = <1>;
  231. compatible = "fsl,mpc8555-cpm", "fsl,cpm2", "simple-bus";
  232. reg = <0x919c0 0x30>;
  233. ranges;
  234. muram@80000 {
  235. #address-cells = <1>;
  236. #size-cells = <1>;
  237. ranges = <0 0x80000 0x10000>;
  238. data@0 {
  239. compatible = "fsl,cpm-muram-data";
  240. reg = <0 0x2000 0x9000 0x1000>;
  241. };
  242. };
  243. brg@919f0 {
  244. compatible = "fsl,mpc8555-brg",
  245. "fsl,cpm2-brg",
  246. "fsl,cpm-brg";
  247. reg = <0x919f0 0x10 0x915f0 0x10>;
  248. clock-frequency = <0>;
  249. };
  250. cpmpic: pic@90c00 {
  251. interrupt-controller;
  252. #address-cells = <0>;
  253. #interrupt-cells = <2>;
  254. interrupts = <46 2>;
  255. interrupt-parent = <&mpic>;
  256. reg = <0x90c00 0x80>;
  257. compatible = "fsl,mpc8555-cpm-pic", "fsl,cpm2-pic";
  258. };
  259. };
  260. };
  261. pci0: pci@e0008000 {
  262. cell-index = <0>;
  263. #interrupt-cells = <1>;
  264. #size-cells = <2>;
  265. #address-cells = <3>;
  266. compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
  267. device_type = "pci";
  268. reg = <0xe0008000 0x1000>;
  269. clock-frequency = <66666666>;
  270. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  271. interrupt-map = <
  272. /* IDSEL 28 */
  273. 0xe000 0 0 1 &mpic 2 1
  274. 0xe000 0 0 2 &mpic 3 1>;
  275. interrupt-parent = <&mpic>;
  276. interrupts = <24 2>;
  277. bus-range = <0 0>;
  278. ranges = <0x02000000 0 0x80000000 0x80000000 0 0x20000000
  279. 0x01000000 0 0x00000000 0xe2000000 0 0x01000000>;
  280. };
  281. };