mpc8555cds.dts 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369
  1. /*
  2. * MPC8555 CDS Device Tree Source
  3. *
  4. * Copyright 2006, 2008 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. model = "MPC8555CDS";
  14. compatible = "MPC8555CDS", "MPC85xxCDS";
  15. #address-cells = <1>;
  16. #size-cells = <1>;
  17. aliases {
  18. ethernet0 = &enet0;
  19. ethernet1 = &enet1;
  20. serial0 = &serial0;
  21. serial1 = &serial1;
  22. pci0 = &pci0;
  23. pci1 = &pci1;
  24. };
  25. cpus {
  26. #address-cells = <1>;
  27. #size-cells = <0>;
  28. PowerPC,8555@0 {
  29. device_type = "cpu";
  30. reg = <0x0>;
  31. d-cache-line-size = <32>; // 32 bytes
  32. i-cache-line-size = <32>; // 32 bytes
  33. d-cache-size = <0x8000>; // L1, 32K
  34. i-cache-size = <0x8000>; // L1, 32K
  35. timebase-frequency = <0>; // 33 MHz, from uboot
  36. bus-frequency = <0>; // 166 MHz
  37. clock-frequency = <0>; // 825 MHz, from uboot
  38. next-level-cache = <&L2>;
  39. };
  40. };
  41. memory {
  42. device_type = "memory";
  43. reg = <0x0 0x8000000>; // 128M at 0x0
  44. };
  45. soc8555@e0000000 {
  46. #address-cells = <1>;
  47. #size-cells = <1>;
  48. device_type = "soc";
  49. compatible = "simple-bus";
  50. ranges = <0x0 0xe0000000 0x100000>;
  51. reg = <0xe0000000 0x1000>; // CCSRBAR 1M
  52. bus-frequency = <0>;
  53. memory-controller@2000 {
  54. compatible = "fsl,8555-memory-controller";
  55. reg = <0x2000 0x1000>;
  56. interrupt-parent = <&mpic>;
  57. interrupts = <18 2>;
  58. };
  59. L2: l2-cache-controller@20000 {
  60. compatible = "fsl,8555-l2-cache-controller";
  61. reg = <0x20000 0x1000>;
  62. cache-line-size = <32>; // 32 bytes
  63. cache-size = <0x40000>; // L2, 256K
  64. interrupt-parent = <&mpic>;
  65. interrupts = <16 2>;
  66. };
  67. i2c@3000 {
  68. #address-cells = <1>;
  69. #size-cells = <0>;
  70. cell-index = <0>;
  71. compatible = "fsl-i2c";
  72. reg = <0x3000 0x100>;
  73. interrupts = <43 2>;
  74. interrupt-parent = <&mpic>;
  75. dfsrr;
  76. };
  77. dma@21300 {
  78. #address-cells = <1>;
  79. #size-cells = <1>;
  80. compatible = "fsl,mpc8555-dma", "fsl,eloplus-dma";
  81. reg = <0x21300 0x4>;
  82. ranges = <0x0 0x21100 0x200>;
  83. cell-index = <0>;
  84. dma-channel@0 {
  85. compatible = "fsl,mpc8555-dma-channel",
  86. "fsl,eloplus-dma-channel";
  87. reg = <0x0 0x80>;
  88. cell-index = <0>;
  89. interrupt-parent = <&mpic>;
  90. interrupts = <20 2>;
  91. };
  92. dma-channel@80 {
  93. compatible = "fsl,mpc8555-dma-channel",
  94. "fsl,eloplus-dma-channel";
  95. reg = <0x80 0x80>;
  96. cell-index = <1>;
  97. interrupt-parent = <&mpic>;
  98. interrupts = <21 2>;
  99. };
  100. dma-channel@100 {
  101. compatible = "fsl,mpc8555-dma-channel",
  102. "fsl,eloplus-dma-channel";
  103. reg = <0x100 0x80>;
  104. cell-index = <2>;
  105. interrupt-parent = <&mpic>;
  106. interrupts = <22 2>;
  107. };
  108. dma-channel@180 {
  109. compatible = "fsl,mpc8555-dma-channel",
  110. "fsl,eloplus-dma-channel";
  111. reg = <0x180 0x80>;
  112. cell-index = <3>;
  113. interrupt-parent = <&mpic>;
  114. interrupts = <23 2>;
  115. };
  116. };
  117. enet0: ethernet@24000 {
  118. #address-cells = <1>;
  119. #size-cells = <1>;
  120. cell-index = <0>;
  121. device_type = "network";
  122. model = "TSEC";
  123. compatible = "gianfar";
  124. reg = <0x24000 0x1000>;
  125. ranges = <0x0 0x24000 0x1000>;
  126. local-mac-address = [ 00 00 00 00 00 00 ];
  127. interrupts = <29 2 30 2 34 2>;
  128. interrupt-parent = <&mpic>;
  129. tbi-handle = <&tbi0>;
  130. phy-handle = <&phy0>;
  131. mdio@520 {
  132. #address-cells = <1>;
  133. #size-cells = <0>;
  134. compatible = "fsl,gianfar-mdio";
  135. reg = <0x520 0x20>;
  136. phy0: ethernet-phy@0 {
  137. interrupt-parent = <&mpic>;
  138. interrupts = <5 1>;
  139. reg = <0x0>;
  140. device_type = "ethernet-phy";
  141. };
  142. phy1: ethernet-phy@1 {
  143. interrupt-parent = <&mpic>;
  144. interrupts = <5 1>;
  145. reg = <0x1>;
  146. device_type = "ethernet-phy";
  147. };
  148. tbi0: tbi-phy@11 {
  149. reg = <0x11>;
  150. device_type = "tbi-phy";
  151. };
  152. };
  153. };
  154. enet1: ethernet@25000 {
  155. #address-cells = <1>;
  156. #size-cells = <1>;
  157. cell-index = <1>;
  158. device_type = "network";
  159. model = "TSEC";
  160. compatible = "gianfar";
  161. reg = <0x25000 0x1000>;
  162. ranges = <0x0 0x25000 0x1000>;
  163. local-mac-address = [ 00 00 00 00 00 00 ];
  164. interrupts = <35 2 36 2 40 2>;
  165. interrupt-parent = <&mpic>;
  166. tbi-handle = <&tbi1>;
  167. phy-handle = <&phy1>;
  168. mdio@520 {
  169. #address-cells = <1>;
  170. #size-cells = <0>;
  171. compatible = "fsl,gianfar-tbi";
  172. reg = <0x520 0x20>;
  173. tbi1: tbi-phy@11 {
  174. reg = <0x11>;
  175. device_type = "tbi-phy";
  176. };
  177. };
  178. };
  179. serial0: serial@4500 {
  180. cell-index = <0>;
  181. device_type = "serial";
  182. compatible = "ns16550";
  183. reg = <0x4500 0x100>; // reg base, size
  184. clock-frequency = <0>; // should we fill in in uboot?
  185. interrupts = <42 2>;
  186. interrupt-parent = <&mpic>;
  187. };
  188. serial1: serial@4600 {
  189. cell-index = <1>;
  190. device_type = "serial";
  191. compatible = "ns16550";
  192. reg = <0x4600 0x100>; // reg base, size
  193. clock-frequency = <0>; // should we fill in in uboot?
  194. interrupts = <42 2>;
  195. interrupt-parent = <&mpic>;
  196. };
  197. crypto@30000 {
  198. compatible = "fsl,sec2.0";
  199. reg = <0x30000 0x10000>;
  200. interrupts = <45 2>;
  201. interrupt-parent = <&mpic>;
  202. fsl,num-channels = <4>;
  203. fsl,channel-fifo-len = <24>;
  204. fsl,exec-units-mask = <0x7e>;
  205. fsl,descriptor-types-mask = <0x01010ebf>;
  206. };
  207. mpic: pic@40000 {
  208. interrupt-controller;
  209. #address-cells = <0>;
  210. #interrupt-cells = <2>;
  211. reg = <0x40000 0x40000>;
  212. compatible = "chrp,open-pic";
  213. device_type = "open-pic";
  214. };
  215. cpm@919c0 {
  216. #address-cells = <1>;
  217. #size-cells = <1>;
  218. compatible = "fsl,mpc8555-cpm", "fsl,cpm2";
  219. reg = <0x919c0 0x30>;
  220. ranges;
  221. muram@80000 {
  222. #address-cells = <1>;
  223. #size-cells = <1>;
  224. ranges = <0x0 0x80000 0x10000>;
  225. data@0 {
  226. compatible = "fsl,cpm-muram-data";
  227. reg = <0x0 0x2000 0x9000 0x1000>;
  228. };
  229. };
  230. brg@919f0 {
  231. compatible = "fsl,mpc8555-brg",
  232. "fsl,cpm2-brg",
  233. "fsl,cpm-brg";
  234. reg = <0x919f0 0x10 0x915f0 0x10>;
  235. };
  236. cpmpic: pic@90c00 {
  237. interrupt-controller;
  238. #address-cells = <0>;
  239. #interrupt-cells = <2>;
  240. interrupts = <46 2>;
  241. interrupt-parent = <&mpic>;
  242. reg = <0x90c00 0x80>;
  243. compatible = "fsl,mpc8555-cpm-pic", "fsl,cpm2-pic";
  244. };
  245. };
  246. };
  247. pci0: pci@e0008000 {
  248. cell-index = <0>;
  249. interrupt-map-mask = <0x1f800 0x0 0x0 0x7>;
  250. interrupt-map = <
  251. /* IDSEL 0x10 */
  252. 0x8000 0x0 0x0 0x1 &mpic 0x0 0x1
  253. 0x8000 0x0 0x0 0x2 &mpic 0x1 0x1
  254. 0x8000 0x0 0x0 0x3 &mpic 0x2 0x1
  255. 0x8000 0x0 0x0 0x4 &mpic 0x3 0x1
  256. /* IDSEL 0x11 */
  257. 0x8800 0x0 0x0 0x1 &mpic 0x0 0x1
  258. 0x8800 0x0 0x0 0x2 &mpic 0x1 0x1
  259. 0x8800 0x0 0x0 0x3 &mpic 0x2 0x1
  260. 0x8800 0x0 0x0 0x4 &mpic 0x3 0x1
  261. /* IDSEL 0x12 (Slot 1) */
  262. 0x9000 0x0 0x0 0x1 &mpic 0x0 0x1
  263. 0x9000 0x0 0x0 0x2 &mpic 0x1 0x1
  264. 0x9000 0x0 0x0 0x3 &mpic 0x2 0x1
  265. 0x9000 0x0 0x0 0x4 &mpic 0x3 0x1
  266. /* IDSEL 0x13 (Slot 2) */
  267. 0x9800 0x0 0x0 0x1 &mpic 0x1 0x1
  268. 0x9800 0x0 0x0 0x2 &mpic 0x2 0x1
  269. 0x9800 0x0 0x0 0x3 &mpic 0x3 0x1
  270. 0x9800 0x0 0x0 0x4 &mpic 0x0 0x1
  271. /* IDSEL 0x14 (Slot 3) */
  272. 0xa000 0x0 0x0 0x1 &mpic 0x2 0x1
  273. 0xa000 0x0 0x0 0x2 &mpic 0x3 0x1
  274. 0xa000 0x0 0x0 0x3 &mpic 0x0 0x1
  275. 0xa000 0x0 0x0 0x4 &mpic 0x1 0x1
  276. /* IDSEL 0x15 (Slot 4) */
  277. 0xa800 0x0 0x0 0x1 &mpic 0x3 0x1
  278. 0xa800 0x0 0x0 0x2 &mpic 0x0 0x1
  279. 0xa800 0x0 0x0 0x3 &mpic 0x1 0x1
  280. 0xa800 0x0 0x0 0x4 &mpic 0x2 0x1
  281. /* Bus 1 (Tundra Bridge) */
  282. /* IDSEL 0x12 (ISA bridge) */
  283. 0x19000 0x0 0x0 0x1 &mpic 0x0 0x1
  284. 0x19000 0x0 0x0 0x2 &mpic 0x1 0x1
  285. 0x19000 0x0 0x0 0x3 &mpic 0x2 0x1
  286. 0x19000 0x0 0x0 0x4 &mpic 0x3 0x1>;
  287. interrupt-parent = <&mpic>;
  288. interrupts = <24 2>;
  289. bus-range = <0 0>;
  290. ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
  291. 0x1000000 0x0 0x0 0xe2000000 0x0 0x100000>;
  292. clock-frequency = <66666666>;
  293. #interrupt-cells = <1>;
  294. #size-cells = <2>;
  295. #address-cells = <3>;
  296. reg = <0xe0008000 0x1000>;
  297. compatible = "fsl,mpc8540-pci";
  298. device_type = "pci";
  299. i8259@19000 {
  300. interrupt-controller;
  301. device_type = "interrupt-controller";
  302. reg = <0x19000 0x0 0x0 0x0 0x1>;
  303. #address-cells = <0>;
  304. #interrupt-cells = <2>;
  305. compatible = "chrp,iic";
  306. interrupts = <1>;
  307. interrupt-parent = <&pci0>;
  308. };
  309. };
  310. pci1: pci@e0009000 {
  311. cell-index = <1>;
  312. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  313. interrupt-map = <
  314. /* IDSEL 0x15 */
  315. 0xa800 0x0 0x0 0x1 &mpic 0xb 0x1
  316. 0xa800 0x0 0x0 0x2 &mpic 0xb 0x1
  317. 0xa800 0x0 0x0 0x3 &mpic 0xb 0x1
  318. 0xa800 0x0 0x0 0x4 &mpic 0xb 0x1>;
  319. interrupt-parent = <&mpic>;
  320. interrupts = <25 2>;
  321. bus-range = <0 0>;
  322. ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
  323. 0x1000000 0x0 0x0 0xe3000000 0x0 0x100000>;
  324. clock-frequency = <66666666>;
  325. #interrupt-cells = <1>;
  326. #size-cells = <2>;
  327. #address-cells = <3>;
  328. reg = <0xe0009000 0x1000>;
  329. compatible = "fsl,mpc8540-pci";
  330. device_type = "pci";
  331. };
  332. };