mpc8540ads.dts 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349
  1. /*
  2. * MPC8540 ADS Device Tree Source
  3. *
  4. * Copyright 2006, 2008 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. model = "MPC8540ADS";
  14. compatible = "MPC8540ADS", "MPC85xxADS";
  15. #address-cells = <1>;
  16. #size-cells = <1>;
  17. aliases {
  18. ethernet0 = &enet0;
  19. ethernet1 = &enet1;
  20. ethernet2 = &enet2;
  21. serial0 = &serial0;
  22. serial1 = &serial1;
  23. pci0 = &pci0;
  24. };
  25. cpus {
  26. #address-cells = <1>;
  27. #size-cells = <0>;
  28. PowerPC,8540@0 {
  29. device_type = "cpu";
  30. reg = <0x0>;
  31. d-cache-line-size = <32>; // 32 bytes
  32. i-cache-line-size = <32>; // 32 bytes
  33. d-cache-size = <0x8000>; // L1, 32K
  34. i-cache-size = <0x8000>; // L1, 32K
  35. timebase-frequency = <0>; // 33 MHz, from uboot
  36. bus-frequency = <0>; // 166 MHz
  37. clock-frequency = <0>; // 825 MHz, from uboot
  38. next-level-cache = <&L2>;
  39. };
  40. };
  41. memory {
  42. device_type = "memory";
  43. reg = <0x0 0x8000000>; // 128M at 0x0
  44. };
  45. soc8540@e0000000 {
  46. #address-cells = <1>;
  47. #size-cells = <1>;
  48. device_type = "soc";
  49. compatible = "simple-bus";
  50. ranges = <0x0 0xe0000000 0x100000>;
  51. reg = <0xe0000000 0x100000>; // CCSRBAR 1M
  52. bus-frequency = <0>;
  53. memory-controller@2000 {
  54. compatible = "fsl,8540-memory-controller";
  55. reg = <0x2000 0x1000>;
  56. interrupt-parent = <&mpic>;
  57. interrupts = <18 2>;
  58. };
  59. L2: l2-cache-controller@20000 {
  60. compatible = "fsl,8540-l2-cache-controller";
  61. reg = <0x20000 0x1000>;
  62. cache-line-size = <32>; // 32 bytes
  63. cache-size = <0x40000>; // L2, 256K
  64. interrupt-parent = <&mpic>;
  65. interrupts = <16 2>;
  66. };
  67. i2c@3000 {
  68. #address-cells = <1>;
  69. #size-cells = <0>;
  70. cell-index = <0>;
  71. compatible = "fsl-i2c";
  72. reg = <0x3000 0x100>;
  73. interrupts = <43 2>;
  74. interrupt-parent = <&mpic>;
  75. dfsrr;
  76. };
  77. dma@21300 {
  78. #address-cells = <1>;
  79. #size-cells = <1>;
  80. compatible = "fsl,mpc8540-dma", "fsl,eloplus-dma";
  81. reg = <0x21300 0x4>;
  82. ranges = <0x0 0x21100 0x200>;
  83. cell-index = <0>;
  84. dma-channel@0 {
  85. compatible = "fsl,mpc8540-dma-channel",
  86. "fsl,eloplus-dma-channel";
  87. reg = <0x0 0x80>;
  88. cell-index = <0>;
  89. interrupt-parent = <&mpic>;
  90. interrupts = <20 2>;
  91. };
  92. dma-channel@80 {
  93. compatible = "fsl,mpc8540-dma-channel",
  94. "fsl,eloplus-dma-channel";
  95. reg = <0x80 0x80>;
  96. cell-index = <1>;
  97. interrupt-parent = <&mpic>;
  98. interrupts = <21 2>;
  99. };
  100. dma-channel@100 {
  101. compatible = "fsl,mpc8540-dma-channel",
  102. "fsl,eloplus-dma-channel";
  103. reg = <0x100 0x80>;
  104. cell-index = <2>;
  105. interrupt-parent = <&mpic>;
  106. interrupts = <22 2>;
  107. };
  108. dma-channel@180 {
  109. compatible = "fsl,mpc8540-dma-channel",
  110. "fsl,eloplus-dma-channel";
  111. reg = <0x180 0x80>;
  112. cell-index = <3>;
  113. interrupt-parent = <&mpic>;
  114. interrupts = <23 2>;
  115. };
  116. };
  117. enet0: ethernet@24000 {
  118. #address-cells = <1>;
  119. #size-cells = <1>;
  120. cell-index = <0>;
  121. device_type = "network";
  122. model = "TSEC";
  123. compatible = "gianfar";
  124. reg = <0x24000 0x1000>;
  125. ranges = <0x0 0x24000 0x1000>;
  126. local-mac-address = [ 00 00 00 00 00 00 ];
  127. interrupts = <29 2 30 2 34 2>;
  128. interrupt-parent = <&mpic>;
  129. tbi-handle = <&tbi0>;
  130. phy-handle = <&phy0>;
  131. mdio@520 {
  132. #address-cells = <1>;
  133. #size-cells = <0>;
  134. compatible = "fsl,gianfar-mdio";
  135. reg = <0x520 0x20>;
  136. phy0: ethernet-phy@0 {
  137. interrupt-parent = <&mpic>;
  138. interrupts = <5 1>;
  139. reg = <0x0>;
  140. device_type = "ethernet-phy";
  141. };
  142. phy1: ethernet-phy@1 {
  143. interrupt-parent = <&mpic>;
  144. interrupts = <5 1>;
  145. reg = <0x1>;
  146. device_type = "ethernet-phy";
  147. };
  148. phy3: ethernet-phy@3 {
  149. interrupt-parent = <&mpic>;
  150. interrupts = <7 1>;
  151. reg = <0x3>;
  152. device_type = "ethernet-phy";
  153. };
  154. tbi0: tbi-phy@11 {
  155. reg = <0x11>;
  156. device_type = "tbi-phy";
  157. };
  158. };
  159. };
  160. enet1: ethernet@25000 {
  161. #address-cells = <1>;
  162. #size-cells = <1>;
  163. cell-index = <1>;
  164. device_type = "network";
  165. model = "TSEC";
  166. compatible = "gianfar";
  167. reg = <0x25000 0x1000>;
  168. ranges = <0x0 0x25000 0x1000>;
  169. local-mac-address = [ 00 00 00 00 00 00 ];
  170. interrupts = <35 2 36 2 40 2>;
  171. interrupt-parent = <&mpic>;
  172. tbi-handle = <&tbi1>;
  173. phy-handle = <&phy1>;
  174. mdio@520 {
  175. #address-cells = <1>;
  176. #size-cells = <0>;
  177. compatible = "fsl,gianfar-tbi";
  178. reg = <0x520 0x20>;
  179. tbi1: tbi-phy@11 {
  180. reg = <0x11>;
  181. device_type = "tbi-phy";
  182. };
  183. };
  184. };
  185. enet2: ethernet@26000 {
  186. #address-cells = <1>;
  187. #size-cells = <1>;
  188. cell-index = <2>;
  189. device_type = "network";
  190. model = "FEC";
  191. compatible = "gianfar";
  192. reg = <0x26000 0x1000>;
  193. ranges = <0x0 0x26000 0x1000>;
  194. local-mac-address = [ 00 00 00 00 00 00 ];
  195. interrupts = <41 2>;
  196. interrupt-parent = <&mpic>;
  197. tbi-handle = <&tbi2>;
  198. phy-handle = <&phy3>;
  199. mdio@520 {
  200. #address-cells = <1>;
  201. #size-cells = <0>;
  202. compatible = "fsl,gianfar-tbi";
  203. reg = <0x520 0x20>;
  204. tbi2: tbi-phy@11 {
  205. reg = <0x11>;
  206. device_type = "tbi-phy";
  207. };
  208. };
  209. };
  210. serial0: serial@4500 {
  211. cell-index = <0>;
  212. device_type = "serial";
  213. compatible = "ns16550";
  214. reg = <0x4500 0x100>; // reg base, size
  215. clock-frequency = <0>; // should we fill in in uboot?
  216. interrupts = <42 2>;
  217. interrupt-parent = <&mpic>;
  218. };
  219. serial1: serial@4600 {
  220. cell-index = <1>;
  221. device_type = "serial";
  222. compatible = "ns16550";
  223. reg = <0x4600 0x100>; // reg base, size
  224. clock-frequency = <0>; // should we fill in in uboot?
  225. interrupts = <42 2>;
  226. interrupt-parent = <&mpic>;
  227. };
  228. mpic: pic@40000 {
  229. interrupt-controller;
  230. #address-cells = <0>;
  231. #interrupt-cells = <2>;
  232. reg = <0x40000 0x40000>;
  233. compatible = "chrp,open-pic";
  234. device_type = "open-pic";
  235. };
  236. };
  237. pci0: pci@e0008000 {
  238. cell-index = <0>;
  239. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  240. interrupt-map = <
  241. /* IDSEL 0x02 */
  242. 0x1000 0x0 0x0 0x1 &mpic 0x1 0x1
  243. 0x1000 0x0 0x0 0x2 &mpic 0x2 0x1
  244. 0x1000 0x0 0x0 0x3 &mpic 0x3 0x1
  245. 0x1000 0x0 0x0 0x4 &mpic 0x4 0x1
  246. /* IDSEL 0x03 */
  247. 0x1800 0x0 0x0 0x1 &mpic 0x4 0x1
  248. 0x1800 0x0 0x0 0x2 &mpic 0x1 0x1
  249. 0x1800 0x0 0x0 0x3 &mpic 0x2 0x1
  250. 0x1800 0x0 0x0 0x4 &mpic 0x3 0x1
  251. /* IDSEL 0x04 */
  252. 0x2000 0x0 0x0 0x1 &mpic 0x3 0x1
  253. 0x2000 0x0 0x0 0x2 &mpic 0x4 0x1
  254. 0x2000 0x0 0x0 0x3 &mpic 0x1 0x1
  255. 0x2000 0x0 0x0 0x4 &mpic 0x2 0x1
  256. /* IDSEL 0x05 */
  257. 0x2800 0x0 0x0 0x1 &mpic 0x2 0x1
  258. 0x2800 0x0 0x0 0x2 &mpic 0x3 0x1
  259. 0x2800 0x0 0x0 0x3 &mpic 0x4 0x1
  260. 0x2800 0x0 0x0 0x4 &mpic 0x1 0x1
  261. /* IDSEL 0x0c */
  262. 0x6000 0x0 0x0 0x1 &mpic 0x1 0x1
  263. 0x6000 0x0 0x0 0x2 &mpic 0x2 0x1
  264. 0x6000 0x0 0x0 0x3 &mpic 0x3 0x1
  265. 0x6000 0x0 0x0 0x4 &mpic 0x4 0x1
  266. /* IDSEL 0x0d */
  267. 0x6800 0x0 0x0 0x1 &mpic 0x4 0x1
  268. 0x6800 0x0 0x0 0x2 &mpic 0x1 0x1
  269. 0x6800 0x0 0x0 0x3 &mpic 0x2 0x1
  270. 0x6800 0x0 0x0 0x4 &mpic 0x3 0x1
  271. /* IDSEL 0x0e */
  272. 0x7000 0x0 0x0 0x1 &mpic 0x3 0x1
  273. 0x7000 0x0 0x0 0x2 &mpic 0x4 0x1
  274. 0x7000 0x0 0x0 0x3 &mpic 0x1 0x1
  275. 0x7000 0x0 0x0 0x4 &mpic 0x2 0x1
  276. /* IDSEL 0x0f */
  277. 0x7800 0x0 0x0 0x1 &mpic 0x2 0x1
  278. 0x7800 0x0 0x0 0x2 &mpic 0x3 0x1
  279. 0x7800 0x0 0x0 0x3 &mpic 0x4 0x1
  280. 0x7800 0x0 0x0 0x4 &mpic 0x1 0x1
  281. /* IDSEL 0x12 */
  282. 0x9000 0x0 0x0 0x1 &mpic 0x1 0x1
  283. 0x9000 0x0 0x0 0x2 &mpic 0x2 0x1
  284. 0x9000 0x0 0x0 0x3 &mpic 0x3 0x1
  285. 0x9000 0x0 0x0 0x4 &mpic 0x4 0x1
  286. /* IDSEL 0x13 */
  287. 0x9800 0x0 0x0 0x1 &mpic 0x4 0x1
  288. 0x9800 0x0 0x0 0x2 &mpic 0x1 0x1
  289. 0x9800 0x0 0x0 0x3 &mpic 0x2 0x1
  290. 0x9800 0x0 0x0 0x4 &mpic 0x3 0x1
  291. /* IDSEL 0x14 */
  292. 0xa000 0x0 0x0 0x1 &mpic 0x3 0x1
  293. 0xa000 0x0 0x0 0x2 &mpic 0x4 0x1
  294. 0xa000 0x0 0x0 0x3 &mpic 0x1 0x1
  295. 0xa000 0x0 0x0 0x4 &mpic 0x2 0x1
  296. /* IDSEL 0x15 */
  297. 0xa800 0x0 0x0 0x1 &mpic 0x2 0x1
  298. 0xa800 0x0 0x0 0x2 &mpic 0x3 0x1
  299. 0xa800 0x0 0x0 0x3 &mpic 0x4 0x1
  300. 0xa800 0x0 0x0 0x4 &mpic 0x1 0x1>;
  301. interrupt-parent = <&mpic>;
  302. interrupts = <24 2>;
  303. bus-range = <0 0>;
  304. ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
  305. 0x1000000 0x0 0x0 0xe2000000 0x0 0x100000>;
  306. clock-frequency = <66666666>;
  307. #interrupt-cells = <1>;
  308. #size-cells = <2>;
  309. #address-cells = <3>;
  310. reg = <0xe0008000 0x1000>;
  311. compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
  312. device_type = "pci";
  313. };
  314. };