setup.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823
  1. /*
  2. * linux/arch/mips/txx9/generic/setup.c
  3. *
  4. * Based on linux/arch/mips/txx9/rbtx4938/setup.c,
  5. * and RBTX49xx patch from CELF patch archive.
  6. *
  7. * 2003-2005 (c) MontaVista Software, Inc.
  8. * (C) Copyright TOSHIBA CORPORATION 2000-2001, 2004-2007
  9. *
  10. * This file is subject to the terms and conditions of the GNU General Public
  11. * License. See the file "COPYING" in the main directory of this archive
  12. * for more details.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/kernel.h>
  16. #include <linux/types.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/string.h>
  19. #include <linux/module.h>
  20. #include <linux/clk.h>
  21. #include <linux/err.h>
  22. #include <linux/gpio.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/serial_core.h>
  25. #include <linux/mtd/physmap.h>
  26. #include <linux/leds.h>
  27. #include <asm/bootinfo.h>
  28. #include <asm/time.h>
  29. #include <asm/reboot.h>
  30. #include <asm/r4kcache.h>
  31. #include <asm/sections.h>
  32. #include <asm/txx9/generic.h>
  33. #include <asm/txx9/pci.h>
  34. #include <asm/txx9tmr.h>
  35. #include <asm/txx9/ndfmc.h>
  36. #ifdef CONFIG_CPU_TX49XX
  37. #include <asm/txx9/tx4938.h>
  38. #endif
  39. /* EBUSC settings of TX4927, etc. */
  40. struct resource txx9_ce_res[8];
  41. static char txx9_ce_res_name[8][4]; /* "CEn" */
  42. /* pcode, internal register */
  43. unsigned int txx9_pcode;
  44. char txx9_pcode_str[8];
  45. static struct resource txx9_reg_res = {
  46. .name = txx9_pcode_str,
  47. .flags = IORESOURCE_MEM,
  48. };
  49. void __init
  50. txx9_reg_res_init(unsigned int pcode, unsigned long base, unsigned long size)
  51. {
  52. int i;
  53. for (i = 0; i < ARRAY_SIZE(txx9_ce_res); i++) {
  54. sprintf(txx9_ce_res_name[i], "CE%d", i);
  55. txx9_ce_res[i].flags = IORESOURCE_MEM;
  56. txx9_ce_res[i].name = txx9_ce_res_name[i];
  57. }
  58. txx9_pcode = pcode;
  59. sprintf(txx9_pcode_str, "TX%x", pcode);
  60. if (base) {
  61. txx9_reg_res.start = base & 0xfffffffffULL;
  62. txx9_reg_res.end = (base & 0xfffffffffULL) + (size - 1);
  63. request_resource(&iomem_resource, &txx9_reg_res);
  64. }
  65. }
  66. /* clocks */
  67. unsigned int txx9_master_clock;
  68. unsigned int txx9_cpu_clock;
  69. unsigned int txx9_gbus_clock;
  70. #ifdef CONFIG_CPU_TX39XX
  71. /* don't enable by default - see errata */
  72. int txx9_ccfg_toeon __initdata;
  73. #else
  74. int txx9_ccfg_toeon __initdata = 1;
  75. #endif
  76. /* Minimum CLK support */
  77. struct clk *clk_get(struct device *dev, const char *id)
  78. {
  79. if (!strcmp(id, "spi-baseclk"))
  80. return (struct clk *)((unsigned long)txx9_gbus_clock / 2 / 4);
  81. if (!strcmp(id, "imbus_clk"))
  82. return (struct clk *)((unsigned long)txx9_gbus_clock / 2);
  83. return ERR_PTR(-ENOENT);
  84. }
  85. EXPORT_SYMBOL(clk_get);
  86. int clk_enable(struct clk *clk)
  87. {
  88. return 0;
  89. }
  90. EXPORT_SYMBOL(clk_enable);
  91. void clk_disable(struct clk *clk)
  92. {
  93. }
  94. EXPORT_SYMBOL(clk_disable);
  95. unsigned long clk_get_rate(struct clk *clk)
  96. {
  97. return (unsigned long)clk;
  98. }
  99. EXPORT_SYMBOL(clk_get_rate);
  100. void clk_put(struct clk *clk)
  101. {
  102. }
  103. EXPORT_SYMBOL(clk_put);
  104. /* GPIO support */
  105. #ifdef CONFIG_GENERIC_GPIO
  106. int gpio_to_irq(unsigned gpio)
  107. {
  108. return -EINVAL;
  109. }
  110. EXPORT_SYMBOL(gpio_to_irq);
  111. int irq_to_gpio(unsigned irq)
  112. {
  113. return -EINVAL;
  114. }
  115. EXPORT_SYMBOL(irq_to_gpio);
  116. #endif
  117. #define BOARD_VEC(board) extern struct txx9_board_vec board;
  118. #include <asm/txx9/boards.h>
  119. #undef BOARD_VEC
  120. struct txx9_board_vec *txx9_board_vec __initdata;
  121. static char txx9_system_type[32];
  122. static struct txx9_board_vec *board_vecs[] __initdata = {
  123. #define BOARD_VEC(board) &board,
  124. #include <asm/txx9/boards.h>
  125. #undef BOARD_VEC
  126. };
  127. static struct txx9_board_vec *__init find_board_byname(const char *name)
  128. {
  129. int i;
  130. /* search board_vecs table */
  131. for (i = 0; i < ARRAY_SIZE(board_vecs); i++) {
  132. if (strstr(board_vecs[i]->system, name))
  133. return board_vecs[i];
  134. }
  135. return NULL;
  136. }
  137. static void __init prom_init_cmdline(void)
  138. {
  139. int argc;
  140. int *argv32;
  141. int i; /* Always ignore the "-c" at argv[0] */
  142. char builtin[CL_SIZE];
  143. if (fw_arg0 >= CKSEG0 || fw_arg1 < CKSEG0) {
  144. /*
  145. * argc is not a valid number, or argv32 is not a valid
  146. * pointer
  147. */
  148. argc = 0;
  149. argv32 = NULL;
  150. } else {
  151. argc = (int)fw_arg0;
  152. argv32 = (int *)fw_arg1;
  153. }
  154. /* ignore all built-in args if any f/w args given */
  155. /*
  156. * But if built-in strings was started with '+', append them
  157. * to command line args. If built-in was started with '-',
  158. * ignore all f/w args.
  159. */
  160. builtin[0] = '\0';
  161. if (arcs_cmdline[0] == '+')
  162. strcpy(builtin, arcs_cmdline + 1);
  163. else if (arcs_cmdline[0] == '-') {
  164. strcpy(builtin, arcs_cmdline + 1);
  165. argc = 0;
  166. } else if (argc <= 1)
  167. strcpy(builtin, arcs_cmdline);
  168. arcs_cmdline[0] = '\0';
  169. for (i = 1; i < argc; i++) {
  170. char *str = (char *)(long)argv32[i];
  171. if (i != 1)
  172. strcat(arcs_cmdline, " ");
  173. if (strchr(str, ' ')) {
  174. strcat(arcs_cmdline, "\"");
  175. strcat(arcs_cmdline, str);
  176. strcat(arcs_cmdline, "\"");
  177. } else
  178. strcat(arcs_cmdline, str);
  179. }
  180. /* append saved builtin args */
  181. if (builtin[0]) {
  182. if (arcs_cmdline[0])
  183. strcat(arcs_cmdline, " ");
  184. strcat(arcs_cmdline, builtin);
  185. }
  186. }
  187. static int txx9_ic_disable __initdata;
  188. static int txx9_dc_disable __initdata;
  189. #if defined(CONFIG_CPU_TX49XX)
  190. /* flush all cache on very early stage (before 4k_cache_init) */
  191. static void __init early_flush_dcache(void)
  192. {
  193. unsigned int conf = read_c0_config();
  194. unsigned int dc_size = 1 << (12 + ((conf & CONF_DC) >> 6));
  195. unsigned int linesz = 32;
  196. unsigned long addr, end;
  197. end = INDEX_BASE + dc_size / 4;
  198. /* 4way, waybit=0 */
  199. for (addr = INDEX_BASE; addr < end; addr += linesz) {
  200. cache_op(Index_Writeback_Inv_D, addr | 0);
  201. cache_op(Index_Writeback_Inv_D, addr | 1);
  202. cache_op(Index_Writeback_Inv_D, addr | 2);
  203. cache_op(Index_Writeback_Inv_D, addr | 3);
  204. }
  205. }
  206. static void __init txx9_cache_fixup(void)
  207. {
  208. unsigned int conf;
  209. conf = read_c0_config();
  210. /* flush and disable */
  211. if (txx9_ic_disable) {
  212. conf |= TX49_CONF_IC;
  213. write_c0_config(conf);
  214. }
  215. if (txx9_dc_disable) {
  216. early_flush_dcache();
  217. conf |= TX49_CONF_DC;
  218. write_c0_config(conf);
  219. }
  220. /* enable cache */
  221. conf = read_c0_config();
  222. if (!txx9_ic_disable)
  223. conf &= ~TX49_CONF_IC;
  224. if (!txx9_dc_disable)
  225. conf &= ~TX49_CONF_DC;
  226. write_c0_config(conf);
  227. if (conf & TX49_CONF_IC)
  228. pr_info("TX49XX I-Cache disabled.\n");
  229. if (conf & TX49_CONF_DC)
  230. pr_info("TX49XX D-Cache disabled.\n");
  231. }
  232. #elif defined(CONFIG_CPU_TX39XX)
  233. /* flush all cache on very early stage (before tx39_cache_init) */
  234. static void __init early_flush_dcache(void)
  235. {
  236. unsigned int conf = read_c0_config();
  237. unsigned int dc_size = 1 << (10 + ((conf & TX39_CONF_DCS_MASK) >>
  238. TX39_CONF_DCS_SHIFT));
  239. unsigned int linesz = 16;
  240. unsigned long addr, end;
  241. end = INDEX_BASE + dc_size / 2;
  242. /* 2way, waybit=0 */
  243. for (addr = INDEX_BASE; addr < end; addr += linesz) {
  244. cache_op(Index_Writeback_Inv_D, addr | 0);
  245. cache_op(Index_Writeback_Inv_D, addr | 1);
  246. }
  247. }
  248. static void __init txx9_cache_fixup(void)
  249. {
  250. unsigned int conf;
  251. conf = read_c0_config();
  252. /* flush and disable */
  253. if (txx9_ic_disable) {
  254. conf &= ~TX39_CONF_ICE;
  255. write_c0_config(conf);
  256. }
  257. if (txx9_dc_disable) {
  258. early_flush_dcache();
  259. conf &= ~TX39_CONF_DCE;
  260. write_c0_config(conf);
  261. }
  262. /* enable cache */
  263. conf = read_c0_config();
  264. if (!txx9_ic_disable)
  265. conf |= TX39_CONF_ICE;
  266. if (!txx9_dc_disable)
  267. conf |= TX39_CONF_DCE;
  268. write_c0_config(conf);
  269. if (!(conf & TX39_CONF_ICE))
  270. pr_info("TX39XX I-Cache disabled.\n");
  271. if (!(conf & TX39_CONF_DCE))
  272. pr_info("TX39XX D-Cache disabled.\n");
  273. }
  274. #else
  275. static inline void txx9_cache_fixup(void)
  276. {
  277. }
  278. #endif
  279. static void __init preprocess_cmdline(void)
  280. {
  281. char cmdline[CL_SIZE];
  282. char *s;
  283. strcpy(cmdline, arcs_cmdline);
  284. s = cmdline;
  285. arcs_cmdline[0] = '\0';
  286. while (s && *s) {
  287. char *str = strsep(&s, " ");
  288. if (strncmp(str, "board=", 6) == 0) {
  289. txx9_board_vec = find_board_byname(str + 6);
  290. continue;
  291. } else if (strncmp(str, "masterclk=", 10) == 0) {
  292. unsigned long val;
  293. if (strict_strtoul(str + 10, 10, &val) == 0)
  294. txx9_master_clock = val;
  295. continue;
  296. } else if (strcmp(str, "icdisable") == 0) {
  297. txx9_ic_disable = 1;
  298. continue;
  299. } else if (strcmp(str, "dcdisable") == 0) {
  300. txx9_dc_disable = 1;
  301. continue;
  302. } else if (strcmp(str, "toeoff") == 0) {
  303. txx9_ccfg_toeon = 0;
  304. continue;
  305. } else if (strcmp(str, "toeon") == 0) {
  306. txx9_ccfg_toeon = 1;
  307. continue;
  308. }
  309. if (arcs_cmdline[0])
  310. strcat(arcs_cmdline, " ");
  311. strcat(arcs_cmdline, str);
  312. }
  313. txx9_cache_fixup();
  314. }
  315. static void __init select_board(void)
  316. {
  317. const char *envstr;
  318. /* first, determine by "board=" argument in preprocess_cmdline() */
  319. if (txx9_board_vec)
  320. return;
  321. /* next, determine by "board" envvar */
  322. envstr = prom_getenv("board");
  323. if (envstr) {
  324. txx9_board_vec = find_board_byname(envstr);
  325. if (txx9_board_vec)
  326. return;
  327. }
  328. /* select "default" board */
  329. #ifdef CONFIG_CPU_TX39XX
  330. txx9_board_vec = &jmr3927_vec;
  331. #endif
  332. #ifdef CONFIG_CPU_TX49XX
  333. switch (TX4938_REV_PCODE()) {
  334. #ifdef CONFIG_TOSHIBA_RBTX4927
  335. case 0x4927:
  336. txx9_board_vec = &rbtx4927_vec;
  337. break;
  338. case 0x4937:
  339. txx9_board_vec = &rbtx4937_vec;
  340. break;
  341. #endif
  342. #ifdef CONFIG_TOSHIBA_RBTX4938
  343. case 0x4938:
  344. txx9_board_vec = &rbtx4938_vec;
  345. break;
  346. #endif
  347. #ifdef CONFIG_TOSHIBA_RBTX4939
  348. case 0x4939:
  349. txx9_board_vec = &rbtx4939_vec;
  350. break;
  351. #endif
  352. }
  353. #endif
  354. }
  355. void __init prom_init(void)
  356. {
  357. prom_init_cmdline();
  358. preprocess_cmdline();
  359. select_board();
  360. strcpy(txx9_system_type, txx9_board_vec->system);
  361. txx9_board_vec->prom_init();
  362. }
  363. void __init prom_free_prom_memory(void)
  364. {
  365. unsigned long saddr = PAGE_SIZE;
  366. unsigned long eaddr = __pa_symbol(&_text);
  367. if (saddr < eaddr)
  368. free_init_pages("prom memory", saddr, eaddr);
  369. }
  370. const char *get_system_type(void)
  371. {
  372. return txx9_system_type;
  373. }
  374. char * __init prom_getcmdline(void)
  375. {
  376. return &(arcs_cmdline[0]);
  377. }
  378. const char *__init prom_getenv(const char *name)
  379. {
  380. const s32 *str;
  381. if (fw_arg2 < CKSEG0)
  382. return NULL;
  383. str = (const s32 *)fw_arg2;
  384. /* YAMON style ("name", "value" pairs) */
  385. while (str[0] && str[1]) {
  386. if (!strcmp((const char *)(unsigned long)str[0], name))
  387. return (const char *)(unsigned long)str[1];
  388. str += 2;
  389. }
  390. return NULL;
  391. }
  392. static void __noreturn txx9_machine_halt(void)
  393. {
  394. local_irq_disable();
  395. clear_c0_status(ST0_IM);
  396. while (1) {
  397. if (cpu_wait) {
  398. (*cpu_wait)();
  399. if (cpu_has_counter) {
  400. /*
  401. * Clear counter interrupt while it
  402. * breaks WAIT instruction even if
  403. * masked.
  404. */
  405. write_c0_compare(0);
  406. }
  407. }
  408. }
  409. }
  410. /* Watchdog support */
  411. void __init txx9_wdt_init(unsigned long base)
  412. {
  413. struct resource res = {
  414. .start = base,
  415. .end = base + 0x100 - 1,
  416. .flags = IORESOURCE_MEM,
  417. };
  418. platform_device_register_simple("txx9wdt", -1, &res, 1);
  419. }
  420. void txx9_wdt_now(unsigned long base)
  421. {
  422. struct txx9_tmr_reg __iomem *tmrptr =
  423. ioremap(base, sizeof(struct txx9_tmr_reg));
  424. /* disable watch dog timer */
  425. __raw_writel(TXx9_TMWTMR_WDIS | TXx9_TMWTMR_TWC, &tmrptr->wtmr);
  426. __raw_writel(0, &tmrptr->tcr);
  427. /* kick watchdog */
  428. __raw_writel(TXx9_TMWTMR_TWIE, &tmrptr->wtmr);
  429. __raw_writel(1, &tmrptr->cpra); /* immediate */
  430. __raw_writel(TXx9_TMTCR_TCE | TXx9_TMTCR_CCDE | TXx9_TMTCR_TMODE_WDOG,
  431. &tmrptr->tcr);
  432. }
  433. /* SPI support */
  434. void __init txx9_spi_init(int busid, unsigned long base, int irq)
  435. {
  436. struct resource res[] = {
  437. {
  438. .start = base,
  439. .end = base + 0x20 - 1,
  440. .flags = IORESOURCE_MEM,
  441. }, {
  442. .start = irq,
  443. .flags = IORESOURCE_IRQ,
  444. },
  445. };
  446. platform_device_register_simple("spi_txx9", busid,
  447. res, ARRAY_SIZE(res));
  448. }
  449. void __init txx9_ethaddr_init(unsigned int id, unsigned char *ethaddr)
  450. {
  451. struct platform_device *pdev =
  452. platform_device_alloc("tc35815-mac", id);
  453. if (!pdev ||
  454. platform_device_add_data(pdev, ethaddr, 6) ||
  455. platform_device_add(pdev))
  456. platform_device_put(pdev);
  457. }
  458. void __init txx9_sio_init(unsigned long baseaddr, int irq,
  459. unsigned int line, unsigned int sclk, int nocts)
  460. {
  461. #ifdef CONFIG_SERIAL_TXX9
  462. struct uart_port req;
  463. memset(&req, 0, sizeof(req));
  464. req.line = line;
  465. req.iotype = UPIO_MEM;
  466. req.membase = ioremap(baseaddr, 0x24);
  467. req.mapbase = baseaddr;
  468. req.irq = irq;
  469. if (!nocts)
  470. req.flags |= UPF_BUGGY_UART /*HAVE_CTS_LINE*/;
  471. if (sclk) {
  472. req.flags |= UPF_MAGIC_MULTIPLIER /*USE_SCLK*/;
  473. req.uartclk = sclk;
  474. } else
  475. req.uartclk = TXX9_IMCLK;
  476. early_serial_txx9_setup(&req);
  477. #endif /* CONFIG_SERIAL_TXX9 */
  478. }
  479. #ifdef CONFIG_EARLY_PRINTK
  480. static void __init null_prom_putchar(char c)
  481. {
  482. }
  483. void (*txx9_prom_putchar)(char c) __initdata = null_prom_putchar;
  484. void __init prom_putchar(char c)
  485. {
  486. txx9_prom_putchar(c);
  487. }
  488. static void __iomem *early_txx9_sio_port;
  489. static void __init early_txx9_sio_putchar(char c)
  490. {
  491. #define TXX9_SICISR 0x0c
  492. #define TXX9_SITFIFO 0x1c
  493. #define TXX9_SICISR_TXALS 0x00000002
  494. while (!(__raw_readl(early_txx9_sio_port + TXX9_SICISR) &
  495. TXX9_SICISR_TXALS))
  496. ;
  497. __raw_writel(c, early_txx9_sio_port + TXX9_SITFIFO);
  498. }
  499. void __init txx9_sio_putchar_init(unsigned long baseaddr)
  500. {
  501. early_txx9_sio_port = ioremap(baseaddr, 0x24);
  502. txx9_prom_putchar = early_txx9_sio_putchar;
  503. }
  504. #endif /* CONFIG_EARLY_PRINTK */
  505. /* wrappers */
  506. void __init plat_mem_setup(void)
  507. {
  508. ioport_resource.start = 0;
  509. ioport_resource.end = ~0UL; /* no limit */
  510. iomem_resource.start = 0;
  511. iomem_resource.end = ~0UL; /* no limit */
  512. /* fallback restart/halt routines */
  513. _machine_restart = (void (*)(char *))txx9_machine_halt;
  514. _machine_halt = txx9_machine_halt;
  515. pm_power_off = txx9_machine_halt;
  516. #ifdef CONFIG_PCI
  517. pcibios_plat_setup = txx9_pcibios_setup;
  518. #endif
  519. txx9_board_vec->mem_setup();
  520. }
  521. void __init arch_init_irq(void)
  522. {
  523. txx9_board_vec->irq_setup();
  524. }
  525. void __init plat_time_init(void)
  526. {
  527. #ifdef CONFIG_CPU_TX49XX
  528. mips_hpt_frequency = txx9_cpu_clock / 2;
  529. #endif
  530. txx9_board_vec->time_init();
  531. }
  532. static int __init _txx9_arch_init(void)
  533. {
  534. if (txx9_board_vec->arch_init)
  535. txx9_board_vec->arch_init();
  536. return 0;
  537. }
  538. arch_initcall(_txx9_arch_init);
  539. static int __init _txx9_device_init(void)
  540. {
  541. if (txx9_board_vec->device_init)
  542. txx9_board_vec->device_init();
  543. return 0;
  544. }
  545. device_initcall(_txx9_device_init);
  546. int (*txx9_irq_dispatch)(int pending);
  547. asmlinkage void plat_irq_dispatch(void)
  548. {
  549. int pending = read_c0_status() & read_c0_cause() & ST0_IM;
  550. int irq = txx9_irq_dispatch(pending);
  551. if (likely(irq >= 0))
  552. do_IRQ(irq);
  553. else
  554. spurious_interrupt();
  555. }
  556. /* see include/asm-mips/mach-tx39xx/mangle-port.h, for example. */
  557. #ifdef NEEDS_TXX9_SWIZZLE_ADDR_B
  558. static unsigned long __swizzle_addr_none(unsigned long port)
  559. {
  560. return port;
  561. }
  562. unsigned long (*__swizzle_addr_b)(unsigned long port) = __swizzle_addr_none;
  563. EXPORT_SYMBOL(__swizzle_addr_b);
  564. #endif
  565. #ifdef NEEDS_TXX9_IOSWABW
  566. static u16 ioswabw_default(volatile u16 *a, u16 x)
  567. {
  568. return le16_to_cpu(x);
  569. }
  570. static u16 __mem_ioswabw_default(volatile u16 *a, u16 x)
  571. {
  572. return x;
  573. }
  574. u16 (*ioswabw)(volatile u16 *a, u16 x) = ioswabw_default;
  575. EXPORT_SYMBOL(ioswabw);
  576. u16 (*__mem_ioswabw)(volatile u16 *a, u16 x) = __mem_ioswabw_default;
  577. EXPORT_SYMBOL(__mem_ioswabw);
  578. #endif
  579. void __init txx9_physmap_flash_init(int no, unsigned long addr,
  580. unsigned long size,
  581. const struct physmap_flash_data *pdata)
  582. {
  583. #if defined(CONFIG_MTD_PHYSMAP) || defined(CONFIG_MTD_PHYSMAP_MODULE)
  584. struct resource res = {
  585. .start = addr,
  586. .end = addr + size - 1,
  587. .flags = IORESOURCE_MEM,
  588. };
  589. struct platform_device *pdev;
  590. #ifdef CONFIG_MTD_PARTITIONS
  591. static struct mtd_partition parts[2];
  592. struct physmap_flash_data pdata_part;
  593. /* If this area contained boot area, make separate partition */
  594. if (pdata->nr_parts == 0 && !pdata->parts &&
  595. addr < 0x1fc00000 && addr + size > 0x1fc00000 &&
  596. !parts[0].name) {
  597. parts[0].name = "boot";
  598. parts[0].offset = 0x1fc00000 - addr;
  599. parts[0].size = addr + size - 0x1fc00000;
  600. parts[1].name = "user";
  601. parts[1].offset = 0;
  602. parts[1].size = 0x1fc00000 - addr;
  603. pdata_part = *pdata;
  604. pdata_part.nr_parts = ARRAY_SIZE(parts);
  605. pdata_part.parts = parts;
  606. pdata = &pdata_part;
  607. }
  608. #endif
  609. pdev = platform_device_alloc("physmap-flash", no);
  610. if (!pdev ||
  611. platform_device_add_resources(pdev, &res, 1) ||
  612. platform_device_add_data(pdev, pdata, sizeof(*pdata)) ||
  613. platform_device_add(pdev))
  614. platform_device_put(pdev);
  615. #endif
  616. }
  617. void __init txx9_ndfmc_init(unsigned long baseaddr,
  618. const struct txx9ndfmc_platform_data *pdata)
  619. {
  620. #if defined(CONFIG_MTD_NAND_TXX9NDFMC) || \
  621. defined(CONFIG_MTD_NAND_TXX9NDFMC_MODULE)
  622. struct resource res = {
  623. .start = baseaddr,
  624. .end = baseaddr + 0x1000 - 1,
  625. .flags = IORESOURCE_MEM,
  626. };
  627. struct platform_device *pdev = platform_device_alloc("txx9ndfmc", -1);
  628. if (!pdev ||
  629. platform_device_add_resources(pdev, &res, 1) ||
  630. platform_device_add_data(pdev, pdata, sizeof(*pdata)) ||
  631. platform_device_add(pdev))
  632. platform_device_put(pdev);
  633. #endif
  634. }
  635. #if defined(CONFIG_LEDS_GPIO) || defined(CONFIG_LEDS_GPIO_MODULE)
  636. static DEFINE_SPINLOCK(txx9_iocled_lock);
  637. #define TXX9_IOCLED_MAXLEDS 8
  638. struct txx9_iocled_data {
  639. struct gpio_chip chip;
  640. u8 cur_val;
  641. void __iomem *mmioaddr;
  642. struct gpio_led_platform_data pdata;
  643. struct gpio_led leds[TXX9_IOCLED_MAXLEDS];
  644. char names[TXX9_IOCLED_MAXLEDS][32];
  645. };
  646. static int txx9_iocled_get(struct gpio_chip *chip, unsigned int offset)
  647. {
  648. struct txx9_iocled_data *data =
  649. container_of(chip, struct txx9_iocled_data, chip);
  650. return data->cur_val & (1 << offset);
  651. }
  652. static void txx9_iocled_set(struct gpio_chip *chip, unsigned int offset,
  653. int value)
  654. {
  655. struct txx9_iocled_data *data =
  656. container_of(chip, struct txx9_iocled_data, chip);
  657. unsigned long flags;
  658. spin_lock_irqsave(&txx9_iocled_lock, flags);
  659. if (value)
  660. data->cur_val |= 1 << offset;
  661. else
  662. data->cur_val &= ~(1 << offset);
  663. writeb(data->cur_val, data->mmioaddr);
  664. mmiowb();
  665. spin_unlock_irqrestore(&txx9_iocled_lock, flags);
  666. }
  667. static int txx9_iocled_dir_in(struct gpio_chip *chip, unsigned int offset)
  668. {
  669. return 0;
  670. }
  671. static int txx9_iocled_dir_out(struct gpio_chip *chip, unsigned int offset,
  672. int value)
  673. {
  674. txx9_iocled_set(chip, offset, value);
  675. return 0;
  676. }
  677. void __init txx9_iocled_init(unsigned long baseaddr,
  678. int basenum, unsigned int num, int lowactive,
  679. const char *color, char **deftriggers)
  680. {
  681. struct txx9_iocled_data *iocled;
  682. struct platform_device *pdev;
  683. int i;
  684. static char *default_triggers[] __initdata = {
  685. "heartbeat",
  686. "ide-disk",
  687. "nand-disk",
  688. NULL,
  689. };
  690. if (!deftriggers)
  691. deftriggers = default_triggers;
  692. iocled = kzalloc(sizeof(*iocled), GFP_KERNEL);
  693. if (!iocled)
  694. return;
  695. iocled->mmioaddr = ioremap(baseaddr, 1);
  696. if (!iocled->mmioaddr)
  697. return;
  698. iocled->chip.get = txx9_iocled_get;
  699. iocled->chip.set = txx9_iocled_set;
  700. iocled->chip.direction_input = txx9_iocled_dir_in;
  701. iocled->chip.direction_output = txx9_iocled_dir_out;
  702. iocled->chip.label = "iocled";
  703. iocled->chip.base = basenum;
  704. iocled->chip.ngpio = num;
  705. if (gpiochip_add(&iocled->chip))
  706. return;
  707. if (basenum < 0)
  708. basenum = iocled->chip.base;
  709. pdev = platform_device_alloc("leds-gpio", basenum);
  710. if (!pdev)
  711. return;
  712. iocled->pdata.num_leds = num;
  713. iocled->pdata.leds = iocled->leds;
  714. for (i = 0; i < num; i++) {
  715. struct gpio_led *led = &iocled->leds[i];
  716. snprintf(iocled->names[i], sizeof(iocled->names[i]),
  717. "iocled:%s:%u", color, i);
  718. led->name = iocled->names[i];
  719. led->gpio = basenum + i;
  720. led->active_low = lowactive;
  721. if (deftriggers && *deftriggers)
  722. led->default_trigger = *deftriggers++;
  723. }
  724. pdev->dev.platform_data = &iocled->pdata;
  725. if (platform_device_add(pdev))
  726. platform_device_put(pdev);
  727. }
  728. #else /* CONFIG_LEDS_GPIO */
  729. void __init txx9_iocled_init(unsigned long baseaddr,
  730. int basenum, unsigned int num, int lowactive,
  731. const char *color, char **deftriggers)
  732. {
  733. }
  734. #endif /* CONFIG_LEDS_GPIO */