irq.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356
  1. /*
  2. * Copyright (C) 2000, 2001, 2002, 2003 Broadcom Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version 2
  7. * of the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/init.h>
  20. #include <linux/linkage.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/smp.h>
  24. #include <linux/mm.h>
  25. #include <linux/slab.h>
  26. #include <linux/kernel_stat.h>
  27. #include <asm/errno.h>
  28. #include <asm/signal.h>
  29. #include <asm/system.h>
  30. #include <asm/time.h>
  31. #include <asm/io.h>
  32. #include <asm/sibyte/sb1250_regs.h>
  33. #include <asm/sibyte/sb1250_int.h>
  34. #include <asm/sibyte/sb1250_uart.h>
  35. #include <asm/sibyte/sb1250_scd.h>
  36. #include <asm/sibyte/sb1250.h>
  37. /*
  38. * These are the routines that handle all the low level interrupt stuff.
  39. * Actions handled here are: initialization of the interrupt map, requesting of
  40. * interrupt lines by handlers, dispatching if interrupts to handlers, probing
  41. * for interrupt lines
  42. */
  43. static void end_sb1250_irq(unsigned int irq);
  44. static void enable_sb1250_irq(unsigned int irq);
  45. static void disable_sb1250_irq(unsigned int irq);
  46. static void ack_sb1250_irq(unsigned int irq);
  47. #ifdef CONFIG_SMP
  48. static void sb1250_set_affinity(unsigned int irq, const struct cpumask *mask);
  49. #endif
  50. #ifdef CONFIG_SIBYTE_HAS_LDT
  51. extern unsigned long ldt_eoi_space;
  52. #endif
  53. static struct irq_chip sb1250_irq_type = {
  54. .name = "SB1250-IMR",
  55. .ack = ack_sb1250_irq,
  56. .mask = disable_sb1250_irq,
  57. .mask_ack = ack_sb1250_irq,
  58. .unmask = enable_sb1250_irq,
  59. .end = end_sb1250_irq,
  60. #ifdef CONFIG_SMP
  61. .set_affinity = sb1250_set_affinity
  62. #endif
  63. };
  64. /* Store the CPU id (not the logical number) */
  65. int sb1250_irq_owner[SB1250_NR_IRQS];
  66. DEFINE_SPINLOCK(sb1250_imr_lock);
  67. void sb1250_mask_irq(int cpu, int irq)
  68. {
  69. unsigned long flags;
  70. u64 cur_ints;
  71. spin_lock_irqsave(&sb1250_imr_lock, flags);
  72. cur_ints = ____raw_readq(IOADDR(A_IMR_MAPPER(cpu) +
  73. R_IMR_INTERRUPT_MASK));
  74. cur_ints |= (((u64) 1) << irq);
  75. ____raw_writeq(cur_ints, IOADDR(A_IMR_MAPPER(cpu) +
  76. R_IMR_INTERRUPT_MASK));
  77. spin_unlock_irqrestore(&sb1250_imr_lock, flags);
  78. }
  79. void sb1250_unmask_irq(int cpu, int irq)
  80. {
  81. unsigned long flags;
  82. u64 cur_ints;
  83. spin_lock_irqsave(&sb1250_imr_lock, flags);
  84. cur_ints = ____raw_readq(IOADDR(A_IMR_MAPPER(cpu) +
  85. R_IMR_INTERRUPT_MASK));
  86. cur_ints &= ~(((u64) 1) << irq);
  87. ____raw_writeq(cur_ints, IOADDR(A_IMR_MAPPER(cpu) +
  88. R_IMR_INTERRUPT_MASK));
  89. spin_unlock_irqrestore(&sb1250_imr_lock, flags);
  90. }
  91. #ifdef CONFIG_SMP
  92. static void sb1250_set_affinity(unsigned int irq, const struct cpumask *mask)
  93. {
  94. int i = 0, old_cpu, cpu, int_on;
  95. u64 cur_ints;
  96. unsigned long flags;
  97. i = cpumask_first(mask);
  98. if (cpumask_weight(mask) > 1) {
  99. printk("attempted to set irq affinity for irq %d to multiple CPUs\n", irq);
  100. return;
  101. }
  102. /* Convert logical CPU to physical CPU */
  103. cpu = cpu_logical_map(i);
  104. /* Protect against other affinity changers and IMR manipulation */
  105. spin_lock_irqsave(&sb1250_imr_lock, flags);
  106. /* Swizzle each CPU's IMR (but leave the IP selection alone) */
  107. old_cpu = sb1250_irq_owner[irq];
  108. cur_ints = ____raw_readq(IOADDR(A_IMR_MAPPER(old_cpu) +
  109. R_IMR_INTERRUPT_MASK));
  110. int_on = !(cur_ints & (((u64) 1) << irq));
  111. if (int_on) {
  112. /* If it was on, mask it */
  113. cur_ints |= (((u64) 1) << irq);
  114. ____raw_writeq(cur_ints, IOADDR(A_IMR_MAPPER(old_cpu) +
  115. R_IMR_INTERRUPT_MASK));
  116. }
  117. sb1250_irq_owner[irq] = cpu;
  118. if (int_on) {
  119. /* unmask for the new CPU */
  120. cur_ints = ____raw_readq(IOADDR(A_IMR_MAPPER(cpu) +
  121. R_IMR_INTERRUPT_MASK));
  122. cur_ints &= ~(((u64) 1) << irq);
  123. ____raw_writeq(cur_ints, IOADDR(A_IMR_MAPPER(cpu) +
  124. R_IMR_INTERRUPT_MASK));
  125. }
  126. spin_unlock_irqrestore(&sb1250_imr_lock, flags);
  127. }
  128. #endif
  129. /*****************************************************************************/
  130. static void disable_sb1250_irq(unsigned int irq)
  131. {
  132. sb1250_mask_irq(sb1250_irq_owner[irq], irq);
  133. }
  134. static void enable_sb1250_irq(unsigned int irq)
  135. {
  136. sb1250_unmask_irq(sb1250_irq_owner[irq], irq);
  137. }
  138. static void ack_sb1250_irq(unsigned int irq)
  139. {
  140. #ifdef CONFIG_SIBYTE_HAS_LDT
  141. u64 pending;
  142. /*
  143. * If the interrupt was an HT interrupt, now is the time to
  144. * clear it. NOTE: we assume the HT bridge was set up to
  145. * deliver the interrupts to all CPUs (which makes affinity
  146. * changing easier for us)
  147. */
  148. pending = __raw_readq(IOADDR(A_IMR_REGISTER(sb1250_irq_owner[irq],
  149. R_IMR_LDT_INTERRUPT)));
  150. pending &= ((u64)1 << (irq));
  151. if (pending) {
  152. int i;
  153. for (i=0; i<NR_CPUS; i++) {
  154. int cpu;
  155. #ifdef CONFIG_SMP
  156. cpu = cpu_logical_map(i);
  157. #else
  158. cpu = i;
  159. #endif
  160. /*
  161. * Clear for all CPUs so an affinity switch
  162. * doesn't find an old status
  163. */
  164. __raw_writeq(pending,
  165. IOADDR(A_IMR_REGISTER(cpu,
  166. R_IMR_LDT_INTERRUPT_CLR)));
  167. }
  168. /*
  169. * Generate EOI. For Pass 1 parts, EOI is a nop. For
  170. * Pass 2, the LDT world may be edge-triggered, but
  171. * this EOI shouldn't hurt. If they are
  172. * level-sensitive, the EOI is required.
  173. */
  174. *(uint32_t *)(ldt_eoi_space+(irq<<16)+(7<<2)) = 0;
  175. }
  176. #endif
  177. sb1250_mask_irq(sb1250_irq_owner[irq], irq);
  178. }
  179. static void end_sb1250_irq(unsigned int irq)
  180. {
  181. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS))) {
  182. sb1250_unmask_irq(sb1250_irq_owner[irq], irq);
  183. }
  184. }
  185. void __init init_sb1250_irqs(void)
  186. {
  187. int i;
  188. for (i = 0; i < SB1250_NR_IRQS; i++) {
  189. set_irq_chip_and_handler(i, &sb1250_irq_type, handle_level_irq);
  190. sb1250_irq_owner[i] = 0;
  191. }
  192. }
  193. /*
  194. * arch_init_irq is called early in the boot sequence from init/main.c via
  195. * init_IRQ. It is responsible for setting up the interrupt mapper and
  196. * installing the handler that will be responsible for dispatching interrupts
  197. * to the "right" place.
  198. */
  199. /*
  200. * For now, map all interrupts to IP[2]. We could save
  201. * some cycles by parceling out system interrupts to different
  202. * IP lines, but keep it simple for bringup. We'll also direct
  203. * all interrupts to a single CPU; we should probably route
  204. * PCI and LDT to one cpu and everything else to the other
  205. * to balance the load a bit.
  206. *
  207. * On the second cpu, everything is set to IP5, which is
  208. * ignored, EXCEPT the mailbox interrupt. That one is
  209. * set to IP[2] so it is handled. This is needed so we
  210. * can do cross-cpu function calls, as requred by SMP
  211. */
  212. #define IMR_IP2_VAL K_INT_MAP_I0
  213. #define IMR_IP3_VAL K_INT_MAP_I1
  214. #define IMR_IP4_VAL K_INT_MAP_I2
  215. #define IMR_IP5_VAL K_INT_MAP_I3
  216. #define IMR_IP6_VAL K_INT_MAP_I4
  217. void __init arch_init_irq(void)
  218. {
  219. unsigned int i;
  220. u64 tmp;
  221. unsigned int imask = STATUSF_IP4 | STATUSF_IP3 | STATUSF_IP2 |
  222. STATUSF_IP1 | STATUSF_IP0;
  223. /* Default everything to IP2 */
  224. for (i = 0; i < SB1250_NR_IRQS; i++) { /* was I0 */
  225. __raw_writeq(IMR_IP2_VAL,
  226. IOADDR(A_IMR_REGISTER(0,
  227. R_IMR_INTERRUPT_MAP_BASE) +
  228. (i << 3)));
  229. __raw_writeq(IMR_IP2_VAL,
  230. IOADDR(A_IMR_REGISTER(1,
  231. R_IMR_INTERRUPT_MAP_BASE) +
  232. (i << 3)));
  233. }
  234. init_sb1250_irqs();
  235. /*
  236. * Map the high 16 bits of the mailbox registers to IP[3], for
  237. * inter-cpu messages
  238. */
  239. /* Was I1 */
  240. __raw_writeq(IMR_IP3_VAL,
  241. IOADDR(A_IMR_REGISTER(0, R_IMR_INTERRUPT_MAP_BASE) +
  242. (K_INT_MBOX_0 << 3)));
  243. __raw_writeq(IMR_IP3_VAL,
  244. IOADDR(A_IMR_REGISTER(1, R_IMR_INTERRUPT_MAP_BASE) +
  245. (K_INT_MBOX_0 << 3)));
  246. /* Clear the mailboxes. The firmware may leave them dirty */
  247. __raw_writeq(0xffffffffffffffffULL,
  248. IOADDR(A_IMR_REGISTER(0, R_IMR_MAILBOX_CLR_CPU)));
  249. __raw_writeq(0xffffffffffffffffULL,
  250. IOADDR(A_IMR_REGISTER(1, R_IMR_MAILBOX_CLR_CPU)));
  251. /* Mask everything except the mailbox registers for both cpus */
  252. tmp = ~((u64) 0) ^ (((u64) 1) << K_INT_MBOX_0);
  253. __raw_writeq(tmp, IOADDR(A_IMR_REGISTER(0, R_IMR_INTERRUPT_MASK)));
  254. __raw_writeq(tmp, IOADDR(A_IMR_REGISTER(1, R_IMR_INTERRUPT_MASK)));
  255. /*
  256. * Note that the timer interrupts are also mapped, but this is
  257. * done in sb1250_time_init(). Also, the profiling driver
  258. * does its own management of IP7.
  259. */
  260. /* Enable necessary IPs, disable the rest */
  261. change_c0_status(ST0_IM, imask);
  262. }
  263. extern void sb1250_mailbox_interrupt(void);
  264. static inline void dispatch_ip2(void)
  265. {
  266. unsigned int cpu = smp_processor_id();
  267. unsigned long long mask;
  268. /*
  269. * Default...we've hit an IP[2] interrupt, which means we've got to
  270. * check the 1250 interrupt registers to figure out what to do. Need
  271. * to detect which CPU we're on, now that smp_affinity is supported.
  272. */
  273. mask = __raw_readq(IOADDR(A_IMR_REGISTER(cpu,
  274. R_IMR_INTERRUPT_STATUS_BASE)));
  275. if (mask)
  276. do_IRQ(fls64(mask) - 1);
  277. }
  278. asmlinkage void plat_irq_dispatch(void)
  279. {
  280. unsigned int cpu = smp_processor_id();
  281. unsigned int pending;
  282. /*
  283. * What a pain. We have to be really careful saving the upper 32 bits
  284. * of any * register across function calls if we don't want them
  285. * trashed--since were running in -o32, the calling routing never saves
  286. * the full 64 bits of a register across a function call. Being the
  287. * interrupt handler, we're guaranteed that interrupts are disabled
  288. * during this code so we don't have to worry about random interrupts
  289. * blasting the high 32 bits.
  290. */
  291. pending = read_c0_cause() & read_c0_status() & ST0_IM;
  292. if (pending & CAUSEF_IP7) /* CPU performance counter interrupt */
  293. do_IRQ(MIPS_CPU_IRQ_BASE + 7);
  294. else if (pending & CAUSEF_IP4)
  295. do_IRQ(K_INT_TIMER_0 + cpu); /* sb1250_timer_interrupt() */
  296. #ifdef CONFIG_SMP
  297. else if (pending & CAUSEF_IP3)
  298. sb1250_mailbox_interrupt();
  299. #endif
  300. else if (pending & CAUSEF_IP2)
  301. dispatch_ip2();
  302. else
  303. spurious_interrupt();
  304. }