ip32-irq.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557
  1. /*
  2. * Code to handle IP32 IRQs
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 2000 Harald Koerfgen
  9. * Copyright (C) 2001 Keith M Wesolowski
  10. */
  11. #include <linux/init.h>
  12. #include <linux/kernel_stat.h>
  13. #include <linux/types.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/irq.h>
  16. #include <linux/bitops.h>
  17. #include <linux/kernel.h>
  18. #include <linux/slab.h>
  19. #include <linux/mm.h>
  20. #include <linux/random.h>
  21. #include <linux/sched.h>
  22. #include <asm/irq_cpu.h>
  23. #include <asm/mipsregs.h>
  24. #include <asm/signal.h>
  25. #include <asm/system.h>
  26. #include <asm/time.h>
  27. #include <asm/ip32/crime.h>
  28. #include <asm/ip32/mace.h>
  29. #include <asm/ip32/ip32_ints.h>
  30. /* issue a PIO read to make sure no PIO writes are pending */
  31. static void inline flush_crime_bus(void)
  32. {
  33. crime->control;
  34. }
  35. static void inline flush_mace_bus(void)
  36. {
  37. mace->perif.ctrl.misc;
  38. }
  39. /*
  40. * O2 irq map
  41. *
  42. * IP0 -> software (ignored)
  43. * IP1 -> software (ignored)
  44. * IP2 -> (irq0) C crime 1.1 all interrupts; crime 1.5 ???
  45. * IP3 -> (irq1) X unknown
  46. * IP4 -> (irq2) X unknown
  47. * IP5 -> (irq3) X unknown
  48. * IP6 -> (irq4) X unknown
  49. * IP7 -> (irq5) 7 CPU count/compare timer (system timer)
  50. *
  51. * crime: (C)
  52. *
  53. * CRIME_INT_STAT 31:0:
  54. *
  55. * 0 -> 8 Video in 1
  56. * 1 -> 9 Video in 2
  57. * 2 -> 10 Video out
  58. * 3 -> 11 Mace ethernet
  59. * 4 -> S SuperIO sub-interrupt
  60. * 5 -> M Miscellaneous sub-interrupt
  61. * 6 -> A Audio sub-interrupt
  62. * 7 -> 15 PCI bridge errors
  63. * 8 -> 16 PCI SCSI aic7xxx 0
  64. * 9 -> 17 PCI SCSI aic7xxx 1
  65. * 10 -> 18 PCI slot 0
  66. * 11 -> 19 unused (PCI slot 1)
  67. * 12 -> 20 unused (PCI slot 2)
  68. * 13 -> 21 unused (PCI shared 0)
  69. * 14 -> 22 unused (PCI shared 1)
  70. * 15 -> 23 unused (PCI shared 2)
  71. * 16 -> 24 GBE0 (E)
  72. * 17 -> 25 GBE1 (E)
  73. * 18 -> 26 GBE2 (E)
  74. * 19 -> 27 GBE3 (E)
  75. * 20 -> 28 CPU errors
  76. * 21 -> 29 Memory errors
  77. * 22 -> 30 RE empty edge (E)
  78. * 23 -> 31 RE full edge (E)
  79. * 24 -> 32 RE idle edge (E)
  80. * 25 -> 33 RE empty level
  81. * 26 -> 34 RE full level
  82. * 27 -> 35 RE idle level
  83. * 28 -> 36 unused (software 0) (E)
  84. * 29 -> 37 unused (software 1) (E)
  85. * 30 -> 38 unused (software 2) - crime 1.5 CPU SysCorError (E)
  86. * 31 -> 39 VICE
  87. *
  88. * S, M, A: Use the MACE ISA interrupt register
  89. * MACE_ISA_INT_STAT 31:0
  90. *
  91. * 0-7 -> 40-47 Audio
  92. * 8 -> 48 RTC
  93. * 9 -> 49 Keyboard
  94. * 10 -> X Keyboard polled
  95. * 11 -> 51 Mouse
  96. * 12 -> X Mouse polled
  97. * 13-15 -> 53-55 Count/compare timers
  98. * 16-19 -> 56-59 Parallel (16 E)
  99. * 20-25 -> 60-62 Serial 1 (22 E)
  100. * 26-31 -> 66-71 Serial 2 (28 E)
  101. *
  102. * Note that this means IRQs 12-14, 50, and 52 do not exist. This is a
  103. * different IRQ map than IRIX uses, but that's OK as Linux irq handling
  104. * is quite different anyway.
  105. */
  106. /* Some initial interrupts to set up */
  107. extern irqreturn_t crime_memerr_intr(int irq, void *dev_id);
  108. extern irqreturn_t crime_cpuerr_intr(int irq, void *dev_id);
  109. static struct irqaction memerr_irq = {
  110. .handler = crime_memerr_intr,
  111. .flags = IRQF_DISABLED,
  112. .name = "CRIME memory error",
  113. };
  114. static struct irqaction cpuerr_irq = {
  115. .handler = crime_cpuerr_intr,
  116. .flags = IRQF_DISABLED,
  117. .name = "CRIME CPU error",
  118. };
  119. /*
  120. * This is for pure CRIME interrupts - ie not MACE. The advantage?
  121. * We get to split the register in half and do faster lookups.
  122. */
  123. static uint64_t crime_mask;
  124. static inline void crime_enable_irq(unsigned int irq)
  125. {
  126. unsigned int bit = irq - CRIME_IRQ_BASE;
  127. crime_mask |= 1 << bit;
  128. crime->imask = crime_mask;
  129. }
  130. static inline void crime_disable_irq(unsigned int irq)
  131. {
  132. unsigned int bit = irq - CRIME_IRQ_BASE;
  133. crime_mask &= ~(1 << bit);
  134. crime->imask = crime_mask;
  135. flush_crime_bus();
  136. }
  137. static void crime_level_mask_and_ack_irq(unsigned int irq)
  138. {
  139. crime_disable_irq(irq);
  140. }
  141. static void crime_level_end_irq(unsigned int irq)
  142. {
  143. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  144. crime_enable_irq(irq);
  145. }
  146. static struct irq_chip crime_level_interrupt = {
  147. .name = "IP32 CRIME",
  148. .ack = crime_level_mask_and_ack_irq,
  149. .mask = crime_disable_irq,
  150. .mask_ack = crime_level_mask_and_ack_irq,
  151. .unmask = crime_enable_irq,
  152. .end = crime_level_end_irq,
  153. };
  154. static void crime_edge_mask_and_ack_irq(unsigned int irq)
  155. {
  156. unsigned int bit = irq - CRIME_IRQ_BASE;
  157. uint64_t crime_int;
  158. /* Edge triggered interrupts must be cleared. */
  159. crime_int = crime->hard_int;
  160. crime_int &= ~(1 << bit);
  161. crime->hard_int = crime_int;
  162. crime_disable_irq(irq);
  163. }
  164. static void crime_edge_end_irq(unsigned int irq)
  165. {
  166. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  167. crime_enable_irq(irq);
  168. }
  169. static struct irq_chip crime_edge_interrupt = {
  170. .name = "IP32 CRIME",
  171. .ack = crime_edge_mask_and_ack_irq,
  172. .mask = crime_disable_irq,
  173. .mask_ack = crime_edge_mask_and_ack_irq,
  174. .unmask = crime_enable_irq,
  175. .end = crime_edge_end_irq,
  176. };
  177. /*
  178. * This is for MACE PCI interrupts. We can decrease bus traffic by masking
  179. * as close to the source as possible. This also means we can take the
  180. * next chunk of the CRIME register in one piece.
  181. */
  182. static unsigned long macepci_mask;
  183. static void enable_macepci_irq(unsigned int irq)
  184. {
  185. macepci_mask |= MACEPCI_CONTROL_INT(irq - MACEPCI_SCSI0_IRQ);
  186. mace->pci.control = macepci_mask;
  187. crime_mask |= 1 << (irq - CRIME_IRQ_BASE);
  188. crime->imask = crime_mask;
  189. }
  190. static void disable_macepci_irq(unsigned int irq)
  191. {
  192. crime_mask &= ~(1 << (irq - CRIME_IRQ_BASE));
  193. crime->imask = crime_mask;
  194. flush_crime_bus();
  195. macepci_mask &= ~MACEPCI_CONTROL_INT(irq - MACEPCI_SCSI0_IRQ);
  196. mace->pci.control = macepci_mask;
  197. flush_mace_bus();
  198. }
  199. static void end_macepci_irq(unsigned int irq)
  200. {
  201. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  202. enable_macepci_irq(irq);
  203. }
  204. static struct irq_chip ip32_macepci_interrupt = {
  205. .name = "IP32 MACE PCI",
  206. .ack = disable_macepci_irq,
  207. .mask = disable_macepci_irq,
  208. .mask_ack = disable_macepci_irq,
  209. .unmask = enable_macepci_irq,
  210. .end = end_macepci_irq,
  211. };
  212. /* This is used for MACE ISA interrupts. That means bits 4-6 in the
  213. * CRIME register.
  214. */
  215. #define MACEISA_AUDIO_INT (MACEISA_AUDIO_SW_INT | \
  216. MACEISA_AUDIO_SC_INT | \
  217. MACEISA_AUDIO1_DMAT_INT | \
  218. MACEISA_AUDIO1_OF_INT | \
  219. MACEISA_AUDIO2_DMAT_INT | \
  220. MACEISA_AUDIO2_MERR_INT | \
  221. MACEISA_AUDIO3_DMAT_INT | \
  222. MACEISA_AUDIO3_MERR_INT)
  223. #define MACEISA_MISC_INT (MACEISA_RTC_INT | \
  224. MACEISA_KEYB_INT | \
  225. MACEISA_KEYB_POLL_INT | \
  226. MACEISA_MOUSE_INT | \
  227. MACEISA_MOUSE_POLL_INT | \
  228. MACEISA_TIMER0_INT | \
  229. MACEISA_TIMER1_INT | \
  230. MACEISA_TIMER2_INT)
  231. #define MACEISA_SUPERIO_INT (MACEISA_PARALLEL_INT | \
  232. MACEISA_PAR_CTXA_INT | \
  233. MACEISA_PAR_CTXB_INT | \
  234. MACEISA_PAR_MERR_INT | \
  235. MACEISA_SERIAL1_INT | \
  236. MACEISA_SERIAL1_TDMAT_INT | \
  237. MACEISA_SERIAL1_TDMAPR_INT | \
  238. MACEISA_SERIAL1_TDMAME_INT | \
  239. MACEISA_SERIAL1_RDMAT_INT | \
  240. MACEISA_SERIAL1_RDMAOR_INT | \
  241. MACEISA_SERIAL2_INT | \
  242. MACEISA_SERIAL2_TDMAT_INT | \
  243. MACEISA_SERIAL2_TDMAPR_INT | \
  244. MACEISA_SERIAL2_TDMAME_INT | \
  245. MACEISA_SERIAL2_RDMAT_INT | \
  246. MACEISA_SERIAL2_RDMAOR_INT)
  247. static unsigned long maceisa_mask;
  248. static void enable_maceisa_irq(unsigned int irq)
  249. {
  250. unsigned int crime_int = 0;
  251. pr_debug("maceisa enable: %u\n", irq);
  252. switch (irq) {
  253. case MACEISA_AUDIO_SW_IRQ ... MACEISA_AUDIO3_MERR_IRQ:
  254. crime_int = MACE_AUDIO_INT;
  255. break;
  256. case MACEISA_RTC_IRQ ... MACEISA_TIMER2_IRQ:
  257. crime_int = MACE_MISC_INT;
  258. break;
  259. case MACEISA_PARALLEL_IRQ ... MACEISA_SERIAL2_RDMAOR_IRQ:
  260. crime_int = MACE_SUPERIO_INT;
  261. break;
  262. }
  263. pr_debug("crime_int %08x enabled\n", crime_int);
  264. crime_mask |= crime_int;
  265. crime->imask = crime_mask;
  266. maceisa_mask |= 1 << (irq - MACEISA_AUDIO_SW_IRQ);
  267. mace->perif.ctrl.imask = maceisa_mask;
  268. }
  269. static void disable_maceisa_irq(unsigned int irq)
  270. {
  271. unsigned int crime_int = 0;
  272. maceisa_mask &= ~(1 << (irq - MACEISA_AUDIO_SW_IRQ));
  273. if (!(maceisa_mask & MACEISA_AUDIO_INT))
  274. crime_int |= MACE_AUDIO_INT;
  275. if (!(maceisa_mask & MACEISA_MISC_INT))
  276. crime_int |= MACE_MISC_INT;
  277. if (!(maceisa_mask & MACEISA_SUPERIO_INT))
  278. crime_int |= MACE_SUPERIO_INT;
  279. crime_mask &= ~crime_int;
  280. crime->imask = crime_mask;
  281. flush_crime_bus();
  282. mace->perif.ctrl.imask = maceisa_mask;
  283. flush_mace_bus();
  284. }
  285. static void mask_and_ack_maceisa_irq(unsigned int irq)
  286. {
  287. unsigned long mace_int;
  288. /* edge triggered */
  289. mace_int = mace->perif.ctrl.istat;
  290. mace_int &= ~(1 << (irq - MACEISA_AUDIO_SW_IRQ));
  291. mace->perif.ctrl.istat = mace_int;
  292. disable_maceisa_irq(irq);
  293. }
  294. static void end_maceisa_irq(unsigned irq)
  295. {
  296. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  297. enable_maceisa_irq(irq);
  298. }
  299. static struct irq_chip ip32_maceisa_level_interrupt = {
  300. .name = "IP32 MACE ISA",
  301. .ack = disable_maceisa_irq,
  302. .mask = disable_maceisa_irq,
  303. .mask_ack = disable_maceisa_irq,
  304. .unmask = enable_maceisa_irq,
  305. .end = end_maceisa_irq,
  306. };
  307. static struct irq_chip ip32_maceisa_edge_interrupt = {
  308. .name = "IP32 MACE ISA",
  309. .ack = mask_and_ack_maceisa_irq,
  310. .mask = disable_maceisa_irq,
  311. .mask_ack = mask_and_ack_maceisa_irq,
  312. .unmask = enable_maceisa_irq,
  313. .end = end_maceisa_irq,
  314. };
  315. /* This is used for regular non-ISA, non-PCI MACE interrupts. That means
  316. * bits 0-3 and 7 in the CRIME register.
  317. */
  318. static void enable_mace_irq(unsigned int irq)
  319. {
  320. unsigned int bit = irq - CRIME_IRQ_BASE;
  321. crime_mask |= (1 << bit);
  322. crime->imask = crime_mask;
  323. }
  324. static void disable_mace_irq(unsigned int irq)
  325. {
  326. unsigned int bit = irq - CRIME_IRQ_BASE;
  327. crime_mask &= ~(1 << bit);
  328. crime->imask = crime_mask;
  329. flush_crime_bus();
  330. }
  331. static void end_mace_irq(unsigned int irq)
  332. {
  333. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  334. enable_mace_irq(irq);
  335. }
  336. static struct irq_chip ip32_mace_interrupt = {
  337. .name = "IP32 MACE",
  338. .ack = disable_mace_irq,
  339. .mask = disable_mace_irq,
  340. .mask_ack = disable_mace_irq,
  341. .unmask = enable_mace_irq,
  342. .end = end_mace_irq,
  343. };
  344. static void ip32_unknown_interrupt(void)
  345. {
  346. printk("Unknown interrupt occurred!\n");
  347. printk("cp0_status: %08x\n", read_c0_status());
  348. printk("cp0_cause: %08x\n", read_c0_cause());
  349. printk("CRIME intr mask: %016lx\n", crime->imask);
  350. printk("CRIME intr status: %016lx\n", crime->istat);
  351. printk("CRIME hardware intr register: %016lx\n", crime->hard_int);
  352. printk("MACE ISA intr mask: %08lx\n", mace->perif.ctrl.imask);
  353. printk("MACE ISA intr status: %08lx\n", mace->perif.ctrl.istat);
  354. printk("MACE PCI control register: %08x\n", mace->pci.control);
  355. printk("Register dump:\n");
  356. show_regs(get_irq_regs());
  357. printk("Please mail this report to linux-mips@linux-mips.org\n");
  358. printk("Spinning...");
  359. while(1) ;
  360. }
  361. /* CRIME 1.1 appears to deliver all interrupts to this one pin. */
  362. /* change this to loop over all edge-triggered irqs, exception masked out ones */
  363. static void ip32_irq0(void)
  364. {
  365. uint64_t crime_int;
  366. int irq = 0;
  367. /*
  368. * Sanity check interrupt numbering enum.
  369. * MACE got 32 interrupts and there are 32 MACE ISA interrupts daisy
  370. * chained.
  371. */
  372. BUILD_BUG_ON(CRIME_VICE_IRQ - MACE_VID_IN1_IRQ != 31);
  373. BUILD_BUG_ON(MACEISA_SERIAL2_RDMAOR_IRQ - MACEISA_AUDIO_SW_IRQ != 31);
  374. crime_int = crime->istat & crime_mask;
  375. /* crime sometime delivers spurious interrupts, ignore them */
  376. if (unlikely(crime_int == 0))
  377. return;
  378. irq = MACE_VID_IN1_IRQ + __ffs(crime_int);
  379. if (crime_int & CRIME_MACEISA_INT_MASK) {
  380. unsigned long mace_int = mace->perif.ctrl.istat;
  381. irq = __ffs(mace_int & maceisa_mask) + MACEISA_AUDIO_SW_IRQ;
  382. }
  383. pr_debug("*irq %u*\n", irq);
  384. do_IRQ(irq);
  385. }
  386. static void ip32_irq1(void)
  387. {
  388. ip32_unknown_interrupt();
  389. }
  390. static void ip32_irq2(void)
  391. {
  392. ip32_unknown_interrupt();
  393. }
  394. static void ip32_irq3(void)
  395. {
  396. ip32_unknown_interrupt();
  397. }
  398. static void ip32_irq4(void)
  399. {
  400. ip32_unknown_interrupt();
  401. }
  402. static void ip32_irq5(void)
  403. {
  404. do_IRQ(MIPS_CPU_IRQ_BASE + 7);
  405. }
  406. asmlinkage void plat_irq_dispatch(void)
  407. {
  408. unsigned int pending = read_c0_status() & read_c0_cause();
  409. if (likely(pending & IE_IRQ0))
  410. ip32_irq0();
  411. else if (unlikely(pending & IE_IRQ1))
  412. ip32_irq1();
  413. else if (unlikely(pending & IE_IRQ2))
  414. ip32_irq2();
  415. else if (unlikely(pending & IE_IRQ3))
  416. ip32_irq3();
  417. else if (unlikely(pending & IE_IRQ4))
  418. ip32_irq4();
  419. else if (likely(pending & IE_IRQ5))
  420. ip32_irq5();
  421. }
  422. void __init arch_init_irq(void)
  423. {
  424. unsigned int irq;
  425. /* Install our interrupt handler, then clear and disable all
  426. * CRIME and MACE interrupts. */
  427. crime->imask = 0;
  428. crime->hard_int = 0;
  429. crime->soft_int = 0;
  430. mace->perif.ctrl.istat = 0;
  431. mace->perif.ctrl.imask = 0;
  432. mips_cpu_irq_init();
  433. for (irq = CRIME_IRQ_BASE; irq <= IP32_IRQ_MAX; irq++) {
  434. switch (irq) {
  435. case MACE_VID_IN1_IRQ ... MACE_PCI_BRIDGE_IRQ:
  436. set_irq_chip_and_handler_name(irq,&ip32_mace_interrupt,
  437. handle_level_irq, "level");
  438. break;
  439. case MACEPCI_SCSI0_IRQ ... MACEPCI_SHARED2_IRQ:
  440. set_irq_chip_and_handler_name(irq,
  441. &ip32_macepci_interrupt, handle_level_irq,
  442. "level");
  443. break;
  444. case CRIME_GBE0_IRQ ... CRIME_GBE3_IRQ:
  445. set_irq_chip_and_handler_name(irq,
  446. &crime_edge_interrupt, handle_edge_irq, "edge");
  447. break;
  448. case CRIME_CPUERR_IRQ:
  449. case CRIME_MEMERR_IRQ:
  450. set_irq_chip_and_handler_name(irq,
  451. &crime_level_interrupt, handle_level_irq,
  452. "level");
  453. break;
  454. case CRIME_RE_EMPTY_E_IRQ ... CRIME_RE_IDLE_E_IRQ:
  455. case CRIME_SOFT0_IRQ ... CRIME_SOFT2_IRQ:
  456. set_irq_chip_and_handler_name(irq,
  457. &crime_edge_interrupt, handle_edge_irq, "edge");
  458. break;
  459. case CRIME_VICE_IRQ:
  460. set_irq_chip_and_handler_name(irq,
  461. &crime_edge_interrupt, handle_edge_irq, "edge");
  462. break;
  463. case MACEISA_PARALLEL_IRQ:
  464. case MACEISA_SERIAL1_TDMAPR_IRQ:
  465. case MACEISA_SERIAL2_TDMAPR_IRQ:
  466. set_irq_chip_and_handler_name(irq,
  467. &ip32_maceisa_edge_interrupt, handle_edge_irq,
  468. "edge");
  469. break;
  470. default:
  471. set_irq_chip_and_handler_name(irq,
  472. &ip32_maceisa_level_interrupt, handle_level_irq,
  473. "level");
  474. break;
  475. }
  476. }
  477. setup_irq(CRIME_MEMERR_IRQ, &memerr_irq);
  478. setup_irq(CRIME_CPUERR_IRQ, &cpuerr_irq);
  479. #define ALLINTS (IE_IRQ0 | IE_IRQ1 | IE_IRQ2 | IE_IRQ3 | IE_IRQ4 | IE_IRQ5)
  480. change_c0_status(ST0_IM, ALLINTS);
  481. }