pci-ip27.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2003 Christoph Hellwig (hch@lst.de)
  7. * Copyright (C) 1999, 2000, 04 Ralf Baechle (ralf@linux-mips.org)
  8. * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
  9. */
  10. #include <linux/init.h>
  11. #include <linux/kernel.h>
  12. #include <linux/pci.h>
  13. #include <asm/sn/arch.h>
  14. #include <asm/pci/bridge.h>
  15. #include <asm/paccess.h>
  16. #include <asm/sn/intr.h>
  17. #include <asm/sn/sn0/hub.h>
  18. /*
  19. * Max #PCI busses we can handle; ie, max #PCI bridges.
  20. */
  21. #define MAX_PCI_BUSSES 40
  22. /*
  23. * Max #PCI devices (like scsi controllers) we handle on a bus.
  24. */
  25. #define MAX_DEVICES_PER_PCIBUS 8
  26. /*
  27. * XXX: No kmalloc available when we do our crosstalk scan,
  28. * we should try to move it later in the boot process.
  29. */
  30. static struct bridge_controller bridges[MAX_PCI_BUSSES];
  31. /*
  32. * Translate from irq to software PCI bus number and PCI slot.
  33. */
  34. struct bridge_controller *irq_to_bridge[MAX_PCI_BUSSES * MAX_DEVICES_PER_PCIBUS];
  35. int irq_to_slot[MAX_PCI_BUSSES * MAX_DEVICES_PER_PCIBUS];
  36. extern struct pci_ops bridge_pci_ops;
  37. int __cpuinit bridge_probe(nasid_t nasid, int widget_id, int masterwid)
  38. {
  39. unsigned long offset = NODE_OFFSET(nasid);
  40. struct bridge_controller *bc;
  41. static int num_bridges = 0;
  42. bridge_t *bridge;
  43. int slot;
  44. pci_probe_only = 1;
  45. printk("a bridge\n");
  46. /* XXX: kludge alert.. */
  47. if (!num_bridges)
  48. ioport_resource.end = ~0UL;
  49. bc = &bridges[num_bridges];
  50. bc->pc.pci_ops = &bridge_pci_ops;
  51. bc->pc.mem_resource = &bc->mem;
  52. bc->pc.io_resource = &bc->io;
  53. bc->pc.index = num_bridges;
  54. bc->mem.name = "Bridge PCI MEM";
  55. bc->pc.mem_offset = offset;
  56. bc->mem.start = 0;
  57. bc->mem.end = ~0UL;
  58. bc->mem.flags = IORESOURCE_MEM;
  59. bc->io.name = "Bridge IO MEM";
  60. bc->pc.io_offset = offset;
  61. bc->io.start = 0UL;
  62. bc->io.end = ~0UL;
  63. bc->io.flags = IORESOURCE_IO;
  64. bc->irq_cpu = smp_processor_id();
  65. bc->widget_id = widget_id;
  66. bc->nasid = nasid;
  67. bc->baddr = (u64)masterwid << 60 | PCI64_ATTR_BAR;
  68. /*
  69. * point to this bridge
  70. */
  71. bridge = (bridge_t *) RAW_NODE_SWIN_BASE(nasid, widget_id);
  72. /*
  73. * Clear all pending interrupts.
  74. */
  75. bridge->b_int_rst_stat = BRIDGE_IRR_ALL_CLR;
  76. /*
  77. * Until otherwise set up, assume all interrupts are from slot 0
  78. */
  79. bridge->b_int_device = 0x0;
  80. /*
  81. * swap pio's to pci mem and io space (big windows)
  82. */
  83. bridge->b_wid_control |= BRIDGE_CTRL_IO_SWAP |
  84. BRIDGE_CTRL_MEM_SWAP;
  85. #ifdef CONFIG_PAGE_SIZE_4KB
  86. bridge->b_wid_control &= ~BRIDGE_CTRL_PAGE_SIZE;
  87. #else /* 16kB or larger */
  88. bridge->b_wid_control |= BRIDGE_CTRL_PAGE_SIZE;
  89. #endif
  90. /*
  91. * Hmm... IRIX sets additional bits in the address which
  92. * are documented as reserved in the bridge docs.
  93. */
  94. bridge->b_wid_int_upper = 0x8000 | (masterwid << 16);
  95. bridge->b_wid_int_lower = 0x01800090; /* PI_INT_PEND_MOD off*/
  96. bridge->b_dir_map = (masterwid << 20); /* DMA */
  97. bridge->b_int_enable = 0;
  98. for (slot = 0; slot < 8; slot ++) {
  99. bridge->b_device[slot].reg |= BRIDGE_DEV_SWAP_DIR;
  100. bc->pci_int[slot] = -1;
  101. }
  102. bridge->b_wid_tflush; /* wait until Bridge PIO complete */
  103. bc->base = bridge;
  104. register_pci_controller(&bc->pc);
  105. num_bridges++;
  106. return 0;
  107. }
  108. /*
  109. * All observed requests have pin == 1. We could have a global here, that
  110. * gets incremented and returned every time - unfortunately, pci_map_irq
  111. * may be called on the same device over and over, and need to return the
  112. * same value. On O2000, pin can be 0 or 1, and PCI slots can be [0..7].
  113. *
  114. * A given PCI device, in general, should be able to intr any of the cpus
  115. * on any one of the hubs connected to its xbow.
  116. */
  117. int __devinit pcibios_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
  118. {
  119. return 0;
  120. }
  121. static inline struct pci_dev *bridge_root_dev(struct pci_dev *dev)
  122. {
  123. while (dev->bus->parent) {
  124. /* Move up the chain of bridges. */
  125. dev = dev->bus->self;
  126. }
  127. return dev;
  128. }
  129. /* Do platform specific device initialization at pci_enable_device() time */
  130. int pcibios_plat_dev_init(struct pci_dev *dev)
  131. {
  132. struct bridge_controller *bc = BRIDGE_CONTROLLER(dev->bus);
  133. struct pci_dev *rdev = bridge_root_dev(dev);
  134. int slot = PCI_SLOT(rdev->devfn);
  135. int irq;
  136. irq = bc->pci_int[slot];
  137. if (irq == -1) {
  138. irq = request_bridge_irq(bc);
  139. if (irq < 0)
  140. return irq;
  141. bc->pci_int[slot] = irq;
  142. }
  143. irq_to_bridge[irq] = bc;
  144. irq_to_slot[irq] = slot;
  145. dev->irq = irq;
  146. return 0;
  147. }
  148. /*
  149. * Device might live on a subordinate PCI bus. XXX Walk up the chain of buses
  150. * to find the slot number in sense of the bridge device register.
  151. * XXX This also means multiple devices might rely on conflicting bridge
  152. * settings.
  153. */
  154. static inline void pci_disable_swapping(struct pci_dev *dev)
  155. {
  156. struct bridge_controller *bc = BRIDGE_CONTROLLER(dev->bus);
  157. bridge_t *bridge = bc->base;
  158. int slot = PCI_SLOT(dev->devfn);
  159. /* Turn off byte swapping */
  160. bridge->b_device[slot].reg &= ~BRIDGE_DEV_SWAP_DIR;
  161. bridge->b_widget.w_tflush; /* Flush */
  162. }
  163. static inline void pci_enable_swapping(struct pci_dev *dev)
  164. {
  165. struct bridge_controller *bc = BRIDGE_CONTROLLER(dev->bus);
  166. bridge_t *bridge = bc->base;
  167. int slot = PCI_SLOT(dev->devfn);
  168. /* Turn on byte swapping */
  169. bridge->b_device[slot].reg |= BRIDGE_DEV_SWAP_DIR;
  170. bridge->b_widget.w_tflush; /* Flush */
  171. }
  172. static void __init pci_fixup_ioc3(struct pci_dev *d)
  173. {
  174. pci_disable_swapping(d);
  175. }
  176. int pcibus_to_node(struct pci_bus *bus)
  177. {
  178. struct bridge_controller *bc = BRIDGE_CONTROLLER(bus);
  179. return bc->nasid;
  180. }
  181. EXPORT_SYMBOL(pcibus_to_node);
  182. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  183. pci_fixup_ioc3);