ops-nile4.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147
  1. #include <linux/kernel.h>
  2. #include <linux/init.h>
  3. #include <linux/pci.h>
  4. #include <asm/bootinfo.h>
  5. #include <asm/lasat/lasat.h>
  6. #include <asm/gt64120.h>
  7. #include <asm/nile4.h>
  8. #define PCI_ACCESS_READ 0
  9. #define PCI_ACCESS_WRITE 1
  10. #define LO(reg) (reg / 4)
  11. #define HI(reg) (reg / 4 + 1)
  12. volatile unsigned long *const vrc_pciregs = (void *) Vrc5074_BASE;
  13. static DEFINE_SPINLOCK(nile4_pci_lock);
  14. static int nile4_pcibios_config_access(unsigned char access_type,
  15. struct pci_bus *bus, unsigned int devfn, int where, u32 *val)
  16. {
  17. unsigned char busnum = bus->number;
  18. u32 adr, mask, err;
  19. if ((busnum == 0) && (PCI_SLOT(devfn) > 8))
  20. /* The addressing scheme chosen leaves room for just
  21. * 8 devices on the first busnum (besides the PCI
  22. * controller itself) */
  23. return PCIBIOS_DEVICE_NOT_FOUND;
  24. if ((busnum == 0) && (devfn == PCI_DEVFN(0, 0))) {
  25. /* Access controller registers directly */
  26. if (access_type == PCI_ACCESS_WRITE) {
  27. vrc_pciregs[(0x200 + where) >> 2] = *val;
  28. } else {
  29. *val = vrc_pciregs[(0x200 + where) >> 2];
  30. }
  31. return PCIBIOS_SUCCESSFUL;
  32. }
  33. /* Temporarily map PCI Window 1 to config space */
  34. mask = vrc_pciregs[LO(NILE4_PCIINIT1)];
  35. vrc_pciregs[LO(NILE4_PCIINIT1)] = 0x0000001a | (busnum ? 0x200 : 0);
  36. /* Clear PCI Error register. This also clears the Error Type
  37. * bits in the Control register */
  38. vrc_pciregs[LO(NILE4_PCIERR)] = 0;
  39. vrc_pciregs[HI(NILE4_PCIERR)] = 0;
  40. /* Setup address */
  41. if (busnum == 0)
  42. adr =
  43. KSEG1ADDR(PCI_WINDOW1) +
  44. ((1 << (PCI_SLOT(devfn) + 15)) | (PCI_FUNC(devfn) << 8)
  45. | (where & ~3));
  46. else
  47. adr = KSEG1ADDR(PCI_WINDOW1) | (busnum << 16) | (devfn << 8) |
  48. (where & ~3);
  49. if (access_type == PCI_ACCESS_WRITE)
  50. *(u32 *) adr = *val;
  51. else
  52. *val = *(u32 *) adr;
  53. /* Check for master or target abort */
  54. err = (vrc_pciregs[HI(NILE4_PCICTRL)] >> 5) & 0x7;
  55. /* Restore PCI Window 1 */
  56. vrc_pciregs[LO(NILE4_PCIINIT1)] = mask;
  57. if (err)
  58. return PCIBIOS_DEVICE_NOT_FOUND;
  59. return PCIBIOS_SUCCESSFUL;
  60. }
  61. static int nile4_pcibios_read(struct pci_bus *bus, unsigned int devfn,
  62. int where, int size, u32 *val)
  63. {
  64. unsigned long flags;
  65. u32 data = 0;
  66. int err;
  67. if ((size == 2) && (where & 1))
  68. return PCIBIOS_BAD_REGISTER_NUMBER;
  69. else if ((size == 4) && (where & 3))
  70. return PCIBIOS_BAD_REGISTER_NUMBER;
  71. spin_lock_irqsave(&nile4_pci_lock, flags);
  72. err = nile4_pcibios_config_access(PCI_ACCESS_READ, bus, devfn, where,
  73. &data);
  74. spin_unlock_irqrestore(&nile4_pci_lock, flags);
  75. if (err)
  76. return err;
  77. if (size == 1)
  78. *val = (data >> ((where & 3) << 3)) & 0xff;
  79. else if (size == 2)
  80. *val = (data >> ((where & 3) << 3)) & 0xffff;
  81. else
  82. *val = data;
  83. return PCIBIOS_SUCCESSFUL;
  84. }
  85. static int nile4_pcibios_write(struct pci_bus *bus, unsigned int devfn,
  86. int where, int size, u32 val)
  87. {
  88. unsigned long flags;
  89. u32 data = 0;
  90. int err;
  91. if ((size == 2) && (where & 1))
  92. return PCIBIOS_BAD_REGISTER_NUMBER;
  93. else if ((size == 4) && (where & 3))
  94. return PCIBIOS_BAD_REGISTER_NUMBER;
  95. spin_lock_irqsave(&nile4_pci_lock, flags);
  96. err = nile4_pcibios_config_access(PCI_ACCESS_READ, bus, devfn, where,
  97. &data);
  98. spin_unlock_irqrestore(&nile4_pci_lock, flags);
  99. if (err)
  100. return err;
  101. if (size == 1)
  102. data = (data & ~(0xff << ((where & 3) << 3))) |
  103. (val << ((where & 3) << 3));
  104. else if (size == 2)
  105. data = (data & ~(0xffff << ((where & 3) << 3))) |
  106. (val << ((where & 3) << 3));
  107. else
  108. data = val;
  109. if (nile4_pcibios_config_access
  110. (PCI_ACCESS_WRITE, bus, devfn, where, &data))
  111. return -1;
  112. return PCIBIOS_SUCCESSFUL;
  113. }
  114. struct pci_ops nile4_pci_ops = {
  115. .read = nile4_pcibios_read,
  116. .write = nile4_pcibios_write,
  117. };