c-tx39.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433
  1. /*
  2. * r2300.c: R2000 and R3000 specific mmu/cache code.
  3. *
  4. * Copyright (C) 1996 David S. Miller (dm@engr.sgi.com)
  5. *
  6. * with a lot of changes to make this thing work for R3000s
  7. * Tx39XX R4k style caches added. HK
  8. * Copyright (C) 1998, 1999, 2000 Harald Koerfgen
  9. * Copyright (C) 1998 Gleb Raiko & Vladimir Roganov
  10. */
  11. #include <linux/init.h>
  12. #include <linux/kernel.h>
  13. #include <linux/sched.h>
  14. #include <linux/mm.h>
  15. #include <asm/cacheops.h>
  16. #include <asm/page.h>
  17. #include <asm/pgtable.h>
  18. #include <asm/mmu_context.h>
  19. #include <asm/system.h>
  20. #include <asm/isadep.h>
  21. #include <asm/io.h>
  22. #include <asm/bootinfo.h>
  23. #include <asm/cpu.h>
  24. /* For R3000 cores with R4000 style caches */
  25. static unsigned long icache_size, dcache_size; /* Size in bytes */
  26. #include <asm/r4kcache.h>
  27. extern int r3k_have_wired_reg; /* in r3k-tlb.c */
  28. /* This sequence is required to ensure icache is disabled immediately */
  29. #define TX39_STOP_STREAMING() \
  30. __asm__ __volatile__( \
  31. ".set push\n\t" \
  32. ".set noreorder\n\t" \
  33. "b 1f\n\t" \
  34. "nop\n\t" \
  35. "1:\n\t" \
  36. ".set pop" \
  37. )
  38. /* TX39H-style cache flush routines. */
  39. static void tx39h_flush_icache_all(void)
  40. {
  41. unsigned long flags, config;
  42. /* disable icache (set ICE#) */
  43. local_irq_save(flags);
  44. config = read_c0_conf();
  45. write_c0_conf(config & ~TX39_CONF_ICE);
  46. TX39_STOP_STREAMING();
  47. blast_icache16();
  48. write_c0_conf(config);
  49. local_irq_restore(flags);
  50. }
  51. static void tx39h_dma_cache_wback_inv(unsigned long addr, unsigned long size)
  52. {
  53. /* Catch bad driver code */
  54. BUG_ON(size == 0);
  55. iob();
  56. blast_inv_dcache_range(addr, addr + size);
  57. }
  58. /* TX39H2,TX39H3 */
  59. static inline void tx39_blast_dcache_page(unsigned long addr)
  60. {
  61. if (current_cpu_type() != CPU_TX3912)
  62. blast_dcache16_page(addr);
  63. }
  64. static inline void tx39_blast_dcache_page_indexed(unsigned long addr)
  65. {
  66. blast_dcache16_page_indexed(addr);
  67. }
  68. static inline void tx39_blast_dcache(void)
  69. {
  70. blast_dcache16();
  71. }
  72. static inline void tx39_blast_icache_page(unsigned long addr)
  73. {
  74. unsigned long flags, config;
  75. /* disable icache (set ICE#) */
  76. local_irq_save(flags);
  77. config = read_c0_conf();
  78. write_c0_conf(config & ~TX39_CONF_ICE);
  79. TX39_STOP_STREAMING();
  80. blast_icache16_page(addr);
  81. write_c0_conf(config);
  82. local_irq_restore(flags);
  83. }
  84. static inline void tx39_blast_icache_page_indexed(unsigned long addr)
  85. {
  86. unsigned long flags, config;
  87. /* disable icache (set ICE#) */
  88. local_irq_save(flags);
  89. config = read_c0_conf();
  90. write_c0_conf(config & ~TX39_CONF_ICE);
  91. TX39_STOP_STREAMING();
  92. blast_icache16_page_indexed(addr);
  93. write_c0_conf(config);
  94. local_irq_restore(flags);
  95. }
  96. static inline void tx39_blast_icache(void)
  97. {
  98. unsigned long flags, config;
  99. /* disable icache (set ICE#) */
  100. local_irq_save(flags);
  101. config = read_c0_conf();
  102. write_c0_conf(config & ~TX39_CONF_ICE);
  103. TX39_STOP_STREAMING();
  104. blast_icache16();
  105. write_c0_conf(config);
  106. local_irq_restore(flags);
  107. }
  108. static void tx39__flush_cache_vmap(void)
  109. {
  110. tx39_blast_dcache();
  111. }
  112. static void tx39__flush_cache_vunmap(void)
  113. {
  114. tx39_blast_dcache();
  115. }
  116. static inline void tx39_flush_cache_all(void)
  117. {
  118. if (!cpu_has_dc_aliases)
  119. return;
  120. tx39_blast_dcache();
  121. }
  122. static inline void tx39___flush_cache_all(void)
  123. {
  124. tx39_blast_dcache();
  125. tx39_blast_icache();
  126. }
  127. static void tx39_flush_cache_mm(struct mm_struct *mm)
  128. {
  129. if (!cpu_has_dc_aliases)
  130. return;
  131. if (cpu_context(smp_processor_id(), mm) != 0)
  132. tx39_blast_dcache();
  133. }
  134. static void tx39_flush_cache_range(struct vm_area_struct *vma,
  135. unsigned long start, unsigned long end)
  136. {
  137. if (!cpu_has_dc_aliases)
  138. return;
  139. if (!(cpu_context(smp_processor_id(), vma->vm_mm)))
  140. return;
  141. tx39_blast_dcache();
  142. }
  143. static void tx39_flush_cache_page(struct vm_area_struct *vma, unsigned long page, unsigned long pfn)
  144. {
  145. int exec = vma->vm_flags & VM_EXEC;
  146. struct mm_struct *mm = vma->vm_mm;
  147. pgd_t *pgdp;
  148. pud_t *pudp;
  149. pmd_t *pmdp;
  150. pte_t *ptep;
  151. /*
  152. * If ownes no valid ASID yet, cannot possibly have gotten
  153. * this page into the cache.
  154. */
  155. if (cpu_context(smp_processor_id(), mm) == 0)
  156. return;
  157. page &= PAGE_MASK;
  158. pgdp = pgd_offset(mm, page);
  159. pudp = pud_offset(pgdp, page);
  160. pmdp = pmd_offset(pudp, page);
  161. ptep = pte_offset(pmdp, page);
  162. /*
  163. * If the page isn't marked valid, the page cannot possibly be
  164. * in the cache.
  165. */
  166. if (!(pte_val(*ptep) & _PAGE_PRESENT))
  167. return;
  168. /*
  169. * Doing flushes for another ASID than the current one is
  170. * too difficult since stupid R4k caches do a TLB translation
  171. * for every cache flush operation. So we do indexed flushes
  172. * in that case, which doesn't overly flush the cache too much.
  173. */
  174. if ((mm == current->active_mm) && (pte_val(*ptep) & _PAGE_VALID)) {
  175. if (cpu_has_dc_aliases || exec)
  176. tx39_blast_dcache_page(page);
  177. if (exec)
  178. tx39_blast_icache_page(page);
  179. return;
  180. }
  181. /*
  182. * Do indexed flush, too much work to get the (possible) TLB refills
  183. * to work correctly.
  184. */
  185. if (cpu_has_dc_aliases || exec)
  186. tx39_blast_dcache_page_indexed(page);
  187. if (exec)
  188. tx39_blast_icache_page_indexed(page);
  189. }
  190. static void local_tx39_flush_data_cache_page(void * addr)
  191. {
  192. tx39_blast_dcache_page((unsigned long)addr);
  193. }
  194. static void tx39_flush_data_cache_page(unsigned long addr)
  195. {
  196. tx39_blast_dcache_page(addr);
  197. }
  198. static void tx39_flush_icache_range(unsigned long start, unsigned long end)
  199. {
  200. if (end - start > dcache_size)
  201. tx39_blast_dcache();
  202. else
  203. protected_blast_dcache_range(start, end);
  204. if (end - start > icache_size)
  205. tx39_blast_icache();
  206. else {
  207. unsigned long flags, config;
  208. /* disable icache (set ICE#) */
  209. local_irq_save(flags);
  210. config = read_c0_conf();
  211. write_c0_conf(config & ~TX39_CONF_ICE);
  212. TX39_STOP_STREAMING();
  213. protected_blast_icache_range(start, end);
  214. write_c0_conf(config);
  215. local_irq_restore(flags);
  216. }
  217. }
  218. static void tx39_dma_cache_wback_inv(unsigned long addr, unsigned long size)
  219. {
  220. unsigned long end;
  221. if (((size | addr) & (PAGE_SIZE - 1)) == 0) {
  222. end = addr + size;
  223. do {
  224. tx39_blast_dcache_page(addr);
  225. addr += PAGE_SIZE;
  226. } while(addr != end);
  227. } else if (size > dcache_size) {
  228. tx39_blast_dcache();
  229. } else {
  230. blast_dcache_range(addr, addr + size);
  231. }
  232. }
  233. static void tx39_dma_cache_inv(unsigned long addr, unsigned long size)
  234. {
  235. unsigned long end;
  236. if (((size | addr) & (PAGE_SIZE - 1)) == 0) {
  237. end = addr + size;
  238. do {
  239. tx39_blast_dcache_page(addr);
  240. addr += PAGE_SIZE;
  241. } while(addr != end);
  242. } else if (size > dcache_size) {
  243. tx39_blast_dcache();
  244. } else {
  245. blast_inv_dcache_range(addr, addr + size);
  246. }
  247. }
  248. static void tx39_flush_cache_sigtramp(unsigned long addr)
  249. {
  250. unsigned long ic_lsize = current_cpu_data.icache.linesz;
  251. unsigned long dc_lsize = current_cpu_data.dcache.linesz;
  252. unsigned long config;
  253. unsigned long flags;
  254. protected_writeback_dcache_line(addr & ~(dc_lsize - 1));
  255. /* disable icache (set ICE#) */
  256. local_irq_save(flags);
  257. config = read_c0_conf();
  258. write_c0_conf(config & ~TX39_CONF_ICE);
  259. TX39_STOP_STREAMING();
  260. protected_flush_icache_line(addr & ~(ic_lsize - 1));
  261. write_c0_conf(config);
  262. local_irq_restore(flags);
  263. }
  264. static __init void tx39_probe_cache(void)
  265. {
  266. unsigned long config;
  267. config = read_c0_conf();
  268. icache_size = 1 << (10 + ((config & TX39_CONF_ICS_MASK) >>
  269. TX39_CONF_ICS_SHIFT));
  270. dcache_size = 1 << (10 + ((config & TX39_CONF_DCS_MASK) >>
  271. TX39_CONF_DCS_SHIFT));
  272. current_cpu_data.icache.linesz = 16;
  273. switch (current_cpu_type()) {
  274. case CPU_TX3912:
  275. current_cpu_data.icache.ways = 1;
  276. current_cpu_data.dcache.ways = 1;
  277. current_cpu_data.dcache.linesz = 4;
  278. break;
  279. case CPU_TX3927:
  280. current_cpu_data.icache.ways = 2;
  281. current_cpu_data.dcache.ways = 2;
  282. current_cpu_data.dcache.linesz = 16;
  283. break;
  284. case CPU_TX3922:
  285. default:
  286. current_cpu_data.icache.ways = 1;
  287. current_cpu_data.dcache.ways = 1;
  288. current_cpu_data.dcache.linesz = 16;
  289. break;
  290. }
  291. }
  292. void __cpuinit tx39_cache_init(void)
  293. {
  294. extern void build_clear_page(void);
  295. extern void build_copy_page(void);
  296. unsigned long config;
  297. config = read_c0_conf();
  298. config &= ~TX39_CONF_WBON;
  299. write_c0_conf(config);
  300. tx39_probe_cache();
  301. switch (current_cpu_type()) {
  302. case CPU_TX3912:
  303. /* TX39/H core (writethru direct-map cache) */
  304. __flush_cache_vmap = tx39__flush_cache_vmap;
  305. __flush_cache_vunmap = tx39__flush_cache_vunmap;
  306. flush_cache_all = tx39h_flush_icache_all;
  307. __flush_cache_all = tx39h_flush_icache_all;
  308. flush_cache_mm = (void *) tx39h_flush_icache_all;
  309. flush_cache_range = (void *) tx39h_flush_icache_all;
  310. flush_cache_page = (void *) tx39h_flush_icache_all;
  311. flush_icache_range = (void *) tx39h_flush_icache_all;
  312. local_flush_icache_range = (void *) tx39h_flush_icache_all;
  313. flush_cache_sigtramp = (void *) tx39h_flush_icache_all;
  314. local_flush_data_cache_page = (void *) tx39h_flush_icache_all;
  315. flush_data_cache_page = (void *) tx39h_flush_icache_all;
  316. _dma_cache_wback_inv = tx39h_dma_cache_wback_inv;
  317. shm_align_mask = PAGE_SIZE - 1;
  318. break;
  319. case CPU_TX3922:
  320. case CPU_TX3927:
  321. default:
  322. /* TX39/H2,H3 core (writeback 2way-set-associative cache) */
  323. r3k_have_wired_reg = 1;
  324. write_c0_wired(0); /* set 8 on reset... */
  325. /* board-dependent init code may set WBON */
  326. __flush_cache_vmap = tx39__flush_cache_vmap;
  327. __flush_cache_vunmap = tx39__flush_cache_vunmap;
  328. flush_cache_all = tx39_flush_cache_all;
  329. __flush_cache_all = tx39___flush_cache_all;
  330. flush_cache_mm = tx39_flush_cache_mm;
  331. flush_cache_range = tx39_flush_cache_range;
  332. flush_cache_page = tx39_flush_cache_page;
  333. flush_icache_range = tx39_flush_icache_range;
  334. local_flush_icache_range = tx39_flush_icache_range;
  335. flush_cache_sigtramp = tx39_flush_cache_sigtramp;
  336. local_flush_data_cache_page = local_tx39_flush_data_cache_page;
  337. flush_data_cache_page = tx39_flush_data_cache_page;
  338. _dma_cache_wback_inv = tx39_dma_cache_wback_inv;
  339. _dma_cache_wback = tx39_dma_cache_wback_inv;
  340. _dma_cache_inv = tx39_dma_cache_inv;
  341. shm_align_mask = max_t(unsigned long,
  342. (dcache_size / current_cpu_data.dcache.ways) - 1,
  343. PAGE_SIZE - 1);
  344. break;
  345. }
  346. current_cpu_data.icache.waysize = icache_size / current_cpu_data.icache.ways;
  347. current_cpu_data.dcache.waysize = dcache_size / current_cpu_data.dcache.ways;
  348. current_cpu_data.icache.sets =
  349. current_cpu_data.icache.waysize / current_cpu_data.icache.linesz;
  350. current_cpu_data.dcache.sets =
  351. current_cpu_data.dcache.waysize / current_cpu_data.dcache.linesz;
  352. if (current_cpu_data.dcache.waysize > PAGE_SIZE)
  353. current_cpu_data.dcache.flags |= MIPS_CACHE_ALIASES;
  354. current_cpu_data.icache.waybit = 0;
  355. current_cpu_data.dcache.waybit = 0;
  356. printk("Primary instruction cache %ldkB, linesize %d bytes\n",
  357. icache_size >> 10, current_cpu_data.icache.linesz);
  358. printk("Primary data cache %ldkB, linesize %d bytes\n",
  359. dcache_size >> 10, current_cpu_data.dcache.linesz);
  360. build_clear_page();
  361. build_copy_page();
  362. tx39h_flush_icache_all();
  363. }