r2300_switch.S 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173
  1. /*
  2. * r2300_switch.S: R2300 specific task switching code.
  3. *
  4. * Copyright (C) 1994, 1995, 1996, 1999 by Ralf Baechle
  5. * Copyright (C) 1994, 1995, 1996 by Andreas Busse
  6. *
  7. * Multi-cpu abstraction and macros for easier reading:
  8. * Copyright (C) 1996 David S. Miller (dm@engr.sgi.com)
  9. *
  10. * Further modifications to make this work:
  11. * Copyright (c) 1998-2000 Harald Koerfgen
  12. */
  13. #include <asm/asm.h>
  14. #include <asm/cachectl.h>
  15. #include <asm/fpregdef.h>
  16. #include <asm/mipsregs.h>
  17. #include <asm/asm-offsets.h>
  18. #include <asm/page.h>
  19. #include <asm/regdef.h>
  20. #include <asm/stackframe.h>
  21. #include <asm/thread_info.h>
  22. #include <asm/asmmacro.h>
  23. .set mips1
  24. .align 5
  25. /*
  26. * Offset to the current process status flags, the first 32 bytes of the
  27. * stack are not used.
  28. */
  29. #define ST_OFF (_THREAD_SIZE - 32 - PT_SIZE + PT_STATUS)
  30. /*
  31. * FPU context is saved iff the process has used it's FPU in the current
  32. * time slice as indicated by TIF_USEDFPU. In any case, the CU1 bit for user
  33. * space STATUS register should be 0, so that a process *always* starts its
  34. * userland with FPU disabled after each context switch.
  35. *
  36. * FPU will be enabled as soon as the process accesses FPU again, through
  37. * do_cpu() trap.
  38. */
  39. /*
  40. * task_struct *resume(task_struct *prev, task_struct *next,
  41. * struct thread_info *next_ti) )
  42. */
  43. LEAF(resume)
  44. #ifndef CONFIG_CPU_HAS_LLSC
  45. sw zero, ll_bit
  46. #endif
  47. mfc0 t1, CP0_STATUS
  48. sw t1, THREAD_STATUS(a0)
  49. cpu_save_nonscratch a0
  50. sw ra, THREAD_REG31(a0)
  51. /*
  52. * check if we need to save FPU registers
  53. */
  54. lw t3, TASK_THREAD_INFO(a0)
  55. lw t0, TI_FLAGS(t3)
  56. li t1, _TIF_USEDFPU
  57. and t2, t0, t1
  58. beqz t2, 1f
  59. nor t1, zero, t1
  60. and t0, t0, t1
  61. sw t0, TI_FLAGS(t3)
  62. /*
  63. * clear saved user stack CU1 bit
  64. */
  65. lw t0, ST_OFF(t3)
  66. li t1, ~ST0_CU1
  67. and t0, t0, t1
  68. sw t0, ST_OFF(t3)
  69. fpu_save_single a0, t0 # clobbers t0
  70. 1:
  71. /*
  72. * The order of restoring the registers takes care of the race
  73. * updating $28, $29 and kernelsp without disabling ints.
  74. */
  75. move $28, a2
  76. cpu_restore_nonscratch a1
  77. addiu t1, $28, _THREAD_SIZE - 32
  78. sw t1, kernelsp
  79. mfc0 t1, CP0_STATUS /* Do we really need this? */
  80. li a3, 0xff01
  81. and t1, a3
  82. lw a2, THREAD_STATUS(a1)
  83. nor a3, $0, a3
  84. and a2, a3
  85. or a2, t1
  86. mtc0 a2, CP0_STATUS
  87. move v0, a0
  88. jr ra
  89. END(resume)
  90. /*
  91. * Save a thread's fp context.
  92. */
  93. LEAF(_save_fp)
  94. fpu_save_single a0, t1 # clobbers t1
  95. jr ra
  96. END(_save_fp)
  97. /*
  98. * Restore a thread's fp context.
  99. */
  100. LEAF(_restore_fp)
  101. fpu_restore_single a0, t1 # clobbers t1
  102. jr ra
  103. END(_restore_fp)
  104. /*
  105. * Load the FPU with signalling NANS. This bit pattern we're using has
  106. * the property that no matter whether considered as single or as double
  107. * precision represents signaling NANS.
  108. *
  109. * We initialize fcr31 to rounding to nearest, no exceptions.
  110. */
  111. #define FPU_DEFAULT 0x00000000
  112. LEAF(_init_fpu)
  113. mfc0 t0, CP0_STATUS
  114. li t1, ST0_CU1
  115. or t0, t1
  116. mtc0 t0, CP0_STATUS
  117. li t1, FPU_DEFAULT
  118. ctc1 t1, fcr31
  119. li t0, -1
  120. mtc1 t0, $f0
  121. mtc1 t0, $f1
  122. mtc1 t0, $f2
  123. mtc1 t0, $f3
  124. mtc1 t0, $f4
  125. mtc1 t0, $f5
  126. mtc1 t0, $f6
  127. mtc1 t0, $f7
  128. mtc1 t0, $f8
  129. mtc1 t0, $f9
  130. mtc1 t0, $f10
  131. mtc1 t0, $f11
  132. mtc1 t0, $f12
  133. mtc1 t0, $f13
  134. mtc1 t0, $f14
  135. mtc1 t0, $f15
  136. mtc1 t0, $f16
  137. mtc1 t0, $f17
  138. mtc1 t0, $f18
  139. mtc1 t0, $f19
  140. mtc1 t0, $f20
  141. mtc1 t0, $f21
  142. mtc1 t0, $f22
  143. mtc1 t0, $f23
  144. mtc1 t0, $f24
  145. mtc1 t0, $f25
  146. mtc1 t0, $f26
  147. mtc1 t0, $f27
  148. mtc1 t0, $f28
  149. mtc1 t0, $f29
  150. mtc1 t0, $f30
  151. mtc1 t0, $f31
  152. jr ra
  153. END(_init_fpu)