irq_txx9.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. /*
  2. * linux/arch/mips/kernel/irq_txx9.c
  3. *
  4. * Based on linux/arch/mips/jmr3927/rbhma3100/irq.c,
  5. * linux/arch/mips/tx4927/common/tx4927_irq.c,
  6. * linux/arch/mips/tx4938/common/irq.c
  7. *
  8. * Copyright 2001, 2003-2005 MontaVista Software Inc.
  9. * Author: MontaVista Software, Inc.
  10. * ahennessy@mvista.com
  11. * source@mvista.com
  12. * Copyright (C) 2000-2001 Toshiba Corporation
  13. *
  14. * This file is subject to the terms and conditions of the GNU General Public
  15. * License. See the file "COPYING" in the main directory of this archive
  16. * for more details.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/types.h>
  21. #include <asm/txx9irq.h>
  22. struct txx9_irc_reg {
  23. u32 cer;
  24. u32 cr[2];
  25. u32 unused0;
  26. u32 ilr[8];
  27. u32 unused1[4];
  28. u32 imr;
  29. u32 unused2[7];
  30. u32 scr;
  31. u32 unused3[7];
  32. u32 ssr;
  33. u32 unused4[7];
  34. u32 csr;
  35. };
  36. /* IRCER : Int. Control Enable */
  37. #define TXx9_IRCER_ICE 0x00000001
  38. /* IRCR : Int. Control */
  39. #define TXx9_IRCR_LOW 0x00000000
  40. #define TXx9_IRCR_HIGH 0x00000001
  41. #define TXx9_IRCR_DOWN 0x00000002
  42. #define TXx9_IRCR_UP 0x00000003
  43. #define TXx9_IRCR_EDGE(cr) ((cr) & 0x00000002)
  44. /* IRSCR : Int. Status Control */
  45. #define TXx9_IRSCR_EIClrE 0x00000100
  46. #define TXx9_IRSCR_EIClr_MASK 0x0000000f
  47. /* IRCSR : Int. Current Status */
  48. #define TXx9_IRCSR_IF 0x00010000
  49. #define TXx9_IRCSR_ILV_MASK 0x00000700
  50. #define TXx9_IRCSR_IVL_MASK 0x0000001f
  51. #define irc_dlevel 0
  52. #define irc_elevel 1
  53. static struct txx9_irc_reg __iomem *txx9_ircptr __read_mostly;
  54. static struct {
  55. unsigned char level;
  56. unsigned char mode;
  57. } txx9irq[TXx9_MAX_IR] __read_mostly;
  58. static void txx9_irq_unmask(unsigned int irq)
  59. {
  60. unsigned int irq_nr = irq - TXX9_IRQ_BASE;
  61. u32 __iomem *ilrp = &txx9_ircptr->ilr[(irq_nr % 16 ) / 2];
  62. int ofs = irq_nr / 16 * 16 + (irq_nr & 1) * 8;
  63. __raw_writel((__raw_readl(ilrp) & ~(0xff << ofs))
  64. | (txx9irq[irq_nr].level << ofs),
  65. ilrp);
  66. #ifdef CONFIG_CPU_TX39XX
  67. /* update IRCSR */
  68. __raw_writel(0, &txx9_ircptr->imr);
  69. __raw_writel(irc_elevel, &txx9_ircptr->imr);
  70. #endif
  71. }
  72. static inline void txx9_irq_mask(unsigned int irq)
  73. {
  74. unsigned int irq_nr = irq - TXX9_IRQ_BASE;
  75. u32 __iomem *ilrp = &txx9_ircptr->ilr[(irq_nr % 16) / 2];
  76. int ofs = irq_nr / 16 * 16 + (irq_nr & 1) * 8;
  77. __raw_writel((__raw_readl(ilrp) & ~(0xff << ofs))
  78. | (irc_dlevel << ofs),
  79. ilrp);
  80. #ifdef CONFIG_CPU_TX39XX
  81. /* update IRCSR */
  82. __raw_writel(0, &txx9_ircptr->imr);
  83. __raw_writel(irc_elevel, &txx9_ircptr->imr);
  84. /* flush write buffer */
  85. __raw_readl(&txx9_ircptr->ssr);
  86. #else
  87. mmiowb();
  88. #endif
  89. }
  90. static void txx9_irq_mask_ack(unsigned int irq)
  91. {
  92. unsigned int irq_nr = irq - TXX9_IRQ_BASE;
  93. txx9_irq_mask(irq);
  94. /* clear edge detection */
  95. if (unlikely(TXx9_IRCR_EDGE(txx9irq[irq_nr].mode)))
  96. __raw_writel(TXx9_IRSCR_EIClrE | irq_nr, &txx9_ircptr->scr);
  97. }
  98. static int txx9_irq_set_type(unsigned int irq, unsigned int flow_type)
  99. {
  100. unsigned int irq_nr = irq - TXX9_IRQ_BASE;
  101. u32 cr;
  102. u32 __iomem *crp;
  103. int ofs;
  104. int mode;
  105. if (flow_type & IRQF_TRIGGER_PROBE)
  106. return 0;
  107. switch (flow_type & IRQF_TRIGGER_MASK) {
  108. case IRQF_TRIGGER_RISING: mode = TXx9_IRCR_UP; break;
  109. case IRQF_TRIGGER_FALLING: mode = TXx9_IRCR_DOWN; break;
  110. case IRQF_TRIGGER_HIGH: mode = TXx9_IRCR_HIGH; break;
  111. case IRQF_TRIGGER_LOW: mode = TXx9_IRCR_LOW; break;
  112. default:
  113. return -EINVAL;
  114. }
  115. crp = &txx9_ircptr->cr[(unsigned int)irq_nr / 8];
  116. cr = __raw_readl(crp);
  117. ofs = (irq_nr & (8 - 1)) * 2;
  118. cr &= ~(0x3 << ofs);
  119. cr |= (mode & 0x3) << ofs;
  120. __raw_writel(cr, crp);
  121. txx9irq[irq_nr].mode = mode;
  122. return 0;
  123. }
  124. static struct irq_chip txx9_irq_chip = {
  125. .name = "TXX9",
  126. .ack = txx9_irq_mask_ack,
  127. .mask = txx9_irq_mask,
  128. .mask_ack = txx9_irq_mask_ack,
  129. .unmask = txx9_irq_unmask,
  130. .set_type = txx9_irq_set_type,
  131. };
  132. void __init txx9_irq_init(unsigned long baseaddr)
  133. {
  134. int i;
  135. txx9_ircptr = ioremap(baseaddr, sizeof(struct txx9_irc_reg));
  136. for (i = 0; i < TXx9_MAX_IR; i++) {
  137. txx9irq[i].level = 4; /* middle level */
  138. txx9irq[i].mode = TXx9_IRCR_LOW;
  139. set_irq_chip_and_handler(TXX9_IRQ_BASE + i,
  140. &txx9_irq_chip, handle_level_irq);
  141. }
  142. /* mask all IRC interrupts */
  143. __raw_writel(0, &txx9_ircptr->imr);
  144. for (i = 0; i < 8; i++)
  145. __raw_writel(0, &txx9_ircptr->ilr[i]);
  146. /* setup IRC interrupt mode (Low Active) */
  147. for (i = 0; i < 2; i++)
  148. __raw_writel(0, &txx9_ircptr->cr[i]);
  149. /* enable interrupt control */
  150. __raw_writel(TXx9_IRCER_ICE, &txx9_ircptr->cer);
  151. __raw_writel(irc_elevel, &txx9_ircptr->imr);
  152. }
  153. int __init txx9_irq_set_pri(int irc_irq, int new_pri)
  154. {
  155. int old_pri;
  156. if ((unsigned int)irc_irq >= TXx9_MAX_IR)
  157. return 0;
  158. old_pri = txx9irq[irc_irq].level;
  159. txx9irq[irc_irq].level = new_pri;
  160. return old_pri;
  161. }
  162. int txx9_irq(void)
  163. {
  164. u32 csr = __raw_readl(&txx9_ircptr->csr);
  165. if (likely(!(csr & TXx9_IRCSR_IF)))
  166. return TXX9_IRQ_BASE + (csr & (TXx9_MAX_IR - 1));
  167. return -1;
  168. }