cevt-sb1250.c 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151
  1. /*
  2. * Copyright (C) 2000, 2001 Broadcom Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version 2
  7. * of the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include <linux/clockchips.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/percpu.h>
  21. #include <asm/addrspace.h>
  22. #include <asm/io.h>
  23. #include <asm/time.h>
  24. #include <asm/sibyte/sb1250.h>
  25. #include <asm/sibyte/sb1250_regs.h>
  26. #include <asm/sibyte/sb1250_int.h>
  27. #include <asm/sibyte/sb1250_scd.h>
  28. #define IMR_IP2_VAL K_INT_MAP_I0
  29. #define IMR_IP3_VAL K_INT_MAP_I1
  30. #define IMR_IP4_VAL K_INT_MAP_I2
  31. /*
  32. * The general purpose timer ticks at 1MHz independent if
  33. * the rest of the system
  34. */
  35. static void sibyte_set_mode(enum clock_event_mode mode,
  36. struct clock_event_device *evt)
  37. {
  38. unsigned int cpu = smp_processor_id();
  39. void __iomem *cfg, *init;
  40. cfg = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG));
  41. init = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_INIT));
  42. switch (mode) {
  43. case CLOCK_EVT_MODE_PERIODIC:
  44. __raw_writeq(0, cfg);
  45. __raw_writeq((V_SCD_TIMER_FREQ / HZ) - 1, init);
  46. __raw_writeq(M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS,
  47. cfg);
  48. break;
  49. case CLOCK_EVT_MODE_ONESHOT:
  50. /* Stop the timer until we actually program a shot */
  51. case CLOCK_EVT_MODE_SHUTDOWN:
  52. __raw_writeq(0, cfg);
  53. break;
  54. case CLOCK_EVT_MODE_UNUSED: /* shuddup gcc */
  55. case CLOCK_EVT_MODE_RESUME:
  56. ;
  57. }
  58. }
  59. static int sibyte_next_event(unsigned long delta, struct clock_event_device *cd)
  60. {
  61. unsigned int cpu = smp_processor_id();
  62. void __iomem *cfg, *init;
  63. cfg = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG));
  64. init = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_INIT));
  65. __raw_writeq(0, cfg);
  66. __raw_writeq(delta - 1, init);
  67. __raw_writeq(M_SCD_TIMER_ENABLE, cfg);
  68. return 0;
  69. }
  70. static irqreturn_t sibyte_counter_handler(int irq, void *dev_id)
  71. {
  72. unsigned int cpu = smp_processor_id();
  73. struct clock_event_device *cd = dev_id;
  74. void __iomem *cfg;
  75. unsigned long tmode;
  76. if (cd->mode == CLOCK_EVT_MODE_PERIODIC)
  77. tmode = M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS;
  78. else
  79. tmode = 0;
  80. /* ACK interrupt */
  81. cfg = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG));
  82. ____raw_writeq(tmode, cfg);
  83. cd->event_handler(cd);
  84. return IRQ_HANDLED;
  85. }
  86. static DEFINE_PER_CPU(struct clock_event_device, sibyte_hpt_clockevent);
  87. static DEFINE_PER_CPU(struct irqaction, sibyte_hpt_irqaction);
  88. static DEFINE_PER_CPU(char [18], sibyte_hpt_name);
  89. void __cpuinit sb1250_clockevent_init(void)
  90. {
  91. unsigned int cpu = smp_processor_id();
  92. unsigned int irq = K_INT_TIMER_0 + cpu;
  93. struct irqaction *action = &per_cpu(sibyte_hpt_irqaction, cpu);
  94. struct clock_event_device *cd = &per_cpu(sibyte_hpt_clockevent, cpu);
  95. unsigned char *name = per_cpu(sibyte_hpt_name, cpu);
  96. /* Only have 4 general purpose timers, and we use last one as hpt */
  97. BUG_ON(cpu > 2);
  98. sprintf(name, "sb1250-counter-%d", cpu);
  99. cd->name = name;
  100. cd->features = CLOCK_EVT_FEAT_PERIODIC |
  101. CLOCK_EVT_FEAT_ONESHOT;
  102. clockevent_set_clock(cd, V_SCD_TIMER_FREQ);
  103. cd->max_delta_ns = clockevent_delta2ns(0x7fffff, cd);
  104. cd->min_delta_ns = clockevent_delta2ns(2, cd);
  105. cd->rating = 200;
  106. cd->irq = irq;
  107. cd->cpumask = cpumask_of(cpu);
  108. cd->set_next_event = sibyte_next_event;
  109. cd->set_mode = sibyte_set_mode;
  110. clockevents_register_device(cd);
  111. sb1250_mask_irq(cpu, irq);
  112. /*
  113. * Map the timer interrupt to IP[4] of this cpu
  114. */
  115. __raw_writeq(IMR_IP4_VAL,
  116. IOADDR(A_IMR_REGISTER(cpu, R_IMR_INTERRUPT_MAP_BASE) +
  117. (irq << 3)));
  118. sb1250_unmask_irq(cpu, irq);
  119. action->handler = sibyte_counter_handler;
  120. action->flags = IRQF_DISABLED | IRQF_PERCPU;
  121. action->name = name;
  122. action->dev_id = cd;
  123. irq_set_affinity(irq, cpumask_of(cpu));
  124. setup_irq(irq, action);
  125. }