sb1250_scd.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654
  1. /* *********************************************************************
  2. * SB1250 Board Support Package
  3. *
  4. * SCD Constants and Macros File: sb1250_scd.h
  5. *
  6. * This module contains constants and macros useful for
  7. * manipulating the System Control and Debug module on the 1250.
  8. *
  9. * SB1250 specification level: User's manual 1/02/02
  10. *
  11. *********************************************************************
  12. *
  13. * Copyright 2000,2001,2002,2003,2004,2005
  14. * Broadcom Corporation. All rights reserved.
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License as
  18. * published by the Free Software Foundation; either version 2 of
  19. * the License, or (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  29. * MA 02111-1307 USA
  30. ********************************************************************* */
  31. #ifndef _SB1250_SCD_H
  32. #define _SB1250_SCD_H
  33. #include "sb1250_defs.h"
  34. /* *********************************************************************
  35. * System control/debug registers
  36. ********************************************************************* */
  37. /*
  38. * System Revision Register (Table 4-1)
  39. */
  40. #define M_SYS_RESERVED _SB_MAKEMASK(8, 0)
  41. #define S_SYS_REVISION _SB_MAKE64(8)
  42. #define M_SYS_REVISION _SB_MAKEMASK(8, S_SYS_REVISION)
  43. #define V_SYS_REVISION(x) _SB_MAKEVALUE(x, S_SYS_REVISION)
  44. #define G_SYS_REVISION(x) _SB_GETVALUE(x, S_SYS_REVISION, M_SYS_REVISION)
  45. #define K_SYS_REVISION_BCM1250_PASS1 0x01
  46. #define K_SYS_REVISION_BCM1250_PASS2 0x03
  47. #define K_SYS_REVISION_BCM1250_A1 0x03 /* Pass 2.0 WB */
  48. #define K_SYS_REVISION_BCM1250_A2 0x04 /* Pass 2.0 FC */
  49. #define K_SYS_REVISION_BCM1250_A3 0x05 /* Pass 2.1 FC */
  50. #define K_SYS_REVISION_BCM1250_A4 0x06 /* Pass 2.1 WB */
  51. #define K_SYS_REVISION_BCM1250_A6 0x07 /* OR 0x04 (A2) w/WID != 0 */
  52. #define K_SYS_REVISION_BCM1250_A8 0x0b /* A8/A10 */
  53. #define K_SYS_REVISION_BCM1250_A9 0x08
  54. #define K_SYS_REVISION_BCM1250_A10 K_SYS_REVISION_BCM1250_A8
  55. #define K_SYS_REVISION_BCM1250_PASS2_2 0x10
  56. #define K_SYS_REVISION_BCM1250_B0 K_SYS_REVISION_BCM1250_B1
  57. #define K_SYS_REVISION_BCM1250_B1 0x10
  58. #define K_SYS_REVISION_BCM1250_B2 0x11
  59. #define K_SYS_REVISION_BCM1250_C0 0x20
  60. #define K_SYS_REVISION_BCM1250_C1 0x21
  61. #define K_SYS_REVISION_BCM1250_C2 0x22
  62. #define K_SYS_REVISION_BCM1250_C3 0x23
  63. #if SIBYTE_HDR_FEATURE_CHIP(1250)
  64. /* XXX: discourage people from using these constants. */
  65. #define K_SYS_REVISION_PASS1 K_SYS_REVISION_BCM1250_PASS1
  66. #define K_SYS_REVISION_PASS2 K_SYS_REVISION_BCM1250_PASS2
  67. #define K_SYS_REVISION_PASS2_2 K_SYS_REVISION_BCM1250_PASS2_2
  68. #define K_SYS_REVISION_PASS3 K_SYS_REVISION_BCM1250_PASS3
  69. #define K_SYS_REVISION_BCM1250_PASS3 K_SYS_REVISION_BCM1250_C0
  70. #endif /* 1250 */
  71. #define K_SYS_REVISION_BCM112x_A1 0x20
  72. #define K_SYS_REVISION_BCM112x_A2 0x21
  73. #define K_SYS_REVISION_BCM112x_A3 0x22
  74. #define K_SYS_REVISION_BCM112x_A4 0x23
  75. #define K_SYS_REVISION_BCM112x_B0 0x30
  76. #define K_SYS_REVISION_BCM1480_S0 0x01
  77. #define K_SYS_REVISION_BCM1480_A1 0x02
  78. #define K_SYS_REVISION_BCM1480_A2 0x03
  79. #define K_SYS_REVISION_BCM1480_A3 0x04
  80. #define K_SYS_REVISION_BCM1480_B0 0x11
  81. /*Cache size - 23:20 of revision register*/
  82. #define S_SYS_L2C_SIZE _SB_MAKE64(20)
  83. #define M_SYS_L2C_SIZE _SB_MAKEMASK(4, S_SYS_L2C_SIZE)
  84. #define V_SYS_L2C_SIZE(x) _SB_MAKEVALUE(x, S_SYS_L2C_SIZE)
  85. #define G_SYS_L2C_SIZE(x) _SB_GETVALUE(x, S_SYS_L2C_SIZE, M_SYS_L2C_SIZE)
  86. #define K_SYS_L2C_SIZE_1MB 0
  87. #define K_SYS_L2C_SIZE_512KB 5
  88. #define K_SYS_L2C_SIZE_256KB 2
  89. #define K_SYS_L2C_SIZE_128KB 1
  90. #define K_SYS_L2C_SIZE_BCM1250 K_SYS_L2C_SIZE_512KB
  91. #define K_SYS_L2C_SIZE_BCM1125 K_SYS_L2C_SIZE_256KB
  92. #define K_SYS_L2C_SIZE_BCM1122 K_SYS_L2C_SIZE_128KB
  93. /* Number of CPU cores, bits 27:24 of revision register*/
  94. #define S_SYS_NUM_CPUS _SB_MAKE64(24)
  95. #define M_SYS_NUM_CPUS _SB_MAKEMASK(4, S_SYS_NUM_CPUS)
  96. #define V_SYS_NUM_CPUS(x) _SB_MAKEVALUE(x, S_SYS_NUM_CPUS)
  97. #define G_SYS_NUM_CPUS(x) _SB_GETVALUE(x, S_SYS_NUM_CPUS, M_SYS_NUM_CPUS)
  98. /* XXX: discourage people from using these constants. */
  99. #define S_SYS_PART _SB_MAKE64(16)
  100. #define M_SYS_PART _SB_MAKEMASK(16, S_SYS_PART)
  101. #define V_SYS_PART(x) _SB_MAKEVALUE(x, S_SYS_PART)
  102. #define G_SYS_PART(x) _SB_GETVALUE(x, S_SYS_PART, M_SYS_PART)
  103. /* XXX: discourage people from using these constants. */
  104. #define K_SYS_PART_SB1250 0x1250
  105. #define K_SYS_PART_BCM1120 0x1121
  106. #define K_SYS_PART_BCM1125 0x1123
  107. #define K_SYS_PART_BCM1125H 0x1124
  108. #define K_SYS_PART_BCM1122 0x1113
  109. /* The "peripheral set" (SOC type) is the low 4 bits of the "part" field. */
  110. #define S_SYS_SOC_TYPE _SB_MAKE64(16)
  111. #define M_SYS_SOC_TYPE _SB_MAKEMASK(4, S_SYS_SOC_TYPE)
  112. #define V_SYS_SOC_TYPE(x) _SB_MAKEVALUE(x, S_SYS_SOC_TYPE)
  113. #define G_SYS_SOC_TYPE(x) _SB_GETVALUE(x, S_SYS_SOC_TYPE, M_SYS_SOC_TYPE)
  114. #define K_SYS_SOC_TYPE_BCM1250 0x0
  115. #define K_SYS_SOC_TYPE_BCM1120 0x1
  116. #define K_SYS_SOC_TYPE_BCM1250_ALT 0x2 /* 1250pass2 w/ 1/4 L2. */
  117. #define K_SYS_SOC_TYPE_BCM1125 0x3
  118. #define K_SYS_SOC_TYPE_BCM1125H 0x4
  119. #define K_SYS_SOC_TYPE_BCM1250_ALT2 0x5 /* 1250pass2 w/ 1/2 L2. */
  120. #define K_SYS_SOC_TYPE_BCM1x80 0x6
  121. #define K_SYS_SOC_TYPE_BCM1x55 0x7
  122. /*
  123. * Calculate correct SOC type given a copy of system revision register.
  124. *
  125. * (For the assembler version, sysrev and dest may be the same register.
  126. * Also, it clobbers AT.)
  127. */
  128. #ifdef __ASSEMBLER__
  129. #define SYS_SOC_TYPE(dest, sysrev) \
  130. .set push ; \
  131. .set reorder ; \
  132. dsrl dest, sysrev, S_SYS_SOC_TYPE ; \
  133. andi dest, dest, (M_SYS_SOC_TYPE >> S_SYS_SOC_TYPE); \
  134. beq dest, K_SYS_SOC_TYPE_BCM1250_ALT, 991f ; \
  135. beq dest, K_SYS_SOC_TYPE_BCM1250_ALT2, 991f ; \
  136. b 992f ; \
  137. 991: li dest, K_SYS_SOC_TYPE_BCM1250 ; \
  138. 992: \
  139. .set pop
  140. #else
  141. #define SYS_SOC_TYPE(sysrev) \
  142. ((G_SYS_SOC_TYPE(sysrev) == K_SYS_SOC_TYPE_BCM1250_ALT \
  143. || G_SYS_SOC_TYPE(sysrev) == K_SYS_SOC_TYPE_BCM1250_ALT2) \
  144. ? K_SYS_SOC_TYPE_BCM1250 : G_SYS_SOC_TYPE(sysrev))
  145. #endif
  146. #define S_SYS_WID _SB_MAKE64(32)
  147. #define M_SYS_WID _SB_MAKEMASK(32, S_SYS_WID)
  148. #define V_SYS_WID(x) _SB_MAKEVALUE(x, S_SYS_WID)
  149. #define G_SYS_WID(x) _SB_GETVALUE(x, S_SYS_WID, M_SYS_WID)
  150. /*
  151. * System Manufacturing Register
  152. * Register: SCD_SYSTEM_MANUF
  153. */
  154. #if SIBYTE_HDR_FEATURE_1250_112x
  155. /* Wafer ID: bits 31:0 */
  156. #define S_SYS_WAFERID1_200 _SB_MAKE64(0)
  157. #define M_SYS_WAFERID1_200 _SB_MAKEMASK(32, S_SYS_WAFERID1_200)
  158. #define V_SYS_WAFERID1_200(x) _SB_MAKEVALUE(x, S_SYS_WAFERID1_200)
  159. #define G_SYS_WAFERID1_200(x) _SB_GETVALUE(x, S_SYS_WAFERID1_200, M_SYS_WAFERID1_200)
  160. #define S_SYS_BIN _SB_MAKE64(32)
  161. #define M_SYS_BIN _SB_MAKEMASK(4, S_SYS_BIN)
  162. #define V_SYS_BIN(x) _SB_MAKEVALUE(x, S_SYS_BIN)
  163. #define G_SYS_BIN(x) _SB_GETVALUE(x, S_SYS_BIN, M_SYS_BIN)
  164. /* Wafer ID: bits 39:36 */
  165. #define S_SYS_WAFERID2_200 _SB_MAKE64(36)
  166. #define M_SYS_WAFERID2_200 _SB_MAKEMASK(4, S_SYS_WAFERID2_200)
  167. #define V_SYS_WAFERID2_200(x) _SB_MAKEVALUE(x, S_SYS_WAFERID2_200)
  168. #define G_SYS_WAFERID2_200(x) _SB_GETVALUE(x, S_SYS_WAFERID2_200, M_SYS_WAFERID2_200)
  169. /* Wafer ID: bits 39:0 */
  170. #define S_SYS_WAFERID_300 _SB_MAKE64(0)
  171. #define M_SYS_WAFERID_300 _SB_MAKEMASK(40, S_SYS_WAFERID_300)
  172. #define V_SYS_WAFERID_300(x) _SB_MAKEVALUE(x, S_SYS_WAFERID_300)
  173. #define G_SYS_WAFERID_300(x) _SB_GETVALUE(x, S_SYS_WAFERID_300, M_SYS_WAFERID_300)
  174. #define S_SYS_XPOS _SB_MAKE64(40)
  175. #define M_SYS_XPOS _SB_MAKEMASK(6, S_SYS_XPOS)
  176. #define V_SYS_XPOS(x) _SB_MAKEVALUE(x, S_SYS_XPOS)
  177. #define G_SYS_XPOS(x) _SB_GETVALUE(x, S_SYS_XPOS, M_SYS_XPOS)
  178. #define S_SYS_YPOS _SB_MAKE64(46)
  179. #define M_SYS_YPOS _SB_MAKEMASK(6, S_SYS_YPOS)
  180. #define V_SYS_YPOS(x) _SB_MAKEVALUE(x, S_SYS_YPOS)
  181. #define G_SYS_YPOS(x) _SB_GETVALUE(x, S_SYS_YPOS, M_SYS_YPOS)
  182. #endif
  183. /*
  184. * System Config Register (Table 4-2)
  185. * Register: SCD_SYSTEM_CFG
  186. */
  187. #if SIBYTE_HDR_FEATURE_1250_112x
  188. #define M_SYS_LDT_PLL_BYP _SB_MAKEMASK1(3)
  189. #define M_SYS_PCI_SYNC_TEST_MODE _SB_MAKEMASK1(4)
  190. #define M_SYS_IOB0_DIV _SB_MAKEMASK1(5)
  191. #define M_SYS_IOB1_DIV _SB_MAKEMASK1(6)
  192. #define S_SYS_PLL_DIV _SB_MAKE64(7)
  193. #define M_SYS_PLL_DIV _SB_MAKEMASK(5, S_SYS_PLL_DIV)
  194. #define V_SYS_PLL_DIV(x) _SB_MAKEVALUE(x, S_SYS_PLL_DIV)
  195. #define G_SYS_PLL_DIV(x) _SB_GETVALUE(x, S_SYS_PLL_DIV, M_SYS_PLL_DIV)
  196. #define M_SYS_SER0_ENABLE _SB_MAKEMASK1(12)
  197. #define M_SYS_SER0_RSTB_EN _SB_MAKEMASK1(13)
  198. #define M_SYS_SER1_ENABLE _SB_MAKEMASK1(14)
  199. #define M_SYS_SER1_RSTB_EN _SB_MAKEMASK1(15)
  200. #define M_SYS_PCMCIA_ENABLE _SB_MAKEMASK1(16)
  201. #define S_SYS_BOOT_MODE _SB_MAKE64(17)
  202. #define M_SYS_BOOT_MODE _SB_MAKEMASK(2, S_SYS_BOOT_MODE)
  203. #define V_SYS_BOOT_MODE(x) _SB_MAKEVALUE(x, S_SYS_BOOT_MODE)
  204. #define G_SYS_BOOT_MODE(x) _SB_GETVALUE(x, S_SYS_BOOT_MODE, M_SYS_BOOT_MODE)
  205. #define K_SYS_BOOT_MODE_ROM32 0
  206. #define K_SYS_BOOT_MODE_ROM8 1
  207. #define K_SYS_BOOT_MODE_SMBUS_SMALL 2
  208. #define K_SYS_BOOT_MODE_SMBUS_BIG 3
  209. #define M_SYS_PCI_HOST _SB_MAKEMASK1(19)
  210. #define M_SYS_PCI_ARBITER _SB_MAKEMASK1(20)
  211. #define M_SYS_SOUTH_ON_LDT _SB_MAKEMASK1(21)
  212. #define M_SYS_BIG_ENDIAN _SB_MAKEMASK1(22)
  213. #define M_SYS_GENCLK_EN _SB_MAKEMASK1(23)
  214. #define M_SYS_LDT_TEST_EN _SB_MAKEMASK1(24)
  215. #define M_SYS_GEN_PARITY_EN _SB_MAKEMASK1(25)
  216. #define S_SYS_CONFIG 26
  217. #define M_SYS_CONFIG _SB_MAKEMASK(6, S_SYS_CONFIG)
  218. #define V_SYS_CONFIG(x) _SB_MAKEVALUE(x, S_SYS_CONFIG)
  219. #define G_SYS_CONFIG(x) _SB_GETVALUE(x, S_SYS_CONFIG, M_SYS_CONFIG)
  220. /* The following bits are writeable by JTAG only. */
  221. #define M_SYS_CLKSTOP _SB_MAKEMASK1(32)
  222. #define M_SYS_CLKSTEP _SB_MAKEMASK1(33)
  223. #define S_SYS_CLKCOUNT 34
  224. #define M_SYS_CLKCOUNT _SB_MAKEMASK(8, S_SYS_CLKCOUNT)
  225. #define V_SYS_CLKCOUNT(x) _SB_MAKEVALUE(x, S_SYS_CLKCOUNT)
  226. #define G_SYS_CLKCOUNT(x) _SB_GETVALUE(x, S_SYS_CLKCOUNT, M_SYS_CLKCOUNT)
  227. #define M_SYS_PLL_BYPASS _SB_MAKEMASK1(42)
  228. #define S_SYS_PLL_IREF 43
  229. #define M_SYS_PLL_IREF _SB_MAKEMASK(2, S_SYS_PLL_IREF)
  230. #define S_SYS_PLL_VCO 45
  231. #define M_SYS_PLL_VCO _SB_MAKEMASK(2, S_SYS_PLL_VCO)
  232. #define S_SYS_PLL_VREG 47
  233. #define M_SYS_PLL_VREG _SB_MAKEMASK(2, S_SYS_PLL_VREG)
  234. #define M_SYS_MEM_RESET _SB_MAKEMASK1(49)
  235. #define M_SYS_L2C_RESET _SB_MAKEMASK1(50)
  236. #define M_SYS_IO_RESET_0 _SB_MAKEMASK1(51)
  237. #define M_SYS_IO_RESET_1 _SB_MAKEMASK1(52)
  238. #define M_SYS_SCD_RESET _SB_MAKEMASK1(53)
  239. /* End of bits writable by JTAG only. */
  240. #define M_SYS_CPU_RESET_0 _SB_MAKEMASK1(54)
  241. #define M_SYS_CPU_RESET_1 _SB_MAKEMASK1(55)
  242. #define M_SYS_UNICPU0 _SB_MAKEMASK1(56)
  243. #define M_SYS_UNICPU1 _SB_MAKEMASK1(57)
  244. #define M_SYS_SB_SOFTRES _SB_MAKEMASK1(58)
  245. #define M_SYS_EXT_RESET _SB_MAKEMASK1(59)
  246. #define M_SYS_SYSTEM_RESET _SB_MAKEMASK1(60)
  247. #define M_SYS_MISR_MODE _SB_MAKEMASK1(61)
  248. #define M_SYS_MISR_RESET _SB_MAKEMASK1(62)
  249. #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
  250. #define M_SYS_SW_FLAG _SB_MAKEMASK1(63)
  251. #endif /* 1250 PASS2 || 112x PASS1 */
  252. #endif
  253. /*
  254. * Mailbox Registers (Table 4-3)
  255. * Registers: SCD_MBOX_CPU_x
  256. */
  257. #define S_MBOX_INT_3 0
  258. #define M_MBOX_INT_3 _SB_MAKEMASK(16, S_MBOX_INT_3)
  259. #define S_MBOX_INT_2 16
  260. #define M_MBOX_INT_2 _SB_MAKEMASK(16, S_MBOX_INT_2)
  261. #define S_MBOX_INT_1 32
  262. #define M_MBOX_INT_1 _SB_MAKEMASK(16, S_MBOX_INT_1)
  263. #define S_MBOX_INT_0 48
  264. #define M_MBOX_INT_0 _SB_MAKEMASK(16, S_MBOX_INT_0)
  265. /*
  266. * Watchdog Registers (Table 4-8) (Table 4-9) (Table 4-10)
  267. * Registers: SCD_WDOG_INIT_CNT_x
  268. */
  269. #define V_SCD_WDOG_FREQ 1000000
  270. #define S_SCD_WDOG_INIT 0
  271. #define M_SCD_WDOG_INIT _SB_MAKEMASK(23, S_SCD_WDOG_INIT)
  272. #define S_SCD_WDOG_CNT 0
  273. #define M_SCD_WDOG_CNT _SB_MAKEMASK(23, S_SCD_WDOG_CNT)
  274. #define S_SCD_WDOG_ENABLE 0
  275. #define M_SCD_WDOG_ENABLE _SB_MAKEMASK1(S_SCD_WDOG_ENABLE)
  276. #define S_SCD_WDOG_RESET_TYPE 2
  277. #define M_SCD_WDOG_RESET_TYPE _SB_MAKEMASK(3, S_SCD_WDOG_RESET_TYPE)
  278. #define V_SCD_WDOG_RESET_TYPE(x) _SB_MAKEVALUE(x, S_SCD_WDOG_RESET_TYPE)
  279. #define G_SCD_WDOG_RESET_TYPE(x) _SB_GETVALUE(x, S_SCD_WDOG_RESET_TYPE, M_SCD_WDOG_RESET_TYPE)
  280. #define K_SCD_WDOG_RESET_FULL 0 /* actually, (x & 1) == 0 */
  281. #define K_SCD_WDOG_RESET_SOFT 1
  282. #define K_SCD_WDOG_RESET_CPU0 3
  283. #define K_SCD_WDOG_RESET_CPU1 5
  284. #define K_SCD_WDOG_RESET_BOTH_CPUS 7
  285. /* This feature is present in 1250 C0 and later, but *not* in 112x A revs. */
  286. #if SIBYTE_HDR_FEATURE(1250, PASS3)
  287. #define S_SCD_WDOG_HAS_RESET 8
  288. #define M_SCD_WDOG_HAS_RESET _SB_MAKEMASK1(S_SCD_WDOG_HAS_RESET)
  289. #endif
  290. /*
  291. * Timer Registers (Table 4-11) (Table 4-12) (Table 4-13)
  292. */
  293. #define V_SCD_TIMER_FREQ 1000000
  294. #define S_SCD_TIMER_INIT 0
  295. #define M_SCD_TIMER_INIT _SB_MAKEMASK(23, S_SCD_TIMER_INIT)
  296. #define V_SCD_TIMER_INIT(x) _SB_MAKEVALUE(x, S_SCD_TIMER_INIT)
  297. #define G_SCD_TIMER_INIT(x) _SB_GETVALUE(x, S_SCD_TIMER_INIT, M_SCD_TIMER_INIT)
  298. #define V_SCD_TIMER_WIDTH 23
  299. #define S_SCD_TIMER_CNT 0
  300. #define M_SCD_TIMER_CNT _SB_MAKEMASK(V_SCD_TIMER_WIDTH, S_SCD_TIMER_CNT)
  301. #define V_SCD_TIMER_CNT(x) _SB_MAKEVALUE(x, S_SCD_TIMER_CNT)
  302. #define G_SCD_TIMER_CNT(x) _SB_GETVALUE(x, S_SCD_TIMER_CNT, M_SCD_TIMER_CNT)
  303. #define M_SCD_TIMER_ENABLE _SB_MAKEMASK1(0)
  304. #define M_SCD_TIMER_MODE _SB_MAKEMASK1(1)
  305. #define M_SCD_TIMER_MODE_CONTINUOUS M_SCD_TIMER_MODE
  306. /*
  307. * System Performance Counters
  308. */
  309. #define S_SPC_CFG_SRC0 0
  310. #define M_SPC_CFG_SRC0 _SB_MAKEMASK(8, S_SPC_CFG_SRC0)
  311. #define V_SPC_CFG_SRC0(x) _SB_MAKEVALUE(x, S_SPC_CFG_SRC0)
  312. #define G_SPC_CFG_SRC0(x) _SB_GETVALUE(x, S_SPC_CFG_SRC0, M_SPC_CFG_SRC0)
  313. #define S_SPC_CFG_SRC1 8
  314. #define M_SPC_CFG_SRC1 _SB_MAKEMASK(8, S_SPC_CFG_SRC1)
  315. #define V_SPC_CFG_SRC1(x) _SB_MAKEVALUE(x, S_SPC_CFG_SRC1)
  316. #define G_SPC_CFG_SRC1(x) _SB_GETVALUE(x, S_SPC_CFG_SRC1, M_SPC_CFG_SRC1)
  317. #define S_SPC_CFG_SRC2 16
  318. #define M_SPC_CFG_SRC2 _SB_MAKEMASK(8, S_SPC_CFG_SRC2)
  319. #define V_SPC_CFG_SRC2(x) _SB_MAKEVALUE(x, S_SPC_CFG_SRC2)
  320. #define G_SPC_CFG_SRC2(x) _SB_GETVALUE(x, S_SPC_CFG_SRC2, M_SPC_CFG_SRC2)
  321. #define S_SPC_CFG_SRC3 24
  322. #define M_SPC_CFG_SRC3 _SB_MAKEMASK(8, S_SPC_CFG_SRC3)
  323. #define V_SPC_CFG_SRC3(x) _SB_MAKEVALUE(x, S_SPC_CFG_SRC3)
  324. #define G_SPC_CFG_SRC3(x) _SB_GETVALUE(x, S_SPC_CFG_SRC3, M_SPC_CFG_SRC3)
  325. #if SIBYTE_HDR_FEATURE_1250_112x
  326. #define M_SPC_CFG_CLEAR _SB_MAKEMASK1(32)
  327. #define M_SPC_CFG_ENABLE _SB_MAKEMASK1(33)
  328. #endif
  329. /*
  330. * Bus Watcher
  331. */
  332. #define S_SCD_BERR_TID 8
  333. #define M_SCD_BERR_TID _SB_MAKEMASK(10, S_SCD_BERR_TID)
  334. #define V_SCD_BERR_TID(x) _SB_MAKEVALUE(x, S_SCD_BERR_TID)
  335. #define G_SCD_BERR_TID(x) _SB_GETVALUE(x, S_SCD_BERR_TID, M_SCD_BERR_TID)
  336. #define S_SCD_BERR_RID 18
  337. #define M_SCD_BERR_RID _SB_MAKEMASK(4, S_SCD_BERR_RID)
  338. #define V_SCD_BERR_RID(x) _SB_MAKEVALUE(x, S_SCD_BERR_RID)
  339. #define G_SCD_BERR_RID(x) _SB_GETVALUE(x, S_SCD_BERR_RID, M_SCD_BERR_RID)
  340. #define S_SCD_BERR_DCODE 22
  341. #define M_SCD_BERR_DCODE _SB_MAKEMASK(3, S_SCD_BERR_DCODE)
  342. #define V_SCD_BERR_DCODE(x) _SB_MAKEVALUE(x, S_SCD_BERR_DCODE)
  343. #define G_SCD_BERR_DCODE(x) _SB_GETVALUE(x, S_SCD_BERR_DCODE, M_SCD_BERR_DCODE)
  344. #define M_SCD_BERR_MULTERRS _SB_MAKEMASK1(30)
  345. #define S_SCD_L2ECC_CORR_D 0
  346. #define M_SCD_L2ECC_CORR_D _SB_MAKEMASK(8, S_SCD_L2ECC_CORR_D)
  347. #define V_SCD_L2ECC_CORR_D(x) _SB_MAKEVALUE(x, S_SCD_L2ECC_CORR_D)
  348. #define G_SCD_L2ECC_CORR_D(x) _SB_GETVALUE(x, S_SCD_L2ECC_CORR_D, M_SCD_L2ECC_CORR_D)
  349. #define S_SCD_L2ECC_BAD_D 8
  350. #define M_SCD_L2ECC_BAD_D _SB_MAKEMASK(8, S_SCD_L2ECC_BAD_D)
  351. #define V_SCD_L2ECC_BAD_D(x) _SB_MAKEVALUE(x, S_SCD_L2ECC_BAD_D)
  352. #define G_SCD_L2ECC_BAD_D(x) _SB_GETVALUE(x, S_SCD_L2ECC_BAD_D, M_SCD_L2ECC_BAD_D)
  353. #define S_SCD_L2ECC_CORR_T 16
  354. #define M_SCD_L2ECC_CORR_T _SB_MAKEMASK(8, S_SCD_L2ECC_CORR_T)
  355. #define V_SCD_L2ECC_CORR_T(x) _SB_MAKEVALUE(x, S_SCD_L2ECC_CORR_T)
  356. #define G_SCD_L2ECC_CORR_T(x) _SB_GETVALUE(x, S_SCD_L2ECC_CORR_T, M_SCD_L2ECC_CORR_T)
  357. #define S_SCD_L2ECC_BAD_T 24
  358. #define M_SCD_L2ECC_BAD_T _SB_MAKEMASK(8, S_SCD_L2ECC_BAD_T)
  359. #define V_SCD_L2ECC_BAD_T(x) _SB_MAKEVALUE(x, S_SCD_L2ECC_BAD_T)
  360. #define G_SCD_L2ECC_BAD_T(x) _SB_GETVALUE(x, S_SCD_L2ECC_BAD_T, M_SCD_L2ECC_BAD_T)
  361. #define S_SCD_MEM_ECC_CORR 0
  362. #define M_SCD_MEM_ECC_CORR _SB_MAKEMASK(8, S_SCD_MEM_ECC_CORR)
  363. #define V_SCD_MEM_ECC_CORR(x) _SB_MAKEVALUE(x, S_SCD_MEM_ECC_CORR)
  364. #define G_SCD_MEM_ECC_CORR(x) _SB_GETVALUE(x, S_SCD_MEM_ECC_CORR, M_SCD_MEM_ECC_CORR)
  365. #define S_SCD_MEM_ECC_BAD 8
  366. #define M_SCD_MEM_ECC_BAD _SB_MAKEMASK(8, S_SCD_MEM_ECC_BAD)
  367. #define V_SCD_MEM_ECC_BAD(x) _SB_MAKEVALUE(x, S_SCD_MEM_ECC_BAD)
  368. #define G_SCD_MEM_ECC_BAD(x) _SB_GETVALUE(x, S_SCD_MEM_ECC_BAD, M_SCD_MEM_ECC_BAD)
  369. #define S_SCD_MEM_BUSERR 16
  370. #define M_SCD_MEM_BUSERR _SB_MAKEMASK(8, S_SCD_MEM_BUSERR)
  371. #define V_SCD_MEM_BUSERR(x) _SB_MAKEVALUE(x, S_SCD_MEM_BUSERR)
  372. #define G_SCD_MEM_BUSERR(x) _SB_GETVALUE(x, S_SCD_MEM_BUSERR, M_SCD_MEM_BUSERR)
  373. /*
  374. * Address Trap Registers
  375. */
  376. #if SIBYTE_HDR_FEATURE_1250_112x
  377. #define M_ATRAP_INDEX _SB_MAKEMASK(4, 0)
  378. #define M_ATRAP_ADDRESS _SB_MAKEMASK(40, 0)
  379. #define S_ATRAP_CFG_CNT 0
  380. #define M_ATRAP_CFG_CNT _SB_MAKEMASK(3, S_ATRAP_CFG_CNT)
  381. #define V_ATRAP_CFG_CNT(x) _SB_MAKEVALUE(x, S_ATRAP_CFG_CNT)
  382. #define G_ATRAP_CFG_CNT(x) _SB_GETVALUE(x, S_ATRAP_CFG_CNT, M_ATRAP_CFG_CNT)
  383. #define M_ATRAP_CFG_WRITE _SB_MAKEMASK1(3)
  384. #define M_ATRAP_CFG_ALL _SB_MAKEMASK1(4)
  385. #define M_ATRAP_CFG_INV _SB_MAKEMASK1(5)
  386. #define M_ATRAP_CFG_USESRC _SB_MAKEMASK1(6)
  387. #define M_ATRAP_CFG_SRCINV _SB_MAKEMASK1(7)
  388. #define S_ATRAP_CFG_AGENTID 8
  389. #define M_ATRAP_CFG_AGENTID _SB_MAKEMASK(4, S_ATRAP_CFG_AGENTID)
  390. #define V_ATRAP_CFG_AGENTID(x) _SB_MAKEVALUE(x, S_ATRAP_CFG_AGENTID)
  391. #define G_ATRAP_CFG_AGENTID(x) _SB_GETVALUE(x, S_ATRAP_CFG_AGENTID, M_ATRAP_CFG_AGENTID)
  392. #define K_BUS_AGENT_CPU0 0
  393. #define K_BUS_AGENT_CPU1 1
  394. #define K_BUS_AGENT_IOB0 2
  395. #define K_BUS_AGENT_IOB1 3
  396. #define K_BUS_AGENT_SCD 4
  397. #define K_BUS_AGENT_L2C 6
  398. #define K_BUS_AGENT_MC 7
  399. #define S_ATRAP_CFG_CATTR 12
  400. #define M_ATRAP_CFG_CATTR _SB_MAKEMASK(3, S_ATRAP_CFG_CATTR)
  401. #define V_ATRAP_CFG_CATTR(x) _SB_MAKEVALUE(x, S_ATRAP_CFG_CATTR)
  402. #define G_ATRAP_CFG_CATTR(x) _SB_GETVALUE(x, S_ATRAP_CFG_CATTR, M_ATRAP_CFG_CATTR)
  403. #define K_ATRAP_CFG_CATTR_IGNORE 0
  404. #define K_ATRAP_CFG_CATTR_UNC 1
  405. #define K_ATRAP_CFG_CATTR_CACHEABLE 2
  406. #define K_ATRAP_CFG_CATTR_NONCOH 3
  407. #define K_ATRAP_CFG_CATTR_COHERENT 4
  408. #define K_ATRAP_CFG_CATTR_NOTUNC 5
  409. #define K_ATRAP_CFG_CATTR_NOTNONCOH 6
  410. #define K_ATRAP_CFG_CATTR_NOTCOHERENT 7
  411. #endif /* 1250/112x */
  412. /*
  413. * Trace Buffer Config register
  414. */
  415. #define M_SCD_TRACE_CFG_RESET _SB_MAKEMASK1(0)
  416. #define M_SCD_TRACE_CFG_START_READ _SB_MAKEMASK1(1)
  417. #define M_SCD_TRACE_CFG_START _SB_MAKEMASK1(2)
  418. #define M_SCD_TRACE_CFG_STOP _SB_MAKEMASK1(3)
  419. #define M_SCD_TRACE_CFG_FREEZE _SB_MAKEMASK1(4)
  420. #define M_SCD_TRACE_CFG_FREEZE_FULL _SB_MAKEMASK1(5)
  421. #define M_SCD_TRACE_CFG_DEBUG_FULL _SB_MAKEMASK1(6)
  422. #define M_SCD_TRACE_CFG_FULL _SB_MAKEMASK1(7)
  423. #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480)
  424. #define M_SCD_TRACE_CFG_FORCECNT _SB_MAKEMASK1(8)
  425. #endif /* 1250 PASS2 || 112x PASS1 || 1480 */
  426. /*
  427. * This field is the same on the 1250/112x and 1480, just located in
  428. * a slightly different place in the register.
  429. */
  430. #if SIBYTE_HDR_FEATURE_1250_112x
  431. #define S_SCD_TRACE_CFG_CUR_ADDR 10
  432. #else
  433. #if SIBYTE_HDR_FEATURE_CHIP(1480)
  434. #define S_SCD_TRACE_CFG_CUR_ADDR 24
  435. #endif /* 1480 */
  436. #endif /* 1250/112x */
  437. #define M_SCD_TRACE_CFG_CUR_ADDR _SB_MAKEMASK(8, S_SCD_TRACE_CFG_CUR_ADDR)
  438. #define V_SCD_TRACE_CFG_CUR_ADDR(x) _SB_MAKEVALUE(x, S_SCD_TRACE_CFG_CUR_ADDR)
  439. #define G_SCD_TRACE_CFG_CUR_ADDR(x) _SB_GETVALUE(x, S_SCD_TRACE_CFG_CUR_ADDR, M_SCD_TRACE_CFG_CUR_ADDR)
  440. /*
  441. * Trace Event registers
  442. */
  443. #define S_SCD_TREVT_ADDR_MATCH 0
  444. #define M_SCD_TREVT_ADDR_MATCH _SB_MAKEMASK(4, S_SCD_TREVT_ADDR_MATCH)
  445. #define V_SCD_TREVT_ADDR_MATCH(x) _SB_MAKEVALUE(x, S_SCD_TREVT_ADDR_MATCH)
  446. #define G_SCD_TREVT_ADDR_MATCH(x) _SB_GETVALUE(x, S_SCD_TREVT_ADDR_MATCH, M_SCD_TREVT_ADDR_MATCH)
  447. #define M_SCD_TREVT_REQID_MATCH _SB_MAKEMASK1(4)
  448. #define M_SCD_TREVT_DATAID_MATCH _SB_MAKEMASK1(5)
  449. #define M_SCD_TREVT_RESPID_MATCH _SB_MAKEMASK1(6)
  450. #define M_SCD_TREVT_INTERRUPT _SB_MAKEMASK1(7)
  451. #define M_SCD_TREVT_DEBUG_PIN _SB_MAKEMASK1(9)
  452. #define M_SCD_TREVT_WRITE _SB_MAKEMASK1(10)
  453. #define M_SCD_TREVT_READ _SB_MAKEMASK1(11)
  454. #define S_SCD_TREVT_REQID 12
  455. #define M_SCD_TREVT_REQID _SB_MAKEMASK(4, S_SCD_TREVT_REQID)
  456. #define V_SCD_TREVT_REQID(x) _SB_MAKEVALUE(x, S_SCD_TREVT_REQID)
  457. #define G_SCD_TREVT_REQID(x) _SB_GETVALUE(x, S_SCD_TREVT_REQID, M_SCD_TREVT_REQID)
  458. #define S_SCD_TREVT_RESPID 16
  459. #define M_SCD_TREVT_RESPID _SB_MAKEMASK(4, S_SCD_TREVT_RESPID)
  460. #define V_SCD_TREVT_RESPID(x) _SB_MAKEVALUE(x, S_SCD_TREVT_RESPID)
  461. #define G_SCD_TREVT_RESPID(x) _SB_GETVALUE(x, S_SCD_TREVT_RESPID, M_SCD_TREVT_RESPID)
  462. #define S_SCD_TREVT_DATAID 20
  463. #define M_SCD_TREVT_DATAID _SB_MAKEMASK(4, S_SCD_TREVT_DATAID)
  464. #define V_SCD_TREVT_DATAID(x) _SB_MAKEVALUE(x, S_SCD_TREVT_DATAID)
  465. #define G_SCD_TREVT_DATAID(x) _SB_GETVALUE(x, S_SCD_TREVT_DATAID, M_SCD_TREVT_DATID)
  466. #define S_SCD_TREVT_COUNT 24
  467. #define M_SCD_TREVT_COUNT _SB_MAKEMASK(8, S_SCD_TREVT_COUNT)
  468. #define V_SCD_TREVT_COUNT(x) _SB_MAKEVALUE(x, S_SCD_TREVT_COUNT)
  469. #define G_SCD_TREVT_COUNT(x) _SB_GETVALUE(x, S_SCD_TREVT_COUNT, M_SCD_TREVT_COUNT)
  470. /*
  471. * Trace Sequence registers
  472. */
  473. #define S_SCD_TRSEQ_EVENT4 0
  474. #define M_SCD_TRSEQ_EVENT4 _SB_MAKEMASK(4, S_SCD_TRSEQ_EVENT4)
  475. #define V_SCD_TRSEQ_EVENT4(x) _SB_MAKEVALUE(x, S_SCD_TRSEQ_EVENT4)
  476. #define G_SCD_TRSEQ_EVENT4(x) _SB_GETVALUE(x, S_SCD_TRSEQ_EVENT4, M_SCD_TRSEQ_EVENT4)
  477. #define S_SCD_TRSEQ_EVENT3 4
  478. #define M_SCD_TRSEQ_EVENT3 _SB_MAKEMASK(4, S_SCD_TRSEQ_EVENT3)
  479. #define V_SCD_TRSEQ_EVENT3(x) _SB_MAKEVALUE(x, S_SCD_TRSEQ_EVENT3)
  480. #define G_SCD_TRSEQ_EVENT3(x) _SB_GETVALUE(x, S_SCD_TRSEQ_EVENT3, M_SCD_TRSEQ_EVENT3)
  481. #define S_SCD_TRSEQ_EVENT2 8
  482. #define M_SCD_TRSEQ_EVENT2 _SB_MAKEMASK(4, S_SCD_TRSEQ_EVENT2)
  483. #define V_SCD_TRSEQ_EVENT2(x) _SB_MAKEVALUE(x, S_SCD_TRSEQ_EVENT2)
  484. #define G_SCD_TRSEQ_EVENT2(x) _SB_GETVALUE(x, S_SCD_TRSEQ_EVENT2, M_SCD_TRSEQ_EVENT2)
  485. #define S_SCD_TRSEQ_EVENT1 12
  486. #define M_SCD_TRSEQ_EVENT1 _SB_MAKEMASK(4, S_SCD_TRSEQ_EVENT1)
  487. #define V_SCD_TRSEQ_EVENT1(x) _SB_MAKEVALUE(x, S_SCD_TRSEQ_EVENT1)
  488. #define G_SCD_TRSEQ_EVENT1(x) _SB_GETVALUE(x, S_SCD_TRSEQ_EVENT1, M_SCD_TRSEQ_EVENT1)
  489. #define K_SCD_TRSEQ_E0 0
  490. #define K_SCD_TRSEQ_E1 1
  491. #define K_SCD_TRSEQ_E2 2
  492. #define K_SCD_TRSEQ_E3 3
  493. #define K_SCD_TRSEQ_E0_E1 4
  494. #define K_SCD_TRSEQ_E1_E2 5
  495. #define K_SCD_TRSEQ_E2_E3 6
  496. #define K_SCD_TRSEQ_E0_E1_E2 7
  497. #define K_SCD_TRSEQ_E0_E1_E2_E3 8
  498. #define K_SCD_TRSEQ_E0E1 9
  499. #define K_SCD_TRSEQ_E0E1E2 10
  500. #define K_SCD_TRSEQ_E0E1E2E3 11
  501. #define K_SCD_TRSEQ_E0E1_E2 12
  502. #define K_SCD_TRSEQ_E0E1_E2E3 13
  503. #define K_SCD_TRSEQ_E0E1_E2_E3 14
  504. #define K_SCD_TRSEQ_IGNORED 15
  505. #define K_SCD_TRSEQ_TRIGGER_ALL (V_SCD_TRSEQ_EVENT1(K_SCD_TRSEQ_IGNORED) | \
  506. V_SCD_TRSEQ_EVENT2(K_SCD_TRSEQ_IGNORED) | \
  507. V_SCD_TRSEQ_EVENT3(K_SCD_TRSEQ_IGNORED) | \
  508. V_SCD_TRSEQ_EVENT4(K_SCD_TRSEQ_IGNORED))
  509. #define S_SCD_TRSEQ_FUNCTION 16
  510. #define M_SCD_TRSEQ_FUNCTION _SB_MAKEMASK(4, S_SCD_TRSEQ_FUNCTION)
  511. #define V_SCD_TRSEQ_FUNCTION(x) _SB_MAKEVALUE(x, S_SCD_TRSEQ_FUNCTION)
  512. #define G_SCD_TRSEQ_FUNCTION(x) _SB_GETVALUE(x, S_SCD_TRSEQ_FUNCTION, M_SCD_TRSEQ_FUNCTION)
  513. #define K_SCD_TRSEQ_FUNC_NOP 0
  514. #define K_SCD_TRSEQ_FUNC_START 1
  515. #define K_SCD_TRSEQ_FUNC_STOP 2
  516. #define K_SCD_TRSEQ_FUNC_FREEZE 3
  517. #define V_SCD_TRSEQ_FUNC_NOP V_SCD_TRSEQ_FUNCTION(K_SCD_TRSEQ_FUNC_NOP)
  518. #define V_SCD_TRSEQ_FUNC_START V_SCD_TRSEQ_FUNCTION(K_SCD_TRSEQ_FUNC_START)
  519. #define V_SCD_TRSEQ_FUNC_STOP V_SCD_TRSEQ_FUNCTION(K_SCD_TRSEQ_FUNC_STOP)
  520. #define V_SCD_TRSEQ_FUNC_FREEZE V_SCD_TRSEQ_FUNCTION(K_SCD_TRSEQ_FUNC_FREEZE)
  521. #define M_SCD_TRSEQ_ASAMPLE _SB_MAKEMASK1(18)
  522. #define M_SCD_TRSEQ_DSAMPLE _SB_MAKEMASK1(19)
  523. #define M_SCD_TRSEQ_DEBUGPIN _SB_MAKEMASK1(20)
  524. #define M_SCD_TRSEQ_DEBUGCPU _SB_MAKEMASK1(21)
  525. #define M_SCD_TRSEQ_CLEARUSE _SB_MAKEMASK1(22)
  526. #define M_SCD_TRSEQ_ALLD_A _SB_MAKEMASK1(23)
  527. #define M_SCD_TRSEQ_ALL_A _SB_MAKEMASK1(24)
  528. #endif