bcm1480_mc.h 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984
  1. /* *********************************************************************
  2. * BCM1280/BCM1480 Board Support Package
  3. *
  4. * Memory Controller constants File: bcm1480_mc.h
  5. *
  6. * This module contains constants and macros useful for
  7. * programming the memory controller.
  8. *
  9. * BCM1400 specification level: 1280-UM100-D1 (11/14/03 Review Copy)
  10. *
  11. *********************************************************************
  12. *
  13. * Copyright 2000,2001,2002,2003
  14. * Broadcom Corporation. All rights reserved.
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License as
  18. * published by the Free Software Foundation; either version 2 of
  19. * the License, or (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  29. * MA 02111-1307 USA
  30. ********************************************************************* */
  31. #ifndef _BCM1480_MC_H
  32. #define _BCM1480_MC_H
  33. #include "sb1250_defs.h"
  34. /*
  35. * Memory Channel Configuration Register (Table 81)
  36. */
  37. #define S_BCM1480_MC_INTLV0 0
  38. #define M_BCM1480_MC_INTLV0 _SB_MAKEMASK(6, S_BCM1480_MC_INTLV0)
  39. #define V_BCM1480_MC_INTLV0(x) _SB_MAKEVALUE(x, S_BCM1480_MC_INTLV0)
  40. #define G_BCM1480_MC_INTLV0(x) _SB_GETVALUE(x, S_BCM1480_MC_INTLV0, M_BCM1480_MC_INTLV0)
  41. #define V_BCM1480_MC_INTLV0_DEFAULT V_BCM1480_MC_INTLV0(0)
  42. #define S_BCM1480_MC_INTLV1 8
  43. #define M_BCM1480_MC_INTLV1 _SB_MAKEMASK(6, S_BCM1480_MC_INTLV1)
  44. #define V_BCM1480_MC_INTLV1(x) _SB_MAKEVALUE(x, S_BCM1480_MC_INTLV1)
  45. #define G_BCM1480_MC_INTLV1(x) _SB_GETVALUE(x, S_BCM1480_MC_INTLV1, M_BCM1480_MC_INTLV1)
  46. #define V_BCM1480_MC_INTLV1_DEFAULT V_BCM1480_MC_INTLV1(0)
  47. #define S_BCM1480_MC_INTLV2 16
  48. #define M_BCM1480_MC_INTLV2 _SB_MAKEMASK(6, S_BCM1480_MC_INTLV2)
  49. #define V_BCM1480_MC_INTLV2(x) _SB_MAKEVALUE(x, S_BCM1480_MC_INTLV2)
  50. #define G_BCM1480_MC_INTLV2(x) _SB_GETVALUE(x, S_BCM1480_MC_INTLV2, M_BCM1480_MC_INTLV2)
  51. #define V_BCM1480_MC_INTLV2_DEFAULT V_BCM1480_MC_INTLV2(0)
  52. #define S_BCM1480_MC_CS_MODE 32
  53. #define M_BCM1480_MC_CS_MODE _SB_MAKEMASK(8, S_BCM1480_MC_CS_MODE)
  54. #define V_BCM1480_MC_CS_MODE(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS_MODE)
  55. #define G_BCM1480_MC_CS_MODE(x) _SB_GETVALUE(x, S_BCM1480_MC_CS_MODE, M_BCM1480_MC_CS_MODE)
  56. #define V_BCM1480_MC_CS_MODE_DEFAULT V_BCM1480_MC_CS_MODE(0)
  57. #define V_BCM1480_MC_CONFIG_DEFAULT (V_BCM1480_MC_INTLV0_DEFAULT | \
  58. V_BCM1480_MC_INTLV1_DEFAULT | \
  59. V_BCM1480_MC_INTLV2_DEFAULT | \
  60. V_BCM1480_MC_CS_MODE_DEFAULT)
  61. #define K_BCM1480_MC_CS01_MODE 0x03
  62. #define K_BCM1480_MC_CS02_MODE 0x05
  63. #define K_BCM1480_MC_CS0123_MODE 0x0F
  64. #define K_BCM1480_MC_CS0246_MODE 0x55
  65. #define K_BCM1480_MC_CS0145_MODE 0x33
  66. #define K_BCM1480_MC_CS0167_MODE 0xC3
  67. #define K_BCM1480_MC_CSFULL_MODE 0xFF
  68. /*
  69. * Chip Select Start Address Register (Table 82)
  70. */
  71. #define S_BCM1480_MC_CS0_START 0
  72. #define M_BCM1480_MC_CS0_START _SB_MAKEMASK(12, S_BCM1480_MC_CS0_START)
  73. #define V_BCM1480_MC_CS0_START(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS0_START)
  74. #define G_BCM1480_MC_CS0_START(x) _SB_GETVALUE(x, S_BCM1480_MC_CS0_START, M_BCM1480_MC_CS0_START)
  75. #define S_BCM1480_MC_CS1_START 16
  76. #define M_BCM1480_MC_CS1_START _SB_MAKEMASK(12, S_BCM1480_MC_CS1_START)
  77. #define V_BCM1480_MC_CS1_START(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS1_START)
  78. #define G_BCM1480_MC_CS1_START(x) _SB_GETVALUE(x, S_BCM1480_MC_CS1_START, M_BCM1480_MC_CS1_START)
  79. #define S_BCM1480_MC_CS2_START 32
  80. #define M_BCM1480_MC_CS2_START _SB_MAKEMASK(12, S_BCM1480_MC_CS2_START)
  81. #define V_BCM1480_MC_CS2_START(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS2_START)
  82. #define G_BCM1480_MC_CS2_START(x) _SB_GETVALUE(x, S_BCM1480_MC_CS2_START, M_BCM1480_MC_CS2_START)
  83. #define S_BCM1480_MC_CS3_START 48
  84. #define M_BCM1480_MC_CS3_START _SB_MAKEMASK(12, S_BCM1480_MC_CS3_START)
  85. #define V_BCM1480_MC_CS3_START(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS3_START)
  86. #define G_BCM1480_MC_CS3_START(x) _SB_GETVALUE(x, S_BCM1480_MC_CS3_START, M_BCM1480_MC_CS3_START)
  87. /*
  88. * Chip Select End Address Register (Table 83)
  89. */
  90. #define S_BCM1480_MC_CS0_END 0
  91. #define M_BCM1480_MC_CS0_END _SB_MAKEMASK(12, S_BCM1480_MC_CS0_END)
  92. #define V_BCM1480_MC_CS0_END(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS0_END)
  93. #define G_BCM1480_MC_CS0_END(x) _SB_GETVALUE(x, S_BCM1480_MC_CS0_END, M_BCM1480_MC_CS0_END)
  94. #define S_BCM1480_MC_CS1_END 16
  95. #define M_BCM1480_MC_CS1_END _SB_MAKEMASK(12, S_BCM1480_MC_CS1_END)
  96. #define V_BCM1480_MC_CS1_END(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS1_END)
  97. #define G_BCM1480_MC_CS1_END(x) _SB_GETVALUE(x, S_BCM1480_MC_CS1_END, M_BCM1480_MC_CS1_END)
  98. #define S_BCM1480_MC_CS2_END 32
  99. #define M_BCM1480_MC_CS2_END _SB_MAKEMASK(12, S_BCM1480_MC_CS2_END)
  100. #define V_BCM1480_MC_CS2_END(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS2_END)
  101. #define G_BCM1480_MC_CS2_END(x) _SB_GETVALUE(x, S_BCM1480_MC_CS2_END, M_BCM1480_MC_CS2_END)
  102. #define S_BCM1480_MC_CS3_END 48
  103. #define M_BCM1480_MC_CS3_END _SB_MAKEMASK(12, S_BCM1480_MC_CS3_END)
  104. #define V_BCM1480_MC_CS3_END(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS3_END)
  105. #define G_BCM1480_MC_CS3_END(x) _SB_GETVALUE(x, S_BCM1480_MC_CS3_END, M_BCM1480_MC_CS3_END)
  106. /*
  107. * Row Address Bit Select Register 0 (Table 84)
  108. */
  109. #define S_BCM1480_MC_ROW00 0
  110. #define M_BCM1480_MC_ROW00 _SB_MAKEMASK(6, S_BCM1480_MC_ROW00)
  111. #define V_BCM1480_MC_ROW00(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW00)
  112. #define G_BCM1480_MC_ROW00(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW00, M_BCM1480_MC_ROW00)
  113. #define S_BCM1480_MC_ROW01 8
  114. #define M_BCM1480_MC_ROW01 _SB_MAKEMASK(6, S_BCM1480_MC_ROW01)
  115. #define V_BCM1480_MC_ROW01(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW01)
  116. #define G_BCM1480_MC_ROW01(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW01, M_BCM1480_MC_ROW01)
  117. #define S_BCM1480_MC_ROW02 16
  118. #define M_BCM1480_MC_ROW02 _SB_MAKEMASK(6, S_BCM1480_MC_ROW02)
  119. #define V_BCM1480_MC_ROW02(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW02)
  120. #define G_BCM1480_MC_ROW02(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW02, M_BCM1480_MC_ROW02)
  121. #define S_BCM1480_MC_ROW03 24
  122. #define M_BCM1480_MC_ROW03 _SB_MAKEMASK(6, S_BCM1480_MC_ROW03)
  123. #define V_BCM1480_MC_ROW03(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW03)
  124. #define G_BCM1480_MC_ROW03(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW03, M_BCM1480_MC_ROW03)
  125. #define S_BCM1480_MC_ROW04 32
  126. #define M_BCM1480_MC_ROW04 _SB_MAKEMASK(6, S_BCM1480_MC_ROW04)
  127. #define V_BCM1480_MC_ROW04(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW04)
  128. #define G_BCM1480_MC_ROW04(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW04, M_BCM1480_MC_ROW04)
  129. #define S_BCM1480_MC_ROW05 40
  130. #define M_BCM1480_MC_ROW05 _SB_MAKEMASK(6, S_BCM1480_MC_ROW05)
  131. #define V_BCM1480_MC_ROW05(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW05)
  132. #define G_BCM1480_MC_ROW05(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW05, M_BCM1480_MC_ROW05)
  133. #define S_BCM1480_MC_ROW06 48
  134. #define M_BCM1480_MC_ROW06 _SB_MAKEMASK(6, S_BCM1480_MC_ROW06)
  135. #define V_BCM1480_MC_ROW06(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW06)
  136. #define G_BCM1480_MC_ROW06(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW06, M_BCM1480_MC_ROW06)
  137. #define S_BCM1480_MC_ROW07 56
  138. #define M_BCM1480_MC_ROW07 _SB_MAKEMASK(6, S_BCM1480_MC_ROW07)
  139. #define V_BCM1480_MC_ROW07(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW07)
  140. #define G_BCM1480_MC_ROW07(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW07, M_BCM1480_MC_ROW07)
  141. /*
  142. * Row Address Bit Select Register 1 (Table 85)
  143. */
  144. #define S_BCM1480_MC_ROW08 0
  145. #define M_BCM1480_MC_ROW08 _SB_MAKEMASK(6, S_BCM1480_MC_ROW08)
  146. #define V_BCM1480_MC_ROW08(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW08)
  147. #define G_BCM1480_MC_ROW08(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW08, M_BCM1480_MC_ROW08)
  148. #define S_BCM1480_MC_ROW09 8
  149. #define M_BCM1480_MC_ROW09 _SB_MAKEMASK(6, S_BCM1480_MC_ROW09)
  150. #define V_BCM1480_MC_ROW09(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW09)
  151. #define G_BCM1480_MC_ROW09(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW09, M_BCM1480_MC_ROW09)
  152. #define S_BCM1480_MC_ROW10 16
  153. #define M_BCM1480_MC_ROW10 _SB_MAKEMASK(6, S_BCM1480_MC_ROW10)
  154. #define V_BCM1480_MC_ROW10(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW10)
  155. #define G_BCM1480_MC_ROW10(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW10, M_BCM1480_MC_ROW10)
  156. #define S_BCM1480_MC_ROW11 24
  157. #define M_BCM1480_MC_ROW11 _SB_MAKEMASK(6, S_BCM1480_MC_ROW11)
  158. #define V_BCM1480_MC_ROW11(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW11)
  159. #define G_BCM1480_MC_ROW11(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW11, M_BCM1480_MC_ROW11)
  160. #define S_BCM1480_MC_ROW12 32
  161. #define M_BCM1480_MC_ROW12 _SB_MAKEMASK(6, S_BCM1480_MC_ROW12)
  162. #define V_BCM1480_MC_ROW12(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW12)
  163. #define G_BCM1480_MC_ROW12(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW12, M_BCM1480_MC_ROW12)
  164. #define S_BCM1480_MC_ROW13 40
  165. #define M_BCM1480_MC_ROW13 _SB_MAKEMASK(6, S_BCM1480_MC_ROW13)
  166. #define V_BCM1480_MC_ROW13(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW13)
  167. #define G_BCM1480_MC_ROW13(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW13, M_BCM1480_MC_ROW13)
  168. #define S_BCM1480_MC_ROW14 48
  169. #define M_BCM1480_MC_ROW14 _SB_MAKEMASK(6, S_BCM1480_MC_ROW14)
  170. #define V_BCM1480_MC_ROW14(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW14)
  171. #define G_BCM1480_MC_ROW14(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW14, M_BCM1480_MC_ROW14)
  172. #define K_BCM1480_MC_ROWX_BIT_SPACING 8
  173. /*
  174. * Column Address Bit Select Register 0 (Table 86)
  175. */
  176. #define S_BCM1480_MC_COL00 0
  177. #define M_BCM1480_MC_COL00 _SB_MAKEMASK(6, S_BCM1480_MC_COL00)
  178. #define V_BCM1480_MC_COL00(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL00)
  179. #define G_BCM1480_MC_COL00(x) _SB_GETVALUE(x, S_BCM1480_MC_COL00, M_BCM1480_MC_COL00)
  180. #define S_BCM1480_MC_COL01 8
  181. #define M_BCM1480_MC_COL01 _SB_MAKEMASK(6, S_BCM1480_MC_COL01)
  182. #define V_BCM1480_MC_COL01(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL01)
  183. #define G_BCM1480_MC_COL01(x) _SB_GETVALUE(x, S_BCM1480_MC_COL01, M_BCM1480_MC_COL01)
  184. #define S_BCM1480_MC_COL02 16
  185. #define M_BCM1480_MC_COL02 _SB_MAKEMASK(6, S_BCM1480_MC_COL02)
  186. #define V_BCM1480_MC_COL02(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL02)
  187. #define G_BCM1480_MC_COL02(x) _SB_GETVALUE(x, S_BCM1480_MC_COL02, M_BCM1480_MC_COL02)
  188. #define S_BCM1480_MC_COL03 24
  189. #define M_BCM1480_MC_COL03 _SB_MAKEMASK(6, S_BCM1480_MC_COL03)
  190. #define V_BCM1480_MC_COL03(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL03)
  191. #define G_BCM1480_MC_COL03(x) _SB_GETVALUE(x, S_BCM1480_MC_COL03, M_BCM1480_MC_COL03)
  192. #define S_BCM1480_MC_COL04 32
  193. #define M_BCM1480_MC_COL04 _SB_MAKEMASK(6, S_BCM1480_MC_COL04)
  194. #define V_BCM1480_MC_COL04(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL04)
  195. #define G_BCM1480_MC_COL04(x) _SB_GETVALUE(x, S_BCM1480_MC_COL04, M_BCM1480_MC_COL04)
  196. #define S_BCM1480_MC_COL05 40
  197. #define M_BCM1480_MC_COL05 _SB_MAKEMASK(6, S_BCM1480_MC_COL05)
  198. #define V_BCM1480_MC_COL05(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL05)
  199. #define G_BCM1480_MC_COL05(x) _SB_GETVALUE(x, S_BCM1480_MC_COL05, M_BCM1480_MC_COL05)
  200. #define S_BCM1480_MC_COL06 48
  201. #define M_BCM1480_MC_COL06 _SB_MAKEMASK(6, S_BCM1480_MC_COL06)
  202. #define V_BCM1480_MC_COL06(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL06)
  203. #define G_BCM1480_MC_COL06(x) _SB_GETVALUE(x, S_BCM1480_MC_COL06, M_BCM1480_MC_COL06)
  204. #define S_BCM1480_MC_COL07 56
  205. #define M_BCM1480_MC_COL07 _SB_MAKEMASK(6, S_BCM1480_MC_COL07)
  206. #define V_BCM1480_MC_COL07(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL07)
  207. #define G_BCM1480_MC_COL07(x) _SB_GETVALUE(x, S_BCM1480_MC_COL07, M_BCM1480_MC_COL07)
  208. /*
  209. * Column Address Bit Select Register 1 (Table 87)
  210. */
  211. #define S_BCM1480_MC_COL08 0
  212. #define M_BCM1480_MC_COL08 _SB_MAKEMASK(6, S_BCM1480_MC_COL08)
  213. #define V_BCM1480_MC_COL08(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL08)
  214. #define G_BCM1480_MC_COL08(x) _SB_GETVALUE(x, S_BCM1480_MC_COL08, M_BCM1480_MC_COL08)
  215. #define S_BCM1480_MC_COL09 8
  216. #define M_BCM1480_MC_COL09 _SB_MAKEMASK(6, S_BCM1480_MC_COL09)
  217. #define V_BCM1480_MC_COL09(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL09)
  218. #define G_BCM1480_MC_COL09(x) _SB_GETVALUE(x, S_BCM1480_MC_COL09, M_BCM1480_MC_COL09)
  219. #define S_BCM1480_MC_COL10 16 /* not a valid position, must be prog as 0 */
  220. #define S_BCM1480_MC_COL11 24
  221. #define M_BCM1480_MC_COL11 _SB_MAKEMASK(6, S_BCM1480_MC_COL11)
  222. #define V_BCM1480_MC_COL11(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL11)
  223. #define G_BCM1480_MC_COL11(x) _SB_GETVALUE(x, S_BCM1480_MC_COL11, M_BCM1480_MC_COL11)
  224. #define S_BCM1480_MC_COL12 32
  225. #define M_BCM1480_MC_COL12 _SB_MAKEMASK(6, S_BCM1480_MC_COL12)
  226. #define V_BCM1480_MC_COL12(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL12)
  227. #define G_BCM1480_MC_COL12(x) _SB_GETVALUE(x, S_BCM1480_MC_COL12, M_BCM1480_MC_COL12)
  228. #define S_BCM1480_MC_COL13 40
  229. #define M_BCM1480_MC_COL13 _SB_MAKEMASK(6, S_BCM1480_MC_COL13)
  230. #define V_BCM1480_MC_COL13(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL13)
  231. #define G_BCM1480_MC_COL13(x) _SB_GETVALUE(x, S_BCM1480_MC_COL13, M_BCM1480_MC_COL13)
  232. #define S_BCM1480_MC_COL14 48
  233. #define M_BCM1480_MC_COL14 _SB_MAKEMASK(6, S_BCM1480_MC_COL14)
  234. #define V_BCM1480_MC_COL14(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL14)
  235. #define G_BCM1480_MC_COL14(x) _SB_GETVALUE(x, S_BCM1480_MC_COL14, M_BCM1480_MC_COL14)
  236. #define K_BCM1480_MC_COLX_BIT_SPACING 8
  237. /*
  238. * CS0 and CS1 Bank Address Bit Select Register (Table 88)
  239. */
  240. #define S_BCM1480_MC_CS01_BANK0 0
  241. #define M_BCM1480_MC_CS01_BANK0 _SB_MAKEMASK(6, S_BCM1480_MC_CS01_BANK0)
  242. #define V_BCM1480_MC_CS01_BANK0(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS01_BANK0)
  243. #define G_BCM1480_MC_CS01_BANK0(x) _SB_GETVALUE(x, S_BCM1480_MC_CS01_BANK0, M_BCM1480_MC_CS01_BANK0)
  244. #define S_BCM1480_MC_CS01_BANK1 8
  245. #define M_BCM1480_MC_CS01_BANK1 _SB_MAKEMASK(6, S_BCM1480_MC_CS01_BANK1)
  246. #define V_BCM1480_MC_CS01_BANK1(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS01_BANK1)
  247. #define G_BCM1480_MC_CS01_BANK1(x) _SB_GETVALUE(x, S_BCM1480_MC_CS01_BANK1, M_BCM1480_MC_CS01_BANK1)
  248. #define S_BCM1480_MC_CS01_BANK2 16
  249. #define M_BCM1480_MC_CS01_BANK2 _SB_MAKEMASK(6, S_BCM1480_MC_CS01_BANK2)
  250. #define V_BCM1480_MC_CS01_BANK2(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS01_BANK2)
  251. #define G_BCM1480_MC_CS01_BANK2(x) _SB_GETVALUE(x, S_BCM1480_MC_CS01_BANK2, M_BCM1480_MC_CS01_BANK2)
  252. /*
  253. * CS2 and CS3 Bank Address Bit Select Register (Table 89)
  254. */
  255. #define S_BCM1480_MC_CS23_BANK0 0
  256. #define M_BCM1480_MC_CS23_BANK0 _SB_MAKEMASK(6, S_BCM1480_MC_CS23_BANK0)
  257. #define V_BCM1480_MC_CS23_BANK0(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS23_BANK0)
  258. #define G_BCM1480_MC_CS23_BANK0(x) _SB_GETVALUE(x, S_BCM1480_MC_CS23_BANK0, M_BCM1480_MC_CS23_BANK0)
  259. #define S_BCM1480_MC_CS23_BANK1 8
  260. #define M_BCM1480_MC_CS23_BANK1 _SB_MAKEMASK(6, S_BCM1480_MC_CS23_BANK1)
  261. #define V_BCM1480_MC_CS23_BANK1(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS23_BANK1)
  262. #define G_BCM1480_MC_CS23_BANK1(x) _SB_GETVALUE(x, S_BCM1480_MC_CS23_BANK1, M_BCM1480_MC_CS23_BANK1)
  263. #define S_BCM1480_MC_CS23_BANK2 16
  264. #define M_BCM1480_MC_CS23_BANK2 _SB_MAKEMASK(6, S_BCM1480_MC_CS23_BANK2)
  265. #define V_BCM1480_MC_CS23_BANK2(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS23_BANK2)
  266. #define G_BCM1480_MC_CS23_BANK2(x) _SB_GETVALUE(x, S_BCM1480_MC_CS23_BANK2, M_BCM1480_MC_CS23_BANK2)
  267. #define K_BCM1480_MC_CSXX_BANKX_BIT_SPACING 8
  268. /*
  269. * DRAM Command Register (Table 90)
  270. */
  271. #define S_BCM1480_MC_COMMAND 0
  272. #define M_BCM1480_MC_COMMAND _SB_MAKEMASK(4, S_BCM1480_MC_COMMAND)
  273. #define V_BCM1480_MC_COMMAND(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COMMAND)
  274. #define G_BCM1480_MC_COMMAND(x) _SB_GETVALUE(x, S_BCM1480_MC_COMMAND, M_BCM1480_MC_COMMAND)
  275. #define K_BCM1480_MC_COMMAND_EMRS 0
  276. #define K_BCM1480_MC_COMMAND_MRS 1
  277. #define K_BCM1480_MC_COMMAND_PRE 2
  278. #define K_BCM1480_MC_COMMAND_AR 3
  279. #define K_BCM1480_MC_COMMAND_SETRFSH 4
  280. #define K_BCM1480_MC_COMMAND_CLRRFSH 5
  281. #define K_BCM1480_MC_COMMAND_SETPWRDN 6
  282. #define K_BCM1480_MC_COMMAND_CLRPWRDN 7
  283. #if SIBYTE_HDR_FEATURE(1480, PASS2)
  284. #define K_BCM1480_MC_COMMAND_EMRS2 8
  285. #define K_BCM1480_MC_COMMAND_EMRS3 9
  286. #define K_BCM1480_MC_COMMAND_ENABLE_MCLK 10
  287. #define K_BCM1480_MC_COMMAND_DISABLE_MCLK 11
  288. #endif
  289. #define V_BCM1480_MC_COMMAND_EMRS V_BCM1480_MC_COMMAND(K_BCM1480_MC_COMMAND_EMRS)
  290. #define V_BCM1480_MC_COMMAND_MRS V_BCM1480_MC_COMMAND(K_BCM1480_MC_COMMAND_MRS)
  291. #define V_BCM1480_MC_COMMAND_PRE V_BCM1480_MC_COMMAND(K_BCM1480_MC_COMMAND_PRE)
  292. #define V_BCM1480_MC_COMMAND_AR V_BCM1480_MC_COMMAND(K_BCM1480_MC_COMMAND_AR)
  293. #define V_BCM1480_MC_COMMAND_SETRFSH V_BCM1480_MC_COMMAND(K_BCM1480_MC_COMMAND_SETRFSH)
  294. #define V_BCM1480_MC_COMMAND_CLRRFSH V_BCM1480_MC_COMMAND(K_BCM1480_MC_COMMAND_CLRRFSH)
  295. #define V_BCM1480_MC_COMMAND_SETPWRDN V_BCM1480_MC_COMMAND(K_BCM1480_MC_COMMAND_SETPWRDN)
  296. #define V_BCM1480_MC_COMMAND_CLRPWRDN V_BCM1480_MC_COMMAND(K_BCM1480_MC_COMMAND_CLRPWRDN)
  297. #if SIBYTE_HDR_FEATURE(1480, PASS2)
  298. #define V_BCM1480_MC_COMMAND_EMRS2 V_BCM1480_MC_COMMAND(K_BCM1480_MC_COMMAND_EMRS2)
  299. #define V_BCM1480_MC_COMMAND_EMRS3 V_BCM1480_MC_COMMAND(K_BCM1480_MC_COMMAND_EMRS3)
  300. #define V_BCM1480_MC_COMMAND_ENABLE_MCLK V_BCM1480_MC_COMMAND(K_BCM1480_MC_COMMAND_ENABLE_MCLK)
  301. #define V_BCM1480_MC_COMMAND_DISABLE_MCLK V_BCM1480_MC_COMMAND(K_BCM1480_MC_COMMAND_DISABLE_MCLK)
  302. #endif
  303. #define S_BCM1480_MC_CS0 4
  304. #define M_BCM1480_MC_CS0 _SB_MAKEMASK1(4)
  305. #define M_BCM1480_MC_CS1 _SB_MAKEMASK1(5)
  306. #define M_BCM1480_MC_CS2 _SB_MAKEMASK1(6)
  307. #define M_BCM1480_MC_CS3 _SB_MAKEMASK1(7)
  308. #define M_BCM1480_MC_CS4 _SB_MAKEMASK1(8)
  309. #define M_BCM1480_MC_CS5 _SB_MAKEMASK1(9)
  310. #define M_BCM1480_MC_CS6 _SB_MAKEMASK1(10)
  311. #define M_BCM1480_MC_CS7 _SB_MAKEMASK1(11)
  312. #define M_BCM1480_MC_CS _SB_MAKEMASK(8, S_BCM1480_MC_CS0)
  313. #define V_BCM1480_MC_CS(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS0)
  314. #define G_BCM1480_MC_CS(x) _SB_GETVALUE(x, S_BCM1480_MC_CS0, M_BCM1480_MC_CS0)
  315. #define M_BCM1480_MC_CMD_ACTIVE _SB_MAKEMASK1(16)
  316. /*
  317. * DRAM Mode Register (Table 91)
  318. */
  319. #define S_BCM1480_MC_EMODE 0
  320. #define M_BCM1480_MC_EMODE _SB_MAKEMASK(15, S_BCM1480_MC_EMODE)
  321. #define V_BCM1480_MC_EMODE(x) _SB_MAKEVALUE(x, S_BCM1480_MC_EMODE)
  322. #define G_BCM1480_MC_EMODE(x) _SB_GETVALUE(x, S_BCM1480_MC_EMODE, M_BCM1480_MC_EMODE)
  323. #define V_BCM1480_MC_EMODE_DEFAULT V_BCM1480_MC_EMODE(0)
  324. #define S_BCM1480_MC_MODE 16
  325. #define M_BCM1480_MC_MODE _SB_MAKEMASK(15, S_BCM1480_MC_MODE)
  326. #define V_BCM1480_MC_MODE(x) _SB_MAKEVALUE(x, S_BCM1480_MC_MODE)
  327. #define G_BCM1480_MC_MODE(x) _SB_GETVALUE(x, S_BCM1480_MC_MODE, M_BCM1480_MC_MODE)
  328. #define V_BCM1480_MC_MODE_DEFAULT V_BCM1480_MC_MODE(0)
  329. #define S_BCM1480_MC_DRAM_TYPE 32
  330. #define M_BCM1480_MC_DRAM_TYPE _SB_MAKEMASK(4, S_BCM1480_MC_DRAM_TYPE)
  331. #define V_BCM1480_MC_DRAM_TYPE(x) _SB_MAKEVALUE(x, S_BCM1480_MC_DRAM_TYPE)
  332. #define G_BCM1480_MC_DRAM_TYPE(x) _SB_GETVALUE(x, S_BCM1480_MC_DRAM_TYPE, M_BCM1480_MC_DRAM_TYPE)
  333. #define K_BCM1480_MC_DRAM_TYPE_JEDEC 0
  334. #define K_BCM1480_MC_DRAM_TYPE_FCRAM 1
  335. #if SIBYTE_HDR_FEATURE(1480, PASS2)
  336. #define K_BCM1480_MC_DRAM_TYPE_DDR2 2
  337. #endif
  338. #define K_BCM1480_MC_DRAM_TYPE_DDR2_PASS1 0
  339. #define V_BCM1480_MC_DRAM_TYPE_JEDEC V_BCM1480_MC_DRAM_TYPE(K_BCM1480_MC_DRAM_TYPE_JEDEC)
  340. #define V_BCM1480_MC_DRAM_TYPE_FCRAM V_BCM1480_MC_DRAM_TYPE(K_BCM1480_MC_DRAM_TYPE_FCRAM)
  341. #if SIBYTE_HDR_FEATURE(1480, PASS2)
  342. #define V_BCM1480_MC_DRAM_TYPE_DDR2 V_BCM1480_MC_DRAM_TYPE(K_BCM1480_MC_DRAM_TYPE_DDR2)
  343. #endif
  344. #define M_BCM1480_MC_GANGED _SB_MAKEMASK1(36)
  345. #define M_BCM1480_MC_BY9_INTF _SB_MAKEMASK1(37)
  346. #define M_BCM1480_MC_FORCE_ECC64 _SB_MAKEMASK1(38)
  347. #define M_BCM1480_MC_ECC_DISABLE _SB_MAKEMASK1(39)
  348. #define S_BCM1480_MC_PG_POLICY 40
  349. #define M_BCM1480_MC_PG_POLICY _SB_MAKEMASK(2, S_BCM1480_MC_PG_POLICY)
  350. #define V_BCM1480_MC_PG_POLICY(x) _SB_MAKEVALUE(x, S_BCM1480_MC_PG_POLICY)
  351. #define G_BCM1480_MC_PG_POLICY(x) _SB_GETVALUE(x, S_BCM1480_MC_PG_POLICY, M_BCM1480_MC_PG_POLICY)
  352. #define K_BCM1480_MC_PG_POLICY_CLOSED 0
  353. #define K_BCM1480_MC_PG_POLICY_CAS_TIME_CHK 1
  354. #define V_BCM1480_MC_PG_POLICY_CLOSED V_BCM1480_MC_PG_POLICY(K_BCM1480_MC_PG_POLICY_CLOSED)
  355. #define V_BCM1480_MC_PG_POLICY_CAS_TIME_CHK V_BCM1480_MC_PG_POLICY(K_BCM1480_MC_PG_POLICY_CAS_TIME_CHK)
  356. #if SIBYTE_HDR_FEATURE(1480, PASS2)
  357. #define M_BCM1480_MC_2T_CMD _SB_MAKEMASK1(42)
  358. #define M_BCM1480_MC_ECC_COR_DIS _SB_MAKEMASK1(43)
  359. #endif
  360. #define V_BCM1480_MC_DRAMMODE_DEFAULT V_BCM1480_MC_EMODE_DEFAULT | V_BCM1480_MC_MODE_DEFAULT | V_BCM1480_MC_DRAM_TYPE_JEDEC | \
  361. V_BCM1480_MC_PG_POLICY(K_BCM1480_MC_PG_POLICY_CAS_TIME_CHK)
  362. /*
  363. * Memory Clock Configuration Register (Table 92)
  364. */
  365. #define S_BCM1480_MC_CLK_RATIO 0
  366. #define M_BCM1480_MC_CLK_RATIO _SB_MAKEMASK(6, S_BCM1480_MC_CLK_RATIO)
  367. #define V_BCM1480_MC_CLK_RATIO(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CLK_RATIO)
  368. #define G_BCM1480_MC_CLK_RATIO(x) _SB_GETVALUE(x, S_BCM1480_MC_CLK_RATIO, M_BCM1480_MC_CLK_RATIO)
  369. #define V_BCM1480_MC_CLK_RATIO_DEFAULT V_BCM1480_MC_CLK_RATIO(10)
  370. #define S_BCM1480_MC_REF_RATE 8
  371. #define M_BCM1480_MC_REF_RATE _SB_MAKEMASK(8, S_BCM1480_MC_REF_RATE)
  372. #define V_BCM1480_MC_REF_RATE(x) _SB_MAKEVALUE(x, S_BCM1480_MC_REF_RATE)
  373. #define G_BCM1480_MC_REF_RATE(x) _SB_GETVALUE(x, S_BCM1480_MC_REF_RATE, M_BCM1480_MC_REF_RATE)
  374. #define K_BCM1480_MC_REF_RATE_100MHz 0x31
  375. #define K_BCM1480_MC_REF_RATE_200MHz 0x62
  376. #define K_BCM1480_MC_REF_RATE_400MHz 0xC4
  377. #define V_BCM1480_MC_REF_RATE_100MHz V_BCM1480_MC_REF_RATE(K_BCM1480_MC_REF_RATE_100MHz)
  378. #define V_BCM1480_MC_REF_RATE_200MHz V_BCM1480_MC_REF_RATE(K_BCM1480_MC_REF_RATE_200MHz)
  379. #define V_BCM1480_MC_REF_RATE_400MHz V_BCM1480_MC_REF_RATE(K_BCM1480_MC_REF_RATE_400MHz)
  380. #define V_BCM1480_MC_REF_RATE_DEFAULT V_BCM1480_MC_REF_RATE_400MHz
  381. #if SIBYTE_HDR_FEATURE(1480, PASS2)
  382. #define M_BCM1480_MC_AUTO_REF_DIS _SB_MAKEMASK1(16)
  383. #endif
  384. /*
  385. * ODT Register (Table 99)
  386. */
  387. #if SIBYTE_HDR_FEATURE(1480, PASS2)
  388. #define M_BCM1480_MC_RD_ODT0_CS0 _SB_MAKEMASK1(0)
  389. #define M_BCM1480_MC_RD_ODT0_CS2 _SB_MAKEMASK1(1)
  390. #define M_BCM1480_MC_RD_ODT0_CS4 _SB_MAKEMASK1(2)
  391. #define M_BCM1480_MC_RD_ODT0_CS6 _SB_MAKEMASK1(3)
  392. #define M_BCM1480_MC_WR_ODT0_CS0 _SB_MAKEMASK1(4)
  393. #define M_BCM1480_MC_WR_ODT0_CS2 _SB_MAKEMASK1(5)
  394. #define M_BCM1480_MC_WR_ODT0_CS4 _SB_MAKEMASK1(6)
  395. #define M_BCM1480_MC_WR_ODT0_CS6 _SB_MAKEMASK1(7)
  396. #define M_BCM1480_MC_RD_ODT2_CS0 _SB_MAKEMASK1(8)
  397. #define M_BCM1480_MC_RD_ODT2_CS2 _SB_MAKEMASK1(9)
  398. #define M_BCM1480_MC_RD_ODT2_CS4 _SB_MAKEMASK1(10)
  399. #define M_BCM1480_MC_RD_ODT2_CS6 _SB_MAKEMASK1(11)
  400. #define M_BCM1480_MC_WR_ODT2_CS0 _SB_MAKEMASK1(12)
  401. #define M_BCM1480_MC_WR_ODT2_CS2 _SB_MAKEMASK1(13)
  402. #define M_BCM1480_MC_WR_ODT2_CS4 _SB_MAKEMASK1(14)
  403. #define M_BCM1480_MC_WR_ODT2_CS6 _SB_MAKEMASK1(15)
  404. #define M_BCM1480_MC_RD_ODT4_CS0 _SB_MAKEMASK1(16)
  405. #define M_BCM1480_MC_RD_ODT4_CS2 _SB_MAKEMASK1(17)
  406. #define M_BCM1480_MC_RD_ODT4_CS4 _SB_MAKEMASK1(18)
  407. #define M_BCM1480_MC_RD_ODT4_CS6 _SB_MAKEMASK1(19)
  408. #define M_BCM1480_MC_WR_ODT4_CS0 _SB_MAKEMASK1(20)
  409. #define M_BCM1480_MC_WR_ODT4_CS2 _SB_MAKEMASK1(21)
  410. #define M_BCM1480_MC_WR_ODT4_CS4 _SB_MAKEMASK1(22)
  411. #define M_BCM1480_MC_WR_ODT4_CS6 _SB_MAKEMASK1(23)
  412. #define M_BCM1480_MC_RD_ODT6_CS0 _SB_MAKEMASK1(24)
  413. #define M_BCM1480_MC_RD_ODT6_CS2 _SB_MAKEMASK1(25)
  414. #define M_BCM1480_MC_RD_ODT6_CS4 _SB_MAKEMASK1(26)
  415. #define M_BCM1480_MC_RD_ODT6_CS6 _SB_MAKEMASK1(27)
  416. #define M_BCM1480_MC_WR_ODT6_CS0 _SB_MAKEMASK1(28)
  417. #define M_BCM1480_MC_WR_ODT6_CS2 _SB_MAKEMASK1(29)
  418. #define M_BCM1480_MC_WR_ODT6_CS4 _SB_MAKEMASK1(30)
  419. #define M_BCM1480_MC_WR_ODT6_CS6 _SB_MAKEMASK1(31)
  420. #define M_BCM1480_MC_CS_ODD_ODT_EN _SB_MAKEMASK1(32)
  421. #define S_BCM1480_MC_ODT0 0
  422. #define M_BCM1480_MC_ODT0 _SB_MAKEMASK(8, S_BCM1480_MC_ODT0)
  423. #define V_BCM1480_MC_ODT0(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ODT0)
  424. #define S_BCM1480_MC_ODT2 8
  425. #define M_BCM1480_MC_ODT2 _SB_MAKEMASK(8, S_BCM1480_MC_ODT2)
  426. #define V_BCM1480_MC_ODT2(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ODT2)
  427. #define S_BCM1480_MC_ODT4 16
  428. #define M_BCM1480_MC_ODT4 _SB_MAKEMASK(8, S_BCM1480_MC_ODT4)
  429. #define V_BCM1480_MC_ODT4(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ODT4)
  430. #define S_BCM1480_MC_ODT6 24
  431. #define M_BCM1480_MC_ODT6 _SB_MAKEMASK(8, S_BCM1480_MC_ODT6)
  432. #define V_BCM1480_MC_ODT6(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ODT6)
  433. #endif
  434. /*
  435. * Memory DLL Configuration Register (Table 93)
  436. */
  437. #define S_BCM1480_MC_ADDR_COARSE_ADJ 0
  438. #define M_BCM1480_MC_ADDR_COARSE_ADJ _SB_MAKEMASK(6, S_BCM1480_MC_ADDR_COARSE_ADJ)
  439. #define V_BCM1480_MC_ADDR_COARSE_ADJ(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ADDR_COARSE_ADJ)
  440. #define G_BCM1480_MC_ADDR_COARSE_ADJ(x) _SB_GETVALUE(x, S_BCM1480_MC_ADDR_COARSE_ADJ, M_BCM1480_MC_ADDR_COARSE_ADJ)
  441. #define V_BCM1480_MC_ADDR_COARSE_ADJ_DEFAULT V_BCM1480_MC_ADDR_COARSE_ADJ(0x0)
  442. #if SIBYTE_HDR_FEATURE(1480, PASS2)
  443. #define S_BCM1480_MC_ADDR_FREQ_RANGE 8
  444. #define M_BCM1480_MC_ADDR_FREQ_RANGE _SB_MAKEMASK(4, S_BCM1480_MC_ADDR_FREQ_RANGE)
  445. #define V_BCM1480_MC_ADDR_FREQ_RANGE(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ADDR_FREQ_RANGE)
  446. #define G_BCM1480_MC_ADDR_FREQ_RANGE(x) _SB_GETVALUE(x, S_BCM1480_MC_ADDR_FREQ_RANGE, M_BCM1480_MC_ADDR_FREQ_RANGE)
  447. #define V_BCM1480_MC_ADDR_FREQ_RANGE_DEFAULT V_BCM1480_MC_ADDR_FREQ_RANGE(0x4)
  448. #endif
  449. #define S_BCM1480_MC_ADDR_FINE_ADJ 8
  450. #define M_BCM1480_MC_ADDR_FINE_ADJ _SB_MAKEMASK(4, S_BCM1480_MC_ADDR_FINE_ADJ)
  451. #define V_BCM1480_MC_ADDR_FINE_ADJ(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ADDR_FINE_ADJ)
  452. #define G_BCM1480_MC_ADDR_FINE_ADJ(x) _SB_GETVALUE(x, S_BCM1480_MC_ADDR_FINE_ADJ, M_BCM1480_MC_ADDR_FINE_ADJ)
  453. #define V_BCM1480_MC_ADDR_FINE_ADJ_DEFAULT V_BCM1480_MC_ADDR_FINE_ADJ(0x8)
  454. #define S_BCM1480_MC_DQI_COARSE_ADJ 16
  455. #define M_BCM1480_MC_DQI_COARSE_ADJ _SB_MAKEMASK(6, S_BCM1480_MC_DQI_COARSE_ADJ)
  456. #define V_BCM1480_MC_DQI_COARSE_ADJ(x) _SB_MAKEVALUE(x, S_BCM1480_MC_DQI_COARSE_ADJ)
  457. #define G_BCM1480_MC_DQI_COARSE_ADJ(x) _SB_GETVALUE(x, S_BCM1480_MC_DQI_COARSE_ADJ, M_BCM1480_MC_DQI_COARSE_ADJ)
  458. #define V_BCM1480_MC_DQI_COARSE_ADJ_DEFAULT V_BCM1480_MC_DQI_COARSE_ADJ(0x0)
  459. #if SIBYTE_HDR_FEATURE(1480, PASS2)
  460. #define S_BCM1480_MC_DQI_FREQ_RANGE 24
  461. #define M_BCM1480_MC_DQI_FREQ_RANGE _SB_MAKEMASK(4, S_BCM1480_MC_DQI_FREQ_RANGE)
  462. #define V_BCM1480_MC_DQI_FREQ_RANGE(x) _SB_MAKEVALUE(x, S_BCM1480_MC_DQI_FREQ_RANGE)
  463. #define G_BCM1480_MC_DQI_FREQ_RANGE(x) _SB_GETVALUE(x, S_BCM1480_MC_DQI_FREQ_RANGE, M_BCM1480_MC_DQI_FREQ_RANGE)
  464. #define V_BCM1480_MC_DQI_FREQ_RANGE_DEFAULT V_BCM1480_MC_DQI_FREQ_RANGE(0x4)
  465. #endif
  466. #define S_BCM1480_MC_DQI_FINE_ADJ 24
  467. #define M_BCM1480_MC_DQI_FINE_ADJ _SB_MAKEMASK(4, S_BCM1480_MC_DQI_FINE_ADJ)
  468. #define V_BCM1480_MC_DQI_FINE_ADJ(x) _SB_MAKEVALUE(x, S_BCM1480_MC_DQI_FINE_ADJ)
  469. #define G_BCM1480_MC_DQI_FINE_ADJ(x) _SB_GETVALUE(x, S_BCM1480_MC_DQI_FINE_ADJ, M_BCM1480_MC_DQI_FINE_ADJ)
  470. #define V_BCM1480_MC_DQI_FINE_ADJ_DEFAULT V_BCM1480_MC_DQI_FINE_ADJ(0x8)
  471. #define S_BCM1480_MC_DQO_COARSE_ADJ 32
  472. #define M_BCM1480_MC_DQO_COARSE_ADJ _SB_MAKEMASK(6, S_BCM1480_MC_DQO_COARSE_ADJ)
  473. #define V_BCM1480_MC_DQO_COARSE_ADJ(x) _SB_MAKEVALUE(x, S_BCM1480_MC_DQO_COARSE_ADJ)
  474. #define G_BCM1480_MC_DQO_COARSE_ADJ(x) _SB_GETVALUE(x, S_BCM1480_MC_DQO_COARSE_ADJ, M_BCM1480_MC_DQO_COARSE_ADJ)
  475. #define V_BCM1480_MC_DQO_COARSE_ADJ_DEFAULT V_BCM1480_MC_DQO_COARSE_ADJ(0x0)
  476. #if SIBYTE_HDR_FEATURE(1480, PASS2)
  477. #define S_BCM1480_MC_DQO_FREQ_RANGE 40
  478. #define M_BCM1480_MC_DQO_FREQ_RANGE _SB_MAKEMASK(4, S_BCM1480_MC_DQO_FREQ_RANGE)
  479. #define V_BCM1480_MC_DQO_FREQ_RANGE(x) _SB_MAKEVALUE(x, S_BCM1480_MC_DQO_FREQ_RANGE)
  480. #define G_BCM1480_MC_DQO_FREQ_RANGE(x) _SB_GETVALUE(x, S_BCM1480_MC_DQO_FREQ_RANGE, M_BCM1480_MC_DQO_FREQ_RANGE)
  481. #define V_BCM1480_MC_DQO_FREQ_RANGE_DEFAULT V_BCM1480_MC_DQO_FREQ_RANGE(0x4)
  482. #endif
  483. #define S_BCM1480_MC_DQO_FINE_ADJ 40
  484. #define M_BCM1480_MC_DQO_FINE_ADJ _SB_MAKEMASK(4, S_BCM1480_MC_DQO_FINE_ADJ)
  485. #define V_BCM1480_MC_DQO_FINE_ADJ(x) _SB_MAKEVALUE(x, S_BCM1480_MC_DQO_FINE_ADJ)
  486. #define G_BCM1480_MC_DQO_FINE_ADJ(x) _SB_GETVALUE(x, S_BCM1480_MC_DQO_FINE_ADJ, M_BCM1480_MC_DQO_FINE_ADJ)
  487. #define V_BCM1480_MC_DQO_FINE_ADJ_DEFAULT V_BCM1480_MC_DQO_FINE_ADJ(0x8)
  488. #if SIBYTE_HDR_FEATURE(1480, PASS2)
  489. #define S_BCM1480_MC_DLL_PDSEL 44
  490. #define M_BCM1480_MC_DLL_PDSEL _SB_MAKEMASK(2, S_BCM1480_MC_DLL_PDSEL)
  491. #define V_BCM1480_MC_DLL_PDSEL(x) _SB_MAKEVALUE(x, S_BCM1480_MC_DLL_PDSEL)
  492. #define G_BCM1480_MC_DLL_PDSEL(x) _SB_GETVALUE(x, S_BCM1480_MC_DLL_PDSEL, M_BCM1480_MC_DLL_PDSEL)
  493. #define V_BCM1480_MC_DLL_DEFAULT_PDSEL V_BCM1480_MC_DLL_PDSEL(0x0)
  494. #define M_BCM1480_MC_DLL_REGBYPASS _SB_MAKEMASK1(46)
  495. #define M_BCM1480_MC_DQO_SHIFT _SB_MAKEMASK1(47)
  496. #endif
  497. #define S_BCM1480_MC_DLL_DEFAULT 48
  498. #define M_BCM1480_MC_DLL_DEFAULT _SB_MAKEMASK(6, S_BCM1480_MC_DLL_DEFAULT)
  499. #define V_BCM1480_MC_DLL_DEFAULT(x) _SB_MAKEVALUE(x, S_BCM1480_MC_DLL_DEFAULT)
  500. #define G_BCM1480_MC_DLL_DEFAULT(x) _SB_GETVALUE(x, S_BCM1480_MC_DLL_DEFAULT, M_BCM1480_MC_DLL_DEFAULT)
  501. #define V_BCM1480_MC_DLL_DEFAULT_DEFAULT V_BCM1480_MC_DLL_DEFAULT(0x10)
  502. #if SIBYTE_HDR_FEATURE(1480, PASS2)
  503. #define S_BCM1480_MC_DLL_REGCTRL 54
  504. #define M_BCM1480_MC_DLL_REGCTRL _SB_MAKEMASK(2, S_BCM1480_MC_DLL_REGCTRL)
  505. #define V_BCM1480_MC_DLL_REGCTRL(x) _SB_MAKEVALUE(x, S_BCM1480_MC_DLL_REGCTRL)
  506. #define G_BCM1480_MC_DLL_REGCTRL(x) _SB_GETVALUE(x, S_BCM1480_MC_DLL_REGCTRL, M_BCM1480_MC_DLL_REGCTRL)
  507. #define V_BCM1480_MC_DLL_DEFAULT_REGCTRL V_BCM1480_MC_DLL_REGCTRL(0x0)
  508. #endif
  509. #if SIBYTE_HDR_FEATURE(1480, PASS2)
  510. #define S_BCM1480_MC_DLL_FREQ_RANGE 56
  511. #define M_BCM1480_MC_DLL_FREQ_RANGE _SB_MAKEMASK(4, S_BCM1480_MC_DLL_FREQ_RANGE)
  512. #define V_BCM1480_MC_DLL_FREQ_RANGE(x) _SB_MAKEVALUE(x, S_BCM1480_MC_DLL_FREQ_RANGE)
  513. #define G_BCM1480_MC_DLL_FREQ_RANGE(x) _SB_GETVALUE(x, S_BCM1480_MC_DLL_FREQ_RANGE, M_BCM1480_MC_DLL_FREQ_RANGE)
  514. #define V_BCM1480_MC_DLL_FREQ_RANGE_DEFAULT V_BCM1480_MC_DLL_FREQ_RANGE(0x4)
  515. #endif
  516. #define S_BCM1480_MC_DLL_STEP_SIZE 56
  517. #define M_BCM1480_MC_DLL_STEP_SIZE _SB_MAKEMASK(4, S_BCM1480_MC_DLL_STEP_SIZE)
  518. #define V_BCM1480_MC_DLL_STEP_SIZE(x) _SB_MAKEVALUE(x, S_BCM1480_MC_DLL_STEP_SIZE)
  519. #define G_BCM1480_MC_DLL_STEP_SIZE(x) _SB_GETVALUE(x, S_BCM1480_MC_DLL_STEP_SIZE, M_BCM1480_MC_DLL_STEP_SIZE)
  520. #define V_BCM1480_MC_DLL_STEP_SIZE_DEFAULT V_BCM1480_MC_DLL_STEP_SIZE(0x8)
  521. #if SIBYTE_HDR_FEATURE(1480, PASS2)
  522. #define S_BCM1480_MC_DLL_BGCTRL 60
  523. #define M_BCM1480_MC_DLL_BGCTRL _SB_MAKEMASK(2, S_BCM1480_MC_DLL_BGCTRL)
  524. #define V_BCM1480_MC_DLL_BGCTRL(x) _SB_MAKEVALUE(x, S_BCM1480_MC_DLL_BGCTRL)
  525. #define G_BCM1480_MC_DLL_BGCTRL(x) _SB_GETVALUE(x, S_BCM1480_MC_DLL_BGCTRL, M_BCM1480_MC_DLL_BGCTRL)
  526. #define V_BCM1480_MC_DLL_DEFAULT_BGCTRL V_BCM1480_MC_DLL_BGCTRL(0x0)
  527. #endif
  528. #define M_BCM1480_MC_DLL_BYPASS _SB_MAKEMASK1(63)
  529. /*
  530. * Memory Drive Configuration Register (Table 94)
  531. */
  532. #define S_BCM1480_MC_RTT_BYP_PULLDOWN 0
  533. #define M_BCM1480_MC_RTT_BYP_PULLDOWN _SB_MAKEMASK(3, S_BCM1480_MC_RTT_BYP_PULLDOWN)
  534. #define V_BCM1480_MC_RTT_BYP_PULLDOWN(x) _SB_MAKEVALUE(x, S_BCM1480_MC_RTT_BYP_PULLDOWN)
  535. #define G_BCM1480_MC_RTT_BYP_PULLDOWN(x) _SB_GETVALUE(x, S_BCM1480_MC_RTT_BYP_PULLDOWN, M_BCM1480_MC_RTT_BYP_PULLDOWN)
  536. #define S_BCM1480_MC_RTT_BYP_PULLUP 6
  537. #define M_BCM1480_MC_RTT_BYP_PULLUP _SB_MAKEMASK(3, S_BCM1480_MC_RTT_BYP_PULLUP)
  538. #define V_BCM1480_MC_RTT_BYP_PULLUP(x) _SB_MAKEVALUE(x, S_BCM1480_MC_RTT_BYP_PULLUP)
  539. #define G_BCM1480_MC_RTT_BYP_PULLUP(x) _SB_GETVALUE(x, S_BCM1480_MC_RTT_BYP_PULLUP, M_BCM1480_MC_RTT_BYP_PULLUP)
  540. #define M_BCM1480_MC_RTT_BYPASS _SB_MAKEMASK1(8)
  541. #define M_BCM1480_MC_RTT_COMP_MOV_AVG _SB_MAKEMASK1(9)
  542. #define S_BCM1480_MC_PVT_BYP_C1_PULLDOWN 10
  543. #define M_BCM1480_MC_PVT_BYP_C1_PULLDOWN _SB_MAKEMASK(4, S_BCM1480_MC_PVT_BYP_C1_PULLDOWN)
  544. #define V_BCM1480_MC_PVT_BYP_C1_PULLDOWN(x) _SB_MAKEVALUE(x, S_BCM1480_MC_PVT_BYP_C1_PULLDOWN)
  545. #define G_BCM1480_MC_PVT_BYP_C1_PULLDOWN(x) _SB_GETVALUE(x, S_BCM1480_MC_PVT_BYP_C1_PULLDOWN, M_BCM1480_MC_PVT_BYP_C1_PULLDOWN)
  546. #define S_BCM1480_MC_PVT_BYP_C1_PULLUP 15
  547. #define M_BCM1480_MC_PVT_BYP_C1_PULLUP _SB_MAKEMASK(4, S_BCM1480_MC_PVT_BYP_C1_PULLUP)
  548. #define V_BCM1480_MC_PVT_BYP_C1_PULLUP(x) _SB_MAKEVALUE(x, S_BCM1480_MC_PVT_BYP_C1_PULLUP)
  549. #define G_BCM1480_MC_PVT_BYP_C1_PULLUP(x) _SB_GETVALUE(x, S_BCM1480_MC_PVT_BYP_C1_PULLUP, M_BCM1480_MC_PVT_BYP_C1_PULLUP)
  550. #define S_BCM1480_MC_PVT_BYP_C2_PULLDOWN 20
  551. #define M_BCM1480_MC_PVT_BYP_C2_PULLDOWN _SB_MAKEMASK(4, S_BCM1480_MC_PVT_BYP_C2_PULLDOWN)
  552. #define V_BCM1480_MC_PVT_BYP_C2_PULLDOWN(x) _SB_MAKEVALUE(x, S_BCM1480_MC_PVT_BYP_C2_PULLDOWN)
  553. #define G_BCM1480_MC_PVT_BYP_C2_PULLDOWN(x) _SB_GETVALUE(x, S_BCM1480_MC_PVT_BYP_C2_PULLDOWN, M_BCM1480_MC_PVT_BYP_C2_PULLDOWN)
  554. #define S_BCM1480_MC_PVT_BYP_C2_PULLUP 25
  555. #define M_BCM1480_MC_PVT_BYP_C2_PULLUP _SB_MAKEMASK(4, S_BCM1480_MC_PVT_BYP_C2_PULLUP)
  556. #define V_BCM1480_MC_PVT_BYP_C2_PULLUP(x) _SB_MAKEVALUE(x, S_BCM1480_MC_PVT_BYP_C2_PULLUP)
  557. #define G_BCM1480_MC_PVT_BYP_C2_PULLUP(x) _SB_GETVALUE(x, S_BCM1480_MC_PVT_BYP_C2_PULLUP, M_BCM1480_MC_PVT_BYP_C2_PULLUP)
  558. #define M_BCM1480_MC_PVT_BYPASS _SB_MAKEMASK1(30)
  559. #define M_BCM1480_MC_PVT_COMP_MOV_AVG _SB_MAKEMASK1(31)
  560. #define M_BCM1480_MC_CLK_CLASS _SB_MAKEMASK1(34)
  561. #define M_BCM1480_MC_DATA_CLASS _SB_MAKEMASK1(35)
  562. #define M_BCM1480_MC_ADDR_CLASS _SB_MAKEMASK1(36)
  563. #define M_BCM1480_MC_DQ_ODT_75 _SB_MAKEMASK1(37)
  564. #define M_BCM1480_MC_DQ_ODT_150 _SB_MAKEMASK1(38)
  565. #define M_BCM1480_MC_DQS_ODT_75 _SB_MAKEMASK1(39)
  566. #define M_BCM1480_MC_DQS_ODT_150 _SB_MAKEMASK1(40)
  567. #define M_BCM1480_MC_DQS_DIFF _SB_MAKEMASK1(41)
  568. /*
  569. * ECC Test Data Register (Table 95)
  570. */
  571. #define S_BCM1480_MC_DATA_INVERT 0
  572. #define M_DATA_ECC_INVERT _SB_MAKEMASK(64, S_BCM1480_MC_ECC_INVERT)
  573. /*
  574. * ECC Test ECC Register (Table 96)
  575. */
  576. #define S_BCM1480_MC_ECC_INVERT 0
  577. #define M_BCM1480_MC_ECC_INVERT _SB_MAKEMASK(8, S_BCM1480_MC_ECC_INVERT)
  578. /*
  579. * SDRAM Timing Register (Table 97)
  580. */
  581. #define S_BCM1480_MC_tRCD 0
  582. #define M_BCM1480_MC_tRCD _SB_MAKEMASK(4, S_BCM1480_MC_tRCD)
  583. #define V_BCM1480_MC_tRCD(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tRCD)
  584. #define G_BCM1480_MC_tRCD(x) _SB_GETVALUE(x, S_BCM1480_MC_tRCD, M_BCM1480_MC_tRCD)
  585. #define K_BCM1480_MC_tRCD_DEFAULT 3
  586. #define V_BCM1480_MC_tRCD_DEFAULT V_BCM1480_MC_tRCD(K_BCM1480_MC_tRCD_DEFAULT)
  587. #define S_BCM1480_MC_tCL 4
  588. #define M_BCM1480_MC_tCL _SB_MAKEMASK(4, S_BCM1480_MC_tCL)
  589. #define V_BCM1480_MC_tCL(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tCL)
  590. #define G_BCM1480_MC_tCL(x) _SB_GETVALUE(x, S_BCM1480_MC_tCL, M_BCM1480_MC_tCL)
  591. #define K_BCM1480_MC_tCL_DEFAULT 2
  592. #define V_BCM1480_MC_tCL_DEFAULT V_BCM1480_MC_tCL(K_BCM1480_MC_tCL_DEFAULT)
  593. #define M_BCM1480_MC_tCrDh _SB_MAKEMASK1(8)
  594. #define S_BCM1480_MC_tWR 9
  595. #define M_BCM1480_MC_tWR _SB_MAKEMASK(3, S_BCM1480_MC_tWR)
  596. #define V_BCM1480_MC_tWR(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tWR)
  597. #define G_BCM1480_MC_tWR(x) _SB_GETVALUE(x, S_BCM1480_MC_tWR, M_BCM1480_MC_tWR)
  598. #define K_BCM1480_MC_tWR_DEFAULT 2
  599. #define V_BCM1480_MC_tWR_DEFAULT V_BCM1480_MC_tWR(K_BCM1480_MC_tWR_DEFAULT)
  600. #define S_BCM1480_MC_tCwD 12
  601. #define M_BCM1480_MC_tCwD _SB_MAKEMASK(4, S_BCM1480_MC_tCwD)
  602. #define V_BCM1480_MC_tCwD(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tCwD)
  603. #define G_BCM1480_MC_tCwD(x) _SB_GETVALUE(x, S_BCM1480_MC_tCwD, M_BCM1480_MC_tCwD)
  604. #define K_BCM1480_MC_tCwD_DEFAULT 1
  605. #define V_BCM1480_MC_tCwD_DEFAULT V_BCM1480_MC_tCwD(K_BCM1480_MC_tCwD_DEFAULT)
  606. #define S_BCM1480_MC_tRP 16
  607. #define M_BCM1480_MC_tRP _SB_MAKEMASK(4, S_BCM1480_MC_tRP)
  608. #define V_BCM1480_MC_tRP(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tRP)
  609. #define G_BCM1480_MC_tRP(x) _SB_GETVALUE(x, S_BCM1480_MC_tRP, M_BCM1480_MC_tRP)
  610. #define K_BCM1480_MC_tRP_DEFAULT 4
  611. #define V_BCM1480_MC_tRP_DEFAULT V_BCM1480_MC_tRP(K_BCM1480_MC_tRP_DEFAULT)
  612. #define S_BCM1480_MC_tRRD 20
  613. #define M_BCM1480_MC_tRRD _SB_MAKEMASK(4, S_BCM1480_MC_tRRD)
  614. #define V_BCM1480_MC_tRRD(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tRRD)
  615. #define G_BCM1480_MC_tRRD(x) _SB_GETVALUE(x, S_BCM1480_MC_tRRD, M_BCM1480_MC_tRRD)
  616. #define K_BCM1480_MC_tRRD_DEFAULT 2
  617. #define V_BCM1480_MC_tRRD_DEFAULT V_BCM1480_MC_tRRD(K_BCM1480_MC_tRRD_DEFAULT)
  618. #define S_BCM1480_MC_tRCw 24
  619. #define M_BCM1480_MC_tRCw _SB_MAKEMASK(5, S_BCM1480_MC_tRCw)
  620. #define V_BCM1480_MC_tRCw(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tRCw)
  621. #define G_BCM1480_MC_tRCw(x) _SB_GETVALUE(x, S_BCM1480_MC_tRCw, M_BCM1480_MC_tRCw)
  622. #define K_BCM1480_MC_tRCw_DEFAULT 10
  623. #define V_BCM1480_MC_tRCw_DEFAULT V_BCM1480_MC_tRCw(K_BCM1480_MC_tRCw_DEFAULT)
  624. #define S_BCM1480_MC_tRCr 32
  625. #define M_BCM1480_MC_tRCr _SB_MAKEMASK(5, S_BCM1480_MC_tRCr)
  626. #define V_BCM1480_MC_tRCr(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tRCr)
  627. #define G_BCM1480_MC_tRCr(x) _SB_GETVALUE(x, S_BCM1480_MC_tRCr, M_BCM1480_MC_tRCr)
  628. #define K_BCM1480_MC_tRCr_DEFAULT 9
  629. #define V_BCM1480_MC_tRCr_DEFAULT V_BCM1480_MC_tRCr(K_BCM1480_MC_tRCr_DEFAULT)
  630. #if SIBYTE_HDR_FEATURE(1480, PASS2)
  631. #define S_BCM1480_MC_tFAW 40
  632. #define M_BCM1480_MC_tFAW _SB_MAKEMASK(6, S_BCM1480_MC_tFAW)
  633. #define V_BCM1480_MC_tFAW(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tFAW)
  634. #define G_BCM1480_MC_tFAW(x) _SB_GETVALUE(x, S_BCM1480_MC_tFAW, M_BCM1480_MC_tFAW)
  635. #define K_BCM1480_MC_tFAW_DEFAULT 0
  636. #define V_BCM1480_MC_tFAW_DEFAULT V_BCM1480_MC_tFAW(K_BCM1480_MC_tFAW_DEFAULT)
  637. #endif
  638. #define S_BCM1480_MC_tRFC 48
  639. #define M_BCM1480_MC_tRFC _SB_MAKEMASK(7, S_BCM1480_MC_tRFC)
  640. #define V_BCM1480_MC_tRFC(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tRFC)
  641. #define G_BCM1480_MC_tRFC(x) _SB_GETVALUE(x, S_BCM1480_MC_tRFC, M_BCM1480_MC_tRFC)
  642. #define K_BCM1480_MC_tRFC_DEFAULT 12
  643. #define V_BCM1480_MC_tRFC_DEFAULT V_BCM1480_MC_tRFC(K_BCM1480_MC_tRFC_DEFAULT)
  644. #define S_BCM1480_MC_tFIFO 56
  645. #define M_BCM1480_MC_tFIFO _SB_MAKEMASK(2, S_BCM1480_MC_tFIFO)
  646. #define V_BCM1480_MC_tFIFO(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tFIFO)
  647. #define G_BCM1480_MC_tFIFO(x) _SB_GETVALUE(x, S_BCM1480_MC_tFIFO, M_BCM1480_MC_tFIFO)
  648. #define K_BCM1480_MC_tFIFO_DEFAULT 0
  649. #define V_BCM1480_MC_tFIFO_DEFAULT V_BCM1480_MC_tFIFO(K_BCM1480_MC_tFIFO_DEFAULT)
  650. #define S_BCM1480_MC_tW2R 58
  651. #define M_BCM1480_MC_tW2R _SB_MAKEMASK(2, S_BCM1480_MC_tW2R)
  652. #define V_BCM1480_MC_tW2R(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tW2R)
  653. #define G_BCM1480_MC_tW2R(x) _SB_GETVALUE(x, S_BCM1480_MC_tW2R, M_BCM1480_MC_tW2R)
  654. #define K_BCM1480_MC_tW2R_DEFAULT 1
  655. #define V_BCM1480_MC_tW2R_DEFAULT V_BCM1480_MC_tW2R(K_BCM1480_MC_tW2R_DEFAULT)
  656. #define S_BCM1480_MC_tR2W 60
  657. #define M_BCM1480_MC_tR2W _SB_MAKEMASK(2, S_BCM1480_MC_tR2W)
  658. #define V_BCM1480_MC_tR2W(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tR2W)
  659. #define G_BCM1480_MC_tR2W(x) _SB_GETVALUE(x, S_BCM1480_MC_tR2W, M_BCM1480_MC_tR2W)
  660. #define K_BCM1480_MC_tR2W_DEFAULT 0
  661. #define V_BCM1480_MC_tR2W_DEFAULT V_BCM1480_MC_tR2W(K_BCM1480_MC_tR2W_DEFAULT)
  662. #define M_BCM1480_MC_tR2R _SB_MAKEMASK1(62)
  663. #define V_BCM1480_MC_TIMING_DEFAULT (M_BCM1480_MC_tR2R | \
  664. V_BCM1480_MC_tFIFO_DEFAULT | \
  665. V_BCM1480_MC_tR2W_DEFAULT | \
  666. V_BCM1480_MC_tW2R_DEFAULT | \
  667. V_BCM1480_MC_tRFC_DEFAULT | \
  668. V_BCM1480_MC_tRCr_DEFAULT | \
  669. V_BCM1480_MC_tRCw_DEFAULT | \
  670. V_BCM1480_MC_tRRD_DEFAULT | \
  671. V_BCM1480_MC_tRP_DEFAULT | \
  672. V_BCM1480_MC_tCwD_DEFAULT | \
  673. V_BCM1480_MC_tWR_DEFAULT | \
  674. M_BCM1480_MC_tCrDh | \
  675. V_BCM1480_MC_tCL_DEFAULT | \
  676. V_BCM1480_MC_tRCD_DEFAULT)
  677. /*
  678. * SDRAM Timing Register 2
  679. */
  680. #if SIBYTE_HDR_FEATURE(1480, PASS2)
  681. #define S_BCM1480_MC_tAL 0
  682. #define M_BCM1480_MC_tAL _SB_MAKEMASK(4, S_BCM1480_MC_tAL)
  683. #define V_BCM1480_MC_tAL(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tAL)
  684. #define G_BCM1480_MC_tAL(x) _SB_GETVALUE(x, S_BCM1480_MC_tAL, M_BCM1480_MC_tAL)
  685. #define K_BCM1480_MC_tAL_DEFAULT 0
  686. #define V_BCM1480_MC_tAL_DEFAULT V_BCM1480_MC_tAL(K_BCM1480_MC_tAL_DEFAULT)
  687. #define S_BCM1480_MC_tRTP 4
  688. #define M_BCM1480_MC_tRTP _SB_MAKEMASK(3, S_BCM1480_MC_tRTP)
  689. #define V_BCM1480_MC_tRTP(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tRTP)
  690. #define G_BCM1480_MC_tRTP(x) _SB_GETVALUE(x, S_BCM1480_MC_tRTP, M_BCM1480_MC_tRTP)
  691. #define K_BCM1480_MC_tRTP_DEFAULT 2
  692. #define V_BCM1480_MC_tRTP_DEFAULT V_BCM1480_MC_tRTP(K_BCM1480_MC_tRTP_DEFAULT)
  693. #define S_BCM1480_MC_tW2W 8
  694. #define M_BCM1480_MC_tW2W _SB_MAKEMASK(2, S_BCM1480_MC_tW2W)
  695. #define V_BCM1480_MC_tW2W(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tW2W)
  696. #define G_BCM1480_MC_tW2W(x) _SB_GETVALUE(x, S_BCM1480_MC_tW2W, M_BCM1480_MC_tW2W)
  697. #define K_BCM1480_MC_tW2W_DEFAULT 0
  698. #define V_BCM1480_MC_tW2W_DEFAULT V_BCM1480_MC_tW2W(K_BCM1480_MC_tW2W_DEFAULT)
  699. #define S_BCM1480_MC_tRAP 12
  700. #define M_BCM1480_MC_tRAP _SB_MAKEMASK(4, S_BCM1480_MC_tRAP)
  701. #define V_BCM1480_MC_tRAP(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tRAP)
  702. #define G_BCM1480_MC_tRAP(x) _SB_GETVALUE(x, S_BCM1480_MC_tRAP, M_BCM1480_MC_tRAP)
  703. #define K_BCM1480_MC_tRAP_DEFAULT 0
  704. #define V_BCM1480_MC_tRAP_DEFAULT V_BCM1480_MC_tRAP(K_BCM1480_MC_tRAP_DEFAULT)
  705. #endif
  706. /*
  707. * Global Registers: single instances per BCM1480
  708. */
  709. /*
  710. * Global Configuration Register (Table 99)
  711. */
  712. #define S_BCM1480_MC_BLK_SET_MARK 8
  713. #define M_BCM1480_MC_BLK_SET_MARK _SB_MAKEMASK(4, S_BCM1480_MC_BLK_SET_MARK)
  714. #define V_BCM1480_MC_BLK_SET_MARK(x) _SB_MAKEVALUE(x, S_BCM1480_MC_BLK_SET_MARK)
  715. #define G_BCM1480_MC_BLK_SET_MARK(x) _SB_GETVALUE(x, S_BCM1480_MC_BLK_SET_MARK, M_BCM1480_MC_BLK_SET_MARK)
  716. #define S_BCM1480_MC_BLK_CLR_MARK 12
  717. #define M_BCM1480_MC_BLK_CLR_MARK _SB_MAKEMASK(4, S_BCM1480_MC_BLK_CLR_MARK)
  718. #define V_BCM1480_MC_BLK_CLR_MARK(x) _SB_MAKEVALUE(x, S_BCM1480_MC_BLK_CLR_MARK)
  719. #define G_BCM1480_MC_BLK_CLR_MARK(x) _SB_GETVALUE(x, S_BCM1480_MC_BLK_CLR_MARK, M_BCM1480_MC_BLK_CLR_MARK)
  720. #define M_BCM1480_MC_PKT_PRIORITY _SB_MAKEMASK1(16)
  721. #define S_BCM1480_MC_MAX_AGE 20
  722. #define M_BCM1480_MC_MAX_AGE _SB_MAKEMASK(4, S_BCM1480_MC_MAX_AGE)
  723. #define V_BCM1480_MC_MAX_AGE(x) _SB_MAKEVALUE(x, S_BCM1480_MC_MAX_AGE)
  724. #define G_BCM1480_MC_MAX_AGE(x) _SB_GETVALUE(x, S_BCM1480_MC_MAX_AGE, M_BCM1480_MC_MAX_AGE)
  725. #define M_BCM1480_MC_BERR_DISABLE _SB_MAKEMASK1(29)
  726. #define M_BCM1480_MC_FORCE_SEQ _SB_MAKEMASK1(30)
  727. #define M_BCM1480_MC_VGEN _SB_MAKEMASK1(32)
  728. #define S_BCM1480_MC_SLEW 33
  729. #define M_BCM1480_MC_SLEW _SB_MAKEMASK(2, S_BCM1480_MC_SLEW)
  730. #define V_BCM1480_MC_SLEW(x) _SB_MAKEVALUE(x, S_BCM1480_MC_SLEW)
  731. #define G_BCM1480_MC_SLEW(x) _SB_GETVALUE(x, S_BCM1480_MC_SLEW, M_BCM1480_MC_SLEW)
  732. #define M_BCM1480_MC_SSTL_VOLTAGE _SB_MAKEMASK1(35)
  733. /*
  734. * Global Channel Interleave Register (Table 100)
  735. */
  736. #define S_BCM1480_MC_INTLV0 0
  737. #define M_BCM1480_MC_INTLV0 _SB_MAKEMASK(6, S_BCM1480_MC_INTLV0)
  738. #define V_BCM1480_MC_INTLV0(x) _SB_MAKEVALUE(x, S_BCM1480_MC_INTLV0)
  739. #define G_BCM1480_MC_INTLV0(x) _SB_GETVALUE(x, S_BCM1480_MC_INTLV0, M_BCM1480_MC_INTLV0)
  740. #define S_BCM1480_MC_INTLV1 8
  741. #define M_BCM1480_MC_INTLV1 _SB_MAKEMASK(6, S_BCM1480_MC_INTLV1)
  742. #define V_BCM1480_MC_INTLV1(x) _SB_MAKEVALUE(x, S_BCM1480_MC_INTLV1)
  743. #define G_BCM1480_MC_INTLV1(x) _SB_GETVALUE(x, S_BCM1480_MC_INTLV1, M_BCM1480_MC_INTLV1)
  744. #define S_BCM1480_MC_INTLV_MODE 16
  745. #define M_BCM1480_MC_INTLV_MODE _SB_MAKEMASK(3, S_BCM1480_MC_INTLV_MODE)
  746. #define V_BCM1480_MC_INTLV_MODE(x) _SB_MAKEVALUE(x, S_BCM1480_MC_INTLV_MODE)
  747. #define G_BCM1480_MC_INTLV_MODE(x) _SB_GETVALUE(x, S_BCM1480_MC_INTLV_MODE, M_BCM1480_MC_INTLV_MODE)
  748. #define K_BCM1480_MC_INTLV_MODE_NONE 0x0
  749. #define K_BCM1480_MC_INTLV_MODE_01 0x1
  750. #define K_BCM1480_MC_INTLV_MODE_23 0x2
  751. #define K_BCM1480_MC_INTLV_MODE_01_23 0x3
  752. #define K_BCM1480_MC_INTLV_MODE_0123 0x4
  753. #define V_BCM1480_MC_INTLV_MODE_NONE V_BCM1480_MC_INTLV_MODE(K_BCM1480_MC_INTLV_MODE_NONE)
  754. #define V_BCM1480_MC_INTLV_MODE_01 V_BCM1480_MC_INTLV_MODE(K_BCM1480_MC_INTLV_MODE_01)
  755. #define V_BCM1480_MC_INTLV_MODE_23 V_BCM1480_MC_INTLV_MODE(K_BCM1480_MC_INTLV_MODE_23)
  756. #define V_BCM1480_MC_INTLV_MODE_01_23 V_BCM1480_MC_INTLV_MODE(K_BCM1480_MC_INTLV_MODE_01_23)
  757. #define V_BCM1480_MC_INTLV_MODE_0123 V_BCM1480_MC_INTLV_MODE(K_BCM1480_MC_INTLV_MODE_0123)
  758. /*
  759. * ECC Status Register
  760. */
  761. #define S_BCM1480_MC_ECC_ERR_ADDR 0
  762. #define M_BCM1480_MC_ECC_ERR_ADDR _SB_MAKEMASK(37, S_BCM1480_MC_ECC_ERR_ADDR)
  763. #define V_BCM1480_MC_ECC_ERR_ADDR(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ECC_ERR_ADDR)
  764. #define G_BCM1480_MC_ECC_ERR_ADDR(x) _SB_GETVALUE(x, S_BCM1480_MC_ECC_ERR_ADDR, M_BCM1480_MC_ECC_ERR_ADDR)
  765. #if SIBYTE_HDR_FEATURE(1480, PASS2)
  766. #define M_BCM1480_MC_ECC_ERR_RMW _SB_MAKEMASK1(60)
  767. #endif
  768. #define M_BCM1480_MC_ECC_MULT_ERR_DET _SB_MAKEMASK1(61)
  769. #define M_BCM1480_MC_ECC_UERR_DET _SB_MAKEMASK1(62)
  770. #define M_BCM1480_MC_ECC_CERR_DET _SB_MAKEMASK1(63)
  771. /*
  772. * Global ECC Address Register (Table 102)
  773. */
  774. #define S_BCM1480_MC_ECC_CORR_ADDR 0
  775. #define M_BCM1480_MC_ECC_CORR_ADDR _SB_MAKEMASK(37, S_BCM1480_MC_ECC_CORR_ADDR)
  776. #define V_BCM1480_MC_ECC_CORR_ADDR(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ECC_CORR_ADDR)
  777. #define G_BCM1480_MC_ECC_CORR_ADDR(x) _SB_GETVALUE(x, S_BCM1480_MC_ECC_CORR_ADDR, M_BCM1480_MC_ECC_CORR_ADDR)
  778. /*
  779. * Global ECC Correction Register (Table 103)
  780. */
  781. #define S_BCM1480_MC_ECC_CORRECT 0
  782. #define M_BCM1480_MC_ECC_CORRECT _SB_MAKEMASK(64, S_BCM1480_MC_ECC_CORRECT)
  783. #define V_BCM1480_MC_ECC_CORRECT(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ECC_CORRECT)
  784. #define G_BCM1480_MC_ECC_CORRECT(x) _SB_GETVALUE(x, S_BCM1480_MC_ECC_CORRECT, M_BCM1480_MC_ECC_CORRECT)
  785. /*
  786. * Global ECC Performance Counters Control Register (Table 104)
  787. */
  788. #define S_BCM1480_MC_CHANNEL_SELECT 0
  789. #define M_BCM1480_MC_CHANNEL_SELECT _SB_MAKEMASK(4, S_BCM1480_MC_CHANNEL_SELECT)
  790. #define V_BCM1480_MC_CHANNEL_SELECT(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CHANNEL_SELECT)
  791. #define G_BCM1480_MC_CHANNEL_SELECT(x) _SB_GETVALUE(x, S_BCM1480_MC_CHANNEL_SELECT, M_BCM1480_MC_CHANNEL_SELECT)
  792. #define K_BCM1480_MC_CHANNEL_SELECT_0 0x1
  793. #define K_BCM1480_MC_CHANNEL_SELECT_1 0x2
  794. #define K_BCM1480_MC_CHANNEL_SELECT_2 0x4
  795. #define K_BCM1480_MC_CHANNEL_SELECT_3 0x8
  796. #endif /* _BCM1480_MC_H */