msc01_pci.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258
  1. /*
  2. * PCI Register definitions for the MIPS System Controller.
  3. *
  4. * Copyright (C) 2002, 2005 MIPS Technologies, Inc. All rights reserved.
  5. * Authors: Carsten Langgaard <carstenl@mips.com>
  6. * Maciej W. Rozycki <macro@mips.com>
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #ifndef __ASM_MIPS_BOARDS_MSC01_PCI_H
  13. #define __ASM_MIPS_BOARDS_MSC01_PCI_H
  14. /*
  15. * Register offset addresses
  16. */
  17. #define MSC01_PCI_ID_OFS 0x0000
  18. #define MSC01_PCI_SC2PMBASL_OFS 0x0208
  19. #define MSC01_PCI_SC2PMMSKL_OFS 0x0218
  20. #define MSC01_PCI_SC2PMMAPL_OFS 0x0228
  21. #define MSC01_PCI_SC2PIOBASL_OFS 0x0248
  22. #define MSC01_PCI_SC2PIOMSKL_OFS 0x0258
  23. #define MSC01_PCI_SC2PIOMAPL_OFS 0x0268
  24. #define MSC01_PCI_P2SCMSKL_OFS 0x0308
  25. #define MSC01_PCI_P2SCMAPL_OFS 0x0318
  26. #define MSC01_PCI_INTCFG_OFS 0x0600
  27. #define MSC01_PCI_INTSTAT_OFS 0x0608
  28. #define MSC01_PCI_CFGADDR_OFS 0x0610
  29. #define MSC01_PCI_CFGDATA_OFS 0x0618
  30. #define MSC01_PCI_IACK_OFS 0x0620
  31. #define MSC01_PCI_HEAD0_OFS 0x2000 /* DevID, VendorID */
  32. #define MSC01_PCI_HEAD1_OFS 0x2008 /* Status, Command */
  33. #define MSC01_PCI_HEAD2_OFS 0x2010 /* Class code, RevID */
  34. #define MSC01_PCI_HEAD3_OFS 0x2018 /* bist, header, latency */
  35. #define MSC01_PCI_HEAD4_OFS 0x2020 /* BAR 0 */
  36. #define MSC01_PCI_HEAD5_OFS 0x2028 /* BAR 1 */
  37. #define MSC01_PCI_HEAD6_OFS 0x2030 /* BAR 2 */
  38. #define MSC01_PCI_HEAD7_OFS 0x2038 /* BAR 3 */
  39. #define MSC01_PCI_HEAD8_OFS 0x2040 /* BAR 4 */
  40. #define MSC01_PCI_HEAD9_OFS 0x2048 /* BAR 5 */
  41. #define MSC01_PCI_HEAD10_OFS 0x2050 /* CardBus CIS Ptr */
  42. #define MSC01_PCI_HEAD11_OFS 0x2058 /* SubSystem ID, -VendorID */
  43. #define MSC01_PCI_HEAD12_OFS 0x2060 /* ROM BAR */
  44. #define MSC01_PCI_HEAD13_OFS 0x2068 /* Capabilities ptr */
  45. #define MSC01_PCI_HEAD14_OFS 0x2070 /* reserved */
  46. #define MSC01_PCI_HEAD15_OFS 0x2078 /* Maxl, ming, intpin, int */
  47. #define MSC01_PCI_BAR0_OFS 0x2220
  48. #define MSC01_PCI_CFG_OFS 0x2380
  49. #define MSC01_PCI_SWAP_OFS 0x2388
  50. /*****************************************************************************
  51. * Register encodings
  52. ****************************************************************************/
  53. #define MSC01_PCI_ID_ID_SHF 16
  54. #define MSC01_PCI_ID_ID_MSK 0x00ff0000
  55. #define MSC01_PCI_ID_ID_HOSTBRIDGE 82
  56. #define MSC01_PCI_ID_MAR_SHF 8
  57. #define MSC01_PCI_ID_MAR_MSK 0x0000ff00
  58. #define MSC01_PCI_ID_MIR_SHF 0
  59. #define MSC01_PCI_ID_MIR_MSK 0x000000ff
  60. #define MSC01_PCI_SC2PMBASL_BAS_SHF 24
  61. #define MSC01_PCI_SC2PMBASL_BAS_MSK 0xff000000
  62. #define MSC01_PCI_SC2PMMSKL_MSK_SHF 24
  63. #define MSC01_PCI_SC2PMMSKL_MSK_MSK 0xff000000
  64. #define MSC01_PCI_SC2PMMAPL_MAP_SHF 24
  65. #define MSC01_PCI_SC2PMMAPL_MAP_MSK 0xff000000
  66. #define MSC01_PCI_SC2PIOBASL_BAS_SHF 24
  67. #define MSC01_PCI_SC2PIOBASL_BAS_MSK 0xff000000
  68. #define MSC01_PCI_SC2PIOMSKL_MSK_SHF 24
  69. #define MSC01_PCI_SC2PIOMSKL_MSK_MSK 0xff000000
  70. #define MSC01_PCI_SC2PIOMAPL_MAP_SHF 24
  71. #define MSC01_PCI_SC2PIOMAPL_MAP_MSK 0xff000000
  72. #define MSC01_PCI_P2SCMSKL_MSK_SHF 24
  73. #define MSC01_PCI_P2SCMSKL_MSK_MSK 0xff000000
  74. #define MSC01_PCI_P2SCMAPL_MAP_SHF 24
  75. #define MSC01_PCI_P2SCMAPL_MAP_MSK 0xff000000
  76. #define MSC01_PCI_INTCFG_RST_SHF 10
  77. #define MSC01_PCI_INTCFG_RST_MSK 0x00000400
  78. #define MSC01_PCI_INTCFG_RST_BIT 0x00000400
  79. #define MSC01_PCI_INTCFG_MWE_SHF 9
  80. #define MSC01_PCI_INTCFG_MWE_MSK 0x00000200
  81. #define MSC01_PCI_INTCFG_MWE_BIT 0x00000200
  82. #define MSC01_PCI_INTCFG_DTO_SHF 8
  83. #define MSC01_PCI_INTCFG_DTO_MSK 0x00000100
  84. #define MSC01_PCI_INTCFG_DTO_BIT 0x00000100
  85. #define MSC01_PCI_INTCFG_MA_SHF 7
  86. #define MSC01_PCI_INTCFG_MA_MSK 0x00000080
  87. #define MSC01_PCI_INTCFG_MA_BIT 0x00000080
  88. #define MSC01_PCI_INTCFG_TA_SHF 6
  89. #define MSC01_PCI_INTCFG_TA_MSK 0x00000040
  90. #define MSC01_PCI_INTCFG_TA_BIT 0x00000040
  91. #define MSC01_PCI_INTCFG_RTY_SHF 5
  92. #define MSC01_PCI_INTCFG_RTY_MSK 0x00000020
  93. #define MSC01_PCI_INTCFG_RTY_BIT 0x00000020
  94. #define MSC01_PCI_INTCFG_MWP_SHF 4
  95. #define MSC01_PCI_INTCFG_MWP_MSK 0x00000010
  96. #define MSC01_PCI_INTCFG_MWP_BIT 0x00000010
  97. #define MSC01_PCI_INTCFG_MRP_SHF 3
  98. #define MSC01_PCI_INTCFG_MRP_MSK 0x00000008
  99. #define MSC01_PCI_INTCFG_MRP_BIT 0x00000008
  100. #define MSC01_PCI_INTCFG_SWP_SHF 2
  101. #define MSC01_PCI_INTCFG_SWP_MSK 0x00000004
  102. #define MSC01_PCI_INTCFG_SWP_BIT 0x00000004
  103. #define MSC01_PCI_INTCFG_SRP_SHF 1
  104. #define MSC01_PCI_INTCFG_SRP_MSK 0x00000002
  105. #define MSC01_PCI_INTCFG_SRP_BIT 0x00000002
  106. #define MSC01_PCI_INTCFG_SE_SHF 0
  107. #define MSC01_PCI_INTCFG_SE_MSK 0x00000001
  108. #define MSC01_PCI_INTCFG_SE_BIT 0x00000001
  109. #define MSC01_PCI_INTSTAT_RST_SHF 10
  110. #define MSC01_PCI_INTSTAT_RST_MSK 0x00000400
  111. #define MSC01_PCI_INTSTAT_RST_BIT 0x00000400
  112. #define MSC01_PCI_INTSTAT_MWE_SHF 9
  113. #define MSC01_PCI_INTSTAT_MWE_MSK 0x00000200
  114. #define MSC01_PCI_INTSTAT_MWE_BIT 0x00000200
  115. #define MSC01_PCI_INTSTAT_DTO_SHF 8
  116. #define MSC01_PCI_INTSTAT_DTO_MSK 0x00000100
  117. #define MSC01_PCI_INTSTAT_DTO_BIT 0x00000100
  118. #define MSC01_PCI_INTSTAT_MA_SHF 7
  119. #define MSC01_PCI_INTSTAT_MA_MSK 0x00000080
  120. #define MSC01_PCI_INTSTAT_MA_BIT 0x00000080
  121. #define MSC01_PCI_INTSTAT_TA_SHF 6
  122. #define MSC01_PCI_INTSTAT_TA_MSK 0x00000040
  123. #define MSC01_PCI_INTSTAT_TA_BIT 0x00000040
  124. #define MSC01_PCI_INTSTAT_RTY_SHF 5
  125. #define MSC01_PCI_INTSTAT_RTY_MSK 0x00000020
  126. #define MSC01_PCI_INTSTAT_RTY_BIT 0x00000020
  127. #define MSC01_PCI_INTSTAT_MWP_SHF 4
  128. #define MSC01_PCI_INTSTAT_MWP_MSK 0x00000010
  129. #define MSC01_PCI_INTSTAT_MWP_BIT 0x00000010
  130. #define MSC01_PCI_INTSTAT_MRP_SHF 3
  131. #define MSC01_PCI_INTSTAT_MRP_MSK 0x00000008
  132. #define MSC01_PCI_INTSTAT_MRP_BIT 0x00000008
  133. #define MSC01_PCI_INTSTAT_SWP_SHF 2
  134. #define MSC01_PCI_INTSTAT_SWP_MSK 0x00000004
  135. #define MSC01_PCI_INTSTAT_SWP_BIT 0x00000004
  136. #define MSC01_PCI_INTSTAT_SRP_SHF 1
  137. #define MSC01_PCI_INTSTAT_SRP_MSK 0x00000002
  138. #define MSC01_PCI_INTSTAT_SRP_BIT 0x00000002
  139. #define MSC01_PCI_INTSTAT_SE_SHF 0
  140. #define MSC01_PCI_INTSTAT_SE_MSK 0x00000001
  141. #define MSC01_PCI_INTSTAT_SE_BIT 0x00000001
  142. #define MSC01_PCI_CFGADDR_BNUM_SHF 16
  143. #define MSC01_PCI_CFGADDR_BNUM_MSK 0x00ff0000
  144. #define MSC01_PCI_CFGADDR_DNUM_SHF 11
  145. #define MSC01_PCI_CFGADDR_DNUM_MSK 0x0000f800
  146. #define MSC01_PCI_CFGADDR_FNUM_SHF 8
  147. #define MSC01_PCI_CFGADDR_FNUM_MSK 0x00000700
  148. #define MSC01_PCI_CFGADDR_RNUM_SHF 2
  149. #define MSC01_PCI_CFGADDR_RNUM_MSK 0x000000fc
  150. #define MSC01_PCI_CFGDATA_DATA_SHF 0
  151. #define MSC01_PCI_CFGDATA_DATA_MSK 0xffffffff
  152. /* The defines below are ONLY valid for a MEM bar! */
  153. #define MSC01_PCI_BAR0_SIZE_SHF 4
  154. #define MSC01_PCI_BAR0_SIZE_MSK 0xfffffff0
  155. #define MSC01_PCI_BAR0_P_SHF 3
  156. #define MSC01_PCI_BAR0_P_MSK 0x00000008
  157. #define MSC01_PCI_BAR0_P_BIT MSC01_PCI_BAR0_P_MSK
  158. #define MSC01_PCI_BAR0_D_SHF 1
  159. #define MSC01_PCI_BAR0_D_MSK 0x00000006
  160. #define MSC01_PCI_BAR0_T_SHF 0
  161. #define MSC01_PCI_BAR0_T_MSK 0x00000001
  162. #define MSC01_PCI_BAR0_T_BIT MSC01_PCI_BAR0_T_MSK
  163. #define MSC01_PCI_CFG_RA_SHF 17
  164. #define MSC01_PCI_CFG_RA_MSK 0x00020000
  165. #define MSC01_PCI_CFG_RA_BIT MSC01_PCI_CFG_RA_MSK
  166. #define MSC01_PCI_CFG_G_SHF 16
  167. #define MSC01_PCI_CFG_G_MSK 0x00010000
  168. #define MSC01_PCI_CFG_G_BIT MSC01_PCI_CFG_G_MSK
  169. #define MSC01_PCI_CFG_EN_SHF 15
  170. #define MSC01_PCI_CFG_EN_MSK 0x00008000
  171. #define MSC01_PCI_CFG_EN_BIT MSC01_PCI_CFG_EN_MSK
  172. #define MSC01_PCI_CFG_MAXRTRY_SHF 0
  173. #define MSC01_PCI_CFG_MAXRTRY_MSK 0x00000fff
  174. #define MSC01_PCI_SWAP_IO_SHF 18
  175. #define MSC01_PCI_SWAP_IO_MSK 0x000c0000
  176. #define MSC01_PCI_SWAP_MEM_SHF 16
  177. #define MSC01_PCI_SWAP_MEM_MSK 0x00030000
  178. #define MSC01_PCI_SWAP_BAR0_SHF 0
  179. #define MSC01_PCI_SWAP_BAR0_MSK 0x00000003
  180. #define MSC01_PCI_SWAP_NOSWAP 0
  181. #define MSC01_PCI_SWAP_BYTESWAP 1
  182. /*
  183. * MIPS System controller PCI register base.
  184. *
  185. * FIXME - are these macros specific to Malta and co or to the MSC? If the
  186. * latter, they should be moved elsewhere.
  187. */
  188. #define MIPS_MSC01_PCI_REG_BASE 0x1bd00000
  189. #define MIPS_SOCITSC_PCI_REG_BASE 0x1ff10000
  190. extern unsigned long _pcictrl_msc;
  191. #define MSC01_PCI_REG_BASE _pcictrl_msc
  192. #define MSC_WRITE(reg, data) do { *(volatile u32 *)(reg) = data; } while (0)
  193. #define MSC_READ(reg, data) do { data = *(volatile u32 *)(reg); } while (0)
  194. /*
  195. * Registers absolute addresses
  196. */
  197. #define MSC01_PCI_ID (MSC01_PCI_REG_BASE + MSC01_PCI_ID_OFS)
  198. #define MSC01_PCI_SC2PMBASL (MSC01_PCI_REG_BASE + MSC01_PCI_SC2PMBASL_OFS)
  199. #define MSC01_PCI_SC2PMMSKL (MSC01_PCI_REG_BASE + MSC01_PCI_SC2PMMSKL_OFS)
  200. #define MSC01_PCI_SC2PMMAPL (MSC01_PCI_REG_BASE + MSC01_PCI_SC2PMMAPL_OFS)
  201. #define MSC01_PCI_SC2PIOBASL (MSC01_PCI_REG_BASE + MSC01_PCI_SC2PIOBASL_OFS)
  202. #define MSC01_PCI_SC2PIOMSKL (MSC01_PCI_REG_BASE + MSC01_PCI_SC2PIOMSKL_OFS)
  203. #define MSC01_PCI_SC2PIOMAPL (MSC01_PCI_REG_BASE + MSC01_PCI_SC2PIOMAPL_OFS)
  204. #define MSC01_PCI_P2SCMSKL (MSC01_PCI_REG_BASE + MSC01_PCI_P2SCMSKL_OFS)
  205. #define MSC01_PCI_P2SCMAPL (MSC01_PCI_REG_BASE + MSC01_PCI_P2SCMAPL_OFS)
  206. #define MSC01_PCI_INTCFG (MSC01_PCI_REG_BASE + MSC01_PCI_INTCFG_OFS)
  207. #define MSC01_PCI_INTSTAT (MSC01_PCI_REG_BASE + MSC01_PCI_INTSTAT_OFS)
  208. #define MSC01_PCI_CFGADDR (MSC01_PCI_REG_BASE + MSC01_PCI_CFGADDR_OFS)
  209. #define MSC01_PCI_CFGDATA (MSC01_PCI_REG_BASE + MSC01_PCI_CFGDATA_OFS)
  210. #define MSC01_PCI_IACK (MSC01_PCI_REG_BASE + MSC01_PCI_IACK_OFS)
  211. #define MSC01_PCI_HEAD0 (MSC01_PCI_REG_BASE + MSC01_PCI_HEAD0_OFS)
  212. #define MSC01_PCI_HEAD1 (MSC01_PCI_REG_BASE + MSC01_PCI_HEAD1_OFS)
  213. #define MSC01_PCI_HEAD2 (MSC01_PCI_REG_BASE + MSC01_PCI_HEAD2_OFS)
  214. #define MSC01_PCI_HEAD3 (MSC01_PCI_REG_BASE + MSC01_PCI_HEAD3_OFS)
  215. #define MSC01_PCI_HEAD4 (MSC01_PCI_REG_BASE + MSC01_PCI_HEAD4_OFS)
  216. #define MSC01_PCI_HEAD5 (MSC01_PCI_REG_BASE + MSC01_PCI_HEAD5_OFS)
  217. #define MSC01_PCI_HEAD6 (MSC01_PCI_REG_BASE + MSC01_PCI_HEAD6_OFS)
  218. #define MSC01_PCI_HEAD7 (MSC01_PCI_REG_BASE + MSC01_PCI_HEAD7_OFS)
  219. #define MSC01_PCI_HEAD8 (MSC01_PCI_REG_BASE + MSC01_PCI_HEAD8_OFS)
  220. #define MSC01_PCI_HEAD9 (MSC01_PCI_REG_BASE + MSC01_PCI_HEAD9_OFS)
  221. #define MSC01_PCI_HEAD10 (MSC01_PCI_REG_BASE + MSC01_PCI_HEAD10_OFS)
  222. #define MSC01_PCI_HEAD11 (MSC01_PCI_REG_BASE + MSC01_PCI_HEAD11_OFS)
  223. #define MSC01_PCI_HEAD12 (MSC01_PCI_REG_BASE + MSC01_PCI_HEAD11_OFS)
  224. #define MSC01_PCI_HEAD13 (MSC01_PCI_REG_BASE + MSC01_PCI_HEAD11_OFS)
  225. #define MSC01_PCI_HEAD14 (MSC01_PCI_REG_BASE + MSC01_PCI_HEAD11_OFS)
  226. #define MSC01_PCI_HEAD15 (MSC01_PCI_REG_BASE + MSC01_PCI_HEAD11_OFS)
  227. #define MSC01_PCI_BAR0 (MSC01_PCI_REG_BASE + MSC01_PCI_BAR0_OFS)
  228. #define MSC01_PCI_CFG (MSC01_PCI_REG_BASE + MSC01_PCI_CFG_OFS)
  229. #define MSC01_PCI_SWAP (MSC01_PCI_REG_BASE + MSC01_PCI_SWAP_OFS)
  230. #endif /* __ASM_MIPS_BOARDS_MSC01_PCI_H */