clocks.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116
  1. /*
  2. * BRIEF MODULE DESCRIPTION
  3. * Simple Au1xx0 clocks routines.
  4. *
  5. * Copyright 2001, 2008 MontaVista Software Inc.
  6. * Author: MontaVista Software, Inc. <source@mvista.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  14. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  15. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  16. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  17. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  18. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  19. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  20. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  21. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  22. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  23. *
  24. * You should have received a copy of the GNU General Public License along
  25. * with this program; if not, write to the Free Software Foundation, Inc.,
  26. * 675 Mass Ave, Cambridge, MA 02139, USA.
  27. */
  28. #include <linux/module.h>
  29. #include <linux/spinlock.h>
  30. #include <asm/time.h>
  31. #include <asm/mach-au1x00/au1000.h>
  32. /*
  33. * I haven't found anyone that doesn't use a 12 MHz source clock,
  34. * but just in case.....
  35. */
  36. #define AU1000_SRC_CLK 12000000
  37. static unsigned int au1x00_clock; /* Hz */
  38. static unsigned long uart_baud_base;
  39. static DEFINE_SPINLOCK(time_lock);
  40. /*
  41. * Set the au1000_clock
  42. */
  43. void set_au1x00_speed(unsigned int new_freq)
  44. {
  45. au1x00_clock = new_freq;
  46. }
  47. unsigned int get_au1x00_speed(void)
  48. {
  49. return au1x00_clock;
  50. }
  51. EXPORT_SYMBOL(get_au1x00_speed);
  52. /*
  53. * The UART baud base is not known at compile time ... if
  54. * we want to be able to use the same code on different
  55. * speed CPUs.
  56. */
  57. unsigned long get_au1x00_uart_baud_base(void)
  58. {
  59. return uart_baud_base;
  60. }
  61. void set_au1x00_uart_baud_base(unsigned long new_baud_base)
  62. {
  63. uart_baud_base = new_baud_base;
  64. }
  65. /*
  66. * We read the real processor speed from the PLL. This is important
  67. * because it is more accurate than computing it from the 32 KHz
  68. * counter, if it exists. If we don't have an accurate processor
  69. * speed, all of the peripherals that derive their clocks based on
  70. * this advertised speed will introduce error and sometimes not work
  71. * properly. This function is futher convoluted to still allow configurations
  72. * to do that in case they have really, really old silicon with a
  73. * write-only PLL register. -- Dan
  74. */
  75. unsigned long au1xxx_calc_clock(void)
  76. {
  77. unsigned long cpu_speed;
  78. unsigned long flags;
  79. spin_lock_irqsave(&time_lock, flags);
  80. /*
  81. * On early Au1000, sys_cpupll was write-only. Since these
  82. * silicon versions of Au1000 are not sold by AMD, we don't bend
  83. * over backwards trying to determine the frequency.
  84. */
  85. if (au1xxx_cpu_has_pll_wo())
  86. #ifdef CONFIG_SOC_AU1000_FREQUENCY
  87. cpu_speed = CONFIG_SOC_AU1000_FREQUENCY;
  88. #else
  89. cpu_speed = 396000000;
  90. #endif
  91. else
  92. cpu_speed = (au_readl(SYS_CPUPLL) & 0x0000003f) * AU1000_SRC_CLK;
  93. /* On Alchemy CPU:counter ratio is 1:1 */
  94. mips_hpt_frequency = cpu_speed;
  95. /* Equation: Baudrate = CPU / (SD * 2 * CLKDIV * 16) */
  96. set_au1x00_uart_baud_base(cpu_speed / (2 * ((int)(au_readl(SYS_POWERCTRL)
  97. & 0x03) + 2) * 16));
  98. spin_unlock_irqrestore(&time_lock, flags);
  99. set_au1x00_speed(cpu_speed);
  100. return cpu_speed;
  101. }