iop.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630
  1. /*
  2. * I/O Processor (IOP) management
  3. * Written and (C) 1999 by Joshua M. Thompson (funaho@jurai.org)
  4. *
  5. * Redistribution and use in source and binary forms, with or without
  6. * modification, are permitted provided that the following conditions
  7. * are met:
  8. * 1. Redistributions of source code must retain the above copyright
  9. * notice and this list of conditions.
  10. * 2. Redistributions in binary form must reproduce the above copyright
  11. * notice and this list of conditions in the documentation and/or other
  12. * materials provided with the distribution.
  13. */
  14. /*
  15. * The IOP chips are used in the IIfx and some Quadras (900, 950) to manage
  16. * serial and ADB. They are actually a 6502 processor and some glue logic.
  17. *
  18. * 990429 (jmt) - Initial implementation, just enough to knock the SCC IOP
  19. * into compatible mode so nobody has to fiddle with the
  20. * Serial Switch control panel anymore.
  21. * 990603 (jmt) - Added code to grab the correct ISM IOP interrupt for OSS
  22. * and non-OSS machines (at least I hope it's correct on a
  23. * non-OSS machine -- someone with a Q900 or Q950 needs to
  24. * check this.)
  25. * 990605 (jmt) - Rearranged things a bit wrt IOP detection; iop_present is
  26. * gone, IOP base addresses are now in an array and the
  27. * globally-visible functions take an IOP number instead of an
  28. * an actual base address.
  29. * 990610 (jmt) - Finished the message passing framework and it seems to work.
  30. * Sending _definitely_ works; my adb-bus.c mods can send
  31. * messages and receive the MSG_COMPLETED status back from the
  32. * IOP. The trick now is figuring out the message formats.
  33. * 990611 (jmt) - More cleanups. Fixed problem where unclaimed messages on a
  34. * receive channel were never properly acknowledged. Bracketed
  35. * the remaining debug printk's with #ifdef's and disabled
  36. * debugging. I can now type on the console.
  37. * 990612 (jmt) - Copyright notice added. Reworked the way replies are handled.
  38. * It turns out that replies are placed back in the send buffer
  39. * for that channel; messages on the receive channels are always
  40. * unsolicited messages from the IOP (and our replies to them
  41. * should go back in the receive channel.) Also added tracking
  42. * of device names to the listener functions ala the interrupt
  43. * handlers.
  44. * 990729 (jmt) - Added passing of pt_regs structure to IOP handlers. This is
  45. * used by the new unified ADB driver.
  46. *
  47. * TODO:
  48. *
  49. * o Something should be periodically checking iop_alive() to make sure the
  50. * IOP hasn't died.
  51. * o Some of the IOP manager routines need better error checking and
  52. * return codes. Nothing major, just prettying up.
  53. */
  54. /*
  55. * -----------------------
  56. * IOP Message Passing 101
  57. * -----------------------
  58. *
  59. * The host talks to the IOPs using a rather simple message-passing scheme via
  60. * a shared memory area in the IOP RAM. Each IOP has seven "channels"; each
  61. * channel is conneced to a specific software driver on the IOP. For example
  62. * on the SCC IOP there is one channel for each serial port. Each channel has
  63. * an incoming and and outgoing message queue with a depth of one.
  64. *
  65. * A message is 32 bytes plus a state byte for the channel (MSG_IDLE, MSG_NEW,
  66. * MSG_RCVD, MSG_COMPLETE). To send a message you copy the message into the
  67. * buffer, set the state to MSG_NEW and signal the IOP by setting the IRQ flag
  68. * in the IOP control to 1. The IOP will move the state to MSG_RCVD when it
  69. * receives the message and then to MSG_COMPLETE when the message processing
  70. * has completed. It is the host's responsibility at that point to read the
  71. * reply back out of the send channel buffer and reset the channel state back
  72. * to MSG_IDLE.
  73. *
  74. * To receive message from the IOP the same procedure is used except the roles
  75. * are reversed. That is, the IOP puts message in the channel with a state of
  76. * MSG_NEW, and the host receives the message and move its state to MSG_RCVD
  77. * and then to MSG_COMPLETE when processing is completed and the reply (if any)
  78. * has been placed back in the receive channel. The IOP will then reset the
  79. * channel state to MSG_IDLE.
  80. *
  81. * Two sets of host interrupts are provided, INT0 and INT1. Both appear on one
  82. * interrupt level; they are distinguished by a pair of bits in the IOP status
  83. * register. The IOP will raise INT0 when one or more messages in the send
  84. * channels have gone to the MSG_COMPLETE state and it will raise INT1 when one
  85. * or more messages on the receive channels have gone to the MSG_NEW state.
  86. *
  87. * Since each channel handles only one message we have to implement a small
  88. * interrupt-driven queue on our end. Messages to be sent are placed on the
  89. * queue for sending and contain a pointer to an optional callback function.
  90. * The handler for a message is called when the message state goes to
  91. * MSG_COMPLETE.
  92. *
  93. * For receiving message we maintain a list of handler functions to call when
  94. * a message is received on that IOP/channel combination. The handlers are
  95. * called much like an interrupt handler and are passed a copy of the message
  96. * from the IOP. The message state will be in MSG_RCVD while the handler runs;
  97. * it is the handler's responsibility to call iop_complete_message() when
  98. * finished; this function moves the message state to MSG_COMPLETE and signals
  99. * the IOP. This two-step process is provided to allow the handler to defer
  100. * message processing to a bottom-half handler if the processing will take
  101. * a significant amount of time (handlers are called at interrupt time so they
  102. * should execute quickly.)
  103. */
  104. #include <linux/types.h>
  105. #include <linux/kernel.h>
  106. #include <linux/mm.h>
  107. #include <linux/delay.h>
  108. #include <linux/init.h>
  109. #include <linux/interrupt.h>
  110. #include <asm/bootinfo.h>
  111. #include <asm/macintosh.h>
  112. #include <asm/macints.h>
  113. #include <asm/mac_iop.h>
  114. #include <asm/mac_oss.h>
  115. /*#define DEBUG_IOP*/
  116. /* Set to non-zero if the IOPs are present. Set by iop_init() */
  117. int iop_scc_present,iop_ism_present;
  118. /* structure for tracking channel listeners */
  119. struct listener {
  120. const char *devname;
  121. void (*handler)(struct iop_msg *);
  122. };
  123. /*
  124. * IOP structures for the two IOPs
  125. *
  126. * The SCC IOP controls both serial ports (A and B) as its two functions.
  127. * The ISM IOP controls the SWIM (floppy drive) and ADB.
  128. */
  129. static volatile struct mac_iop *iop_base[NUM_IOPS];
  130. /*
  131. * IOP message queues
  132. */
  133. static struct iop_msg iop_msg_pool[NUM_IOP_MSGS];
  134. static struct iop_msg *iop_send_queue[NUM_IOPS][NUM_IOP_CHAN];
  135. static struct listener iop_listeners[NUM_IOPS][NUM_IOP_CHAN];
  136. irqreturn_t iop_ism_irq(int, void *);
  137. extern void oss_irq_enable(int);
  138. /*
  139. * Private access functions
  140. */
  141. static __inline__ void iop_loadaddr(volatile struct mac_iop *iop, __u16 addr)
  142. {
  143. iop->ram_addr_lo = addr;
  144. iop->ram_addr_hi = addr >> 8;
  145. }
  146. static __inline__ __u8 iop_readb(volatile struct mac_iop *iop, __u16 addr)
  147. {
  148. iop->ram_addr_lo = addr;
  149. iop->ram_addr_hi = addr >> 8;
  150. return iop->ram_data;
  151. }
  152. static __inline__ void iop_writeb(volatile struct mac_iop *iop, __u16 addr, __u8 data)
  153. {
  154. iop->ram_addr_lo = addr;
  155. iop->ram_addr_hi = addr >> 8;
  156. iop->ram_data = data;
  157. }
  158. static __inline__ void iop_stop(volatile struct mac_iop *iop)
  159. {
  160. iop->status_ctrl &= ~IOP_RUN;
  161. }
  162. static __inline__ void iop_start(volatile struct mac_iop *iop)
  163. {
  164. iop->status_ctrl = IOP_RUN | IOP_AUTOINC;
  165. }
  166. static __inline__ void iop_bypass(volatile struct mac_iop *iop)
  167. {
  168. iop->status_ctrl |= IOP_BYPASS;
  169. }
  170. static __inline__ void iop_interrupt(volatile struct mac_iop *iop)
  171. {
  172. iop->status_ctrl |= IOP_IRQ;
  173. }
  174. static int iop_alive(volatile struct mac_iop *iop)
  175. {
  176. int retval;
  177. retval = (iop_readb(iop, IOP_ADDR_ALIVE) == 0xFF);
  178. iop_writeb(iop, IOP_ADDR_ALIVE, 0);
  179. return retval;
  180. }
  181. static struct iop_msg *iop_alloc_msg(void)
  182. {
  183. int i;
  184. unsigned long flags;
  185. local_irq_save(flags);
  186. for (i = 0 ; i < NUM_IOP_MSGS ; i++) {
  187. if (iop_msg_pool[i].status == IOP_MSGSTATUS_UNUSED) {
  188. iop_msg_pool[i].status = IOP_MSGSTATUS_WAITING;
  189. local_irq_restore(flags);
  190. return &iop_msg_pool[i];
  191. }
  192. }
  193. local_irq_restore(flags);
  194. return NULL;
  195. }
  196. static void iop_free_msg(struct iop_msg *msg)
  197. {
  198. msg->status = IOP_MSGSTATUS_UNUSED;
  199. }
  200. /*
  201. * This is called by the startup code before anything else. Its purpose
  202. * is to find and initialize the IOPs early in the boot sequence, so that
  203. * the serial IOP can be placed into bypass mode _before_ we try to
  204. * initialize the serial console.
  205. */
  206. void __init iop_preinit(void)
  207. {
  208. if (macintosh_config->scc_type == MAC_SCC_IOP) {
  209. if (macintosh_config->ident == MAC_MODEL_IIFX) {
  210. iop_base[IOP_NUM_SCC] = (struct mac_iop *) SCC_IOP_BASE_IIFX;
  211. } else {
  212. iop_base[IOP_NUM_SCC] = (struct mac_iop *) SCC_IOP_BASE_QUADRA;
  213. }
  214. iop_base[IOP_NUM_SCC]->status_ctrl = 0x87;
  215. iop_scc_present = 1;
  216. } else {
  217. iop_base[IOP_NUM_SCC] = NULL;
  218. iop_scc_present = 0;
  219. }
  220. if (macintosh_config->adb_type == MAC_ADB_IOP) {
  221. if (macintosh_config->ident == MAC_MODEL_IIFX) {
  222. iop_base[IOP_NUM_ISM] = (struct mac_iop *) ISM_IOP_BASE_IIFX;
  223. } else {
  224. iop_base[IOP_NUM_ISM] = (struct mac_iop *) ISM_IOP_BASE_QUADRA;
  225. }
  226. iop_base[IOP_NUM_ISM]->status_ctrl = 0;
  227. iop_ism_present = 1;
  228. } else {
  229. iop_base[IOP_NUM_ISM] = NULL;
  230. iop_ism_present = 0;
  231. }
  232. }
  233. /*
  234. * Initialize the IOPs, if present.
  235. */
  236. void __init iop_init(void)
  237. {
  238. int i;
  239. if (iop_scc_present) {
  240. printk("IOP: detected SCC IOP at %p\n", iop_base[IOP_NUM_SCC]);
  241. }
  242. if (iop_ism_present) {
  243. printk("IOP: detected ISM IOP at %p\n", iop_base[IOP_NUM_ISM]);
  244. iop_start(iop_base[IOP_NUM_ISM]);
  245. iop_alive(iop_base[IOP_NUM_ISM]); /* clears the alive flag */
  246. }
  247. /* Make the whole pool available and empty the queues */
  248. for (i = 0 ; i < NUM_IOP_MSGS ; i++) {
  249. iop_msg_pool[i].status = IOP_MSGSTATUS_UNUSED;
  250. }
  251. for (i = 0 ; i < NUM_IOP_CHAN ; i++) {
  252. iop_send_queue[IOP_NUM_SCC][i] = NULL;
  253. iop_send_queue[IOP_NUM_ISM][i] = NULL;
  254. iop_listeners[IOP_NUM_SCC][i].devname = NULL;
  255. iop_listeners[IOP_NUM_SCC][i].handler = NULL;
  256. iop_listeners[IOP_NUM_ISM][i].devname = NULL;
  257. iop_listeners[IOP_NUM_ISM][i].handler = NULL;
  258. }
  259. }
  260. /*
  261. * Register the interrupt handler for the IOPs.
  262. * TODO: might be wrong for non-OSS machines. Anyone?
  263. */
  264. void __init iop_register_interrupts(void)
  265. {
  266. if (iop_ism_present) {
  267. if (oss_present) {
  268. if (request_irq(OSS_IRQLEV_IOPISM, iop_ism_irq,
  269. IRQ_FLG_LOCK, "ISM IOP",
  270. (void *) IOP_NUM_ISM))
  271. pr_err("Couldn't register ISM IOP interrupt\n");
  272. oss_irq_enable(IRQ_MAC_ADB);
  273. } else {
  274. if (request_irq(IRQ_VIA2_0, iop_ism_irq,
  275. IRQ_FLG_LOCK|IRQ_FLG_FAST, "ISM IOP",
  276. (void *) IOP_NUM_ISM))
  277. pr_err("Couldn't register ISM IOP interrupt\n");
  278. }
  279. if (!iop_alive(iop_base[IOP_NUM_ISM])) {
  280. printk("IOP: oh my god, they killed the ISM IOP!\n");
  281. } else {
  282. printk("IOP: the ISM IOP seems to be alive.\n");
  283. }
  284. }
  285. }
  286. /*
  287. * Register or unregister a listener for a specific IOP and channel
  288. *
  289. * If the handler pointer is NULL the current listener (if any) is
  290. * unregistered. Otherwise the new listener is registered provided
  291. * there is no existing listener registered.
  292. */
  293. int iop_listen(uint iop_num, uint chan,
  294. void (*handler)(struct iop_msg *),
  295. const char *devname)
  296. {
  297. if ((iop_num >= NUM_IOPS) || !iop_base[iop_num]) return -EINVAL;
  298. if (chan >= NUM_IOP_CHAN) return -EINVAL;
  299. if (iop_listeners[iop_num][chan].handler && handler) return -EINVAL;
  300. iop_listeners[iop_num][chan].devname = devname;
  301. iop_listeners[iop_num][chan].handler = handler;
  302. return 0;
  303. }
  304. /*
  305. * Complete reception of a message, which just means copying the reply
  306. * into the buffer, setting the channel state to MSG_COMPLETE and
  307. * notifying the IOP.
  308. */
  309. void iop_complete_message(struct iop_msg *msg)
  310. {
  311. int iop_num = msg->iop_num;
  312. int chan = msg->channel;
  313. int i,offset;
  314. #ifdef DEBUG_IOP
  315. printk("iop_complete(%p): iop %d chan %d\n", msg, msg->iop_num, msg->channel);
  316. #endif
  317. offset = IOP_ADDR_RECV_MSG + (msg->channel * IOP_MSG_LEN);
  318. for (i = 0 ; i < IOP_MSG_LEN ; i++, offset++) {
  319. iop_writeb(iop_base[iop_num], offset, msg->reply[i]);
  320. }
  321. iop_writeb(iop_base[iop_num],
  322. IOP_ADDR_RECV_STATE + chan, IOP_MSG_COMPLETE);
  323. iop_interrupt(iop_base[msg->iop_num]);
  324. iop_free_msg(msg);
  325. }
  326. /*
  327. * Actually put a message into a send channel buffer
  328. */
  329. static void iop_do_send(struct iop_msg *msg)
  330. {
  331. volatile struct mac_iop *iop = iop_base[msg->iop_num];
  332. int i,offset;
  333. offset = IOP_ADDR_SEND_MSG + (msg->channel * IOP_MSG_LEN);
  334. for (i = 0 ; i < IOP_MSG_LEN ; i++, offset++) {
  335. iop_writeb(iop, offset, msg->message[i]);
  336. }
  337. iop_writeb(iop, IOP_ADDR_SEND_STATE + msg->channel, IOP_MSG_NEW);
  338. iop_interrupt(iop);
  339. }
  340. /*
  341. * Handle sending a message on a channel that
  342. * has gone into the IOP_MSG_COMPLETE state.
  343. */
  344. static void iop_handle_send(uint iop_num, uint chan)
  345. {
  346. volatile struct mac_iop *iop = iop_base[iop_num];
  347. struct iop_msg *msg,*msg2;
  348. int i,offset;
  349. #ifdef DEBUG_IOP
  350. printk("iop_handle_send: iop %d channel %d\n", iop_num, chan);
  351. #endif
  352. iop_writeb(iop, IOP_ADDR_SEND_STATE + chan, IOP_MSG_IDLE);
  353. if (!(msg = iop_send_queue[iop_num][chan])) return;
  354. msg->status = IOP_MSGSTATUS_COMPLETE;
  355. offset = IOP_ADDR_SEND_MSG + (chan * IOP_MSG_LEN);
  356. for (i = 0 ; i < IOP_MSG_LEN ; i++, offset++) {
  357. msg->reply[i] = iop_readb(iop, offset);
  358. }
  359. if (msg->handler) (*msg->handler)(msg);
  360. msg2 = msg;
  361. msg = msg->next;
  362. iop_free_msg(msg2);
  363. iop_send_queue[iop_num][chan] = msg;
  364. if (msg) iop_do_send(msg);
  365. }
  366. /*
  367. * Handle reception of a message on a channel that has
  368. * gone into the IOP_MSG_NEW state.
  369. */
  370. static void iop_handle_recv(uint iop_num, uint chan)
  371. {
  372. volatile struct mac_iop *iop = iop_base[iop_num];
  373. int i,offset;
  374. struct iop_msg *msg;
  375. #ifdef DEBUG_IOP
  376. printk("iop_handle_recv: iop %d channel %d\n", iop_num, chan);
  377. #endif
  378. msg = iop_alloc_msg();
  379. msg->iop_num = iop_num;
  380. msg->channel = chan;
  381. msg->status = IOP_MSGSTATUS_UNSOL;
  382. msg->handler = iop_listeners[iop_num][chan].handler;
  383. offset = IOP_ADDR_RECV_MSG + (chan * IOP_MSG_LEN);
  384. for (i = 0 ; i < IOP_MSG_LEN ; i++, offset++) {
  385. msg->message[i] = iop_readb(iop, offset);
  386. }
  387. iop_writeb(iop, IOP_ADDR_RECV_STATE + chan, IOP_MSG_RCVD);
  388. /* If there is a listener, call it now. Otherwise complete */
  389. /* the message ourselves to avoid possible stalls. */
  390. if (msg->handler) {
  391. (*msg->handler)(msg);
  392. } else {
  393. #ifdef DEBUG_IOP
  394. printk("iop_handle_recv: unclaimed message on iop %d channel %d\n", iop_num, chan);
  395. printk("iop_handle_recv:");
  396. for (i = 0 ; i < IOP_MSG_LEN ; i++) {
  397. printk(" %02X", (uint) msg->message[i]);
  398. }
  399. printk("\n");
  400. #endif
  401. iop_complete_message(msg);
  402. }
  403. }
  404. /*
  405. * Send a message
  406. *
  407. * The message is placed at the end of the send queue. Afterwards if the
  408. * channel is idle we force an immediate send of the next message in the
  409. * queue.
  410. */
  411. int iop_send_message(uint iop_num, uint chan, void *privdata,
  412. uint msg_len, __u8 *msg_data,
  413. void (*handler)(struct iop_msg *))
  414. {
  415. struct iop_msg *msg, *q;
  416. if ((iop_num >= NUM_IOPS) || !iop_base[iop_num]) return -EINVAL;
  417. if (chan >= NUM_IOP_CHAN) return -EINVAL;
  418. if (msg_len > IOP_MSG_LEN) return -EINVAL;
  419. msg = iop_alloc_msg();
  420. if (!msg) return -ENOMEM;
  421. msg->next = NULL;
  422. msg->status = IOP_MSGSTATUS_WAITING;
  423. msg->iop_num = iop_num;
  424. msg->channel = chan;
  425. msg->caller_priv = privdata;
  426. memcpy(msg->message, msg_data, msg_len);
  427. msg->handler = handler;
  428. if (!(q = iop_send_queue[iop_num][chan])) {
  429. iop_send_queue[iop_num][chan] = msg;
  430. } else {
  431. while (q->next) q = q->next;
  432. q->next = msg;
  433. }
  434. if (iop_readb(iop_base[iop_num],
  435. IOP_ADDR_SEND_STATE + chan) == IOP_MSG_IDLE) {
  436. iop_do_send(msg);
  437. }
  438. return 0;
  439. }
  440. /*
  441. * Upload code to the shared RAM of an IOP.
  442. */
  443. void iop_upload_code(uint iop_num, __u8 *code_start,
  444. uint code_len, __u16 shared_ram_start)
  445. {
  446. if ((iop_num >= NUM_IOPS) || !iop_base[iop_num]) return;
  447. iop_loadaddr(iop_base[iop_num], shared_ram_start);
  448. while (code_len--) {
  449. iop_base[iop_num]->ram_data = *code_start++;
  450. }
  451. }
  452. /*
  453. * Download code from the shared RAM of an IOP.
  454. */
  455. void iop_download_code(uint iop_num, __u8 *code_start,
  456. uint code_len, __u16 shared_ram_start)
  457. {
  458. if ((iop_num >= NUM_IOPS) || !iop_base[iop_num]) return;
  459. iop_loadaddr(iop_base[iop_num], shared_ram_start);
  460. while (code_len--) {
  461. *code_start++ = iop_base[iop_num]->ram_data;
  462. }
  463. }
  464. /*
  465. * Compare the code in the shared RAM of an IOP with a copy in system memory
  466. * and return 0 on match or the first nonmatching system memory address on
  467. * failure.
  468. */
  469. __u8 *iop_compare_code(uint iop_num, __u8 *code_start,
  470. uint code_len, __u16 shared_ram_start)
  471. {
  472. if ((iop_num >= NUM_IOPS) || !iop_base[iop_num]) return code_start;
  473. iop_loadaddr(iop_base[iop_num], shared_ram_start);
  474. while (code_len--) {
  475. if (*code_start != iop_base[iop_num]->ram_data) {
  476. return code_start;
  477. }
  478. code_start++;
  479. }
  480. return (__u8 *) 0;
  481. }
  482. /*
  483. * Handle an ISM IOP interrupt
  484. */
  485. irqreturn_t iop_ism_irq(int irq, void *dev_id)
  486. {
  487. uint iop_num = (uint) dev_id;
  488. volatile struct mac_iop *iop = iop_base[iop_num];
  489. int i,state;
  490. #ifdef DEBUG_IOP
  491. printk("iop_ism_irq: status = %02X\n", (uint) iop->status_ctrl);
  492. #endif
  493. /* INT0 indicates a state change on an outgoing message channel */
  494. if (iop->status_ctrl & IOP_INT0) {
  495. iop->status_ctrl = IOP_INT0 | IOP_RUN | IOP_AUTOINC;
  496. #ifdef DEBUG_IOP
  497. printk("iop_ism_irq: new status = %02X, send states",
  498. (uint) iop->status_ctrl);
  499. #endif
  500. for (i = 0 ; i < NUM_IOP_CHAN ; i++) {
  501. state = iop_readb(iop, IOP_ADDR_SEND_STATE + i);
  502. #ifdef DEBUG_IOP
  503. printk(" %02X", state);
  504. #endif
  505. if (state == IOP_MSG_COMPLETE) {
  506. iop_handle_send(iop_num, i);
  507. }
  508. }
  509. #ifdef DEBUG_IOP
  510. printk("\n");
  511. #endif
  512. }
  513. if (iop->status_ctrl & IOP_INT1) { /* INT1 for incoming msgs */
  514. iop->status_ctrl = IOP_INT1 | IOP_RUN | IOP_AUTOINC;
  515. #ifdef DEBUG_IOP
  516. printk("iop_ism_irq: new status = %02X, recv states",
  517. (uint) iop->status_ctrl);
  518. #endif
  519. for (i = 0 ; i < NUM_IOP_CHAN ; i++) {
  520. state = iop_readb(iop, IOP_ADDR_RECV_STATE + i);
  521. #ifdef DEBUG_IOP
  522. printk(" %02X", state);
  523. #endif
  524. if (state == IOP_MSG_NEW) {
  525. iop_handle_recv(iop_num, i);
  526. }
  527. }
  528. #ifdef DEBUG_IOP
  529. printk("\n");
  530. #endif
  531. }
  532. return IRQ_HANDLED;
  533. }