system_no.h 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324
  1. #ifndef _M68KNOMMU_SYSTEM_H
  2. #define _M68KNOMMU_SYSTEM_H
  3. #include <linux/linkage.h>
  4. #include <asm/segment.h>
  5. #include <asm/entry.h>
  6. /*
  7. * switch_to(n) should switch tasks to task ptr, first checking that
  8. * ptr isn't the current task, in which case it does nothing. This
  9. * also clears the TS-flag if the task we switched to has used the
  10. * math co-processor latest.
  11. */
  12. /*
  13. * switch_to() saves the extra registers, that are not saved
  14. * automatically by SAVE_SWITCH_STACK in resume(), ie. d0-d5 and
  15. * a0-a1. Some of these are used by schedule() and its predecessors
  16. * and so we might get see unexpected behaviors when a task returns
  17. * with unexpected register values.
  18. *
  19. * syscall stores these registers itself and none of them are used
  20. * by syscall after the function in the syscall has been called.
  21. *
  22. * Beware that resume now expects *next to be in d1 and the offset of
  23. * tss to be in a1. This saves a few instructions as we no longer have
  24. * to push them onto the stack and read them back right after.
  25. *
  26. * 02/17/96 - Jes Sorensen (jds@kom.auc.dk)
  27. *
  28. * Changed 96/09/19 by Andreas Schwab
  29. * pass prev in a0, next in a1, offset of tss in d1, and whether
  30. * the mm structures are shared in d2 (to avoid atc flushing).
  31. */
  32. asmlinkage void resume(void);
  33. #define switch_to(prev,next,last) \
  34. { \
  35. void *_last; \
  36. __asm__ __volatile__( \
  37. "movel %1, %%a0\n\t" \
  38. "movel %2, %%a1\n\t" \
  39. "jbsr resume\n\t" \
  40. "movel %%d1, %0\n\t" \
  41. : "=d" (_last) \
  42. : "d" (prev), "d" (next) \
  43. : "cc", "d0", "d1", "d2", "d3", "d4", "d5", "a0", "a1"); \
  44. (last) = _last; \
  45. }
  46. #ifdef CONFIG_COLDFIRE
  47. #define local_irq_enable() __asm__ __volatile__ ( \
  48. "move %/sr,%%d0\n\t" \
  49. "andi.l #0xf8ff,%%d0\n\t" \
  50. "move %%d0,%/sr\n" \
  51. : /* no outputs */ \
  52. : \
  53. : "cc", "%d0", "memory")
  54. #define local_irq_disable() __asm__ __volatile__ ( \
  55. "move %/sr,%%d0\n\t" \
  56. "ori.l #0x0700,%%d0\n\t" \
  57. "move %%d0,%/sr\n" \
  58. : /* no outputs */ \
  59. : \
  60. : "cc", "%d0", "memory")
  61. /* For spinlocks etc */
  62. #define local_irq_save(x) __asm__ __volatile__ ( \
  63. "movew %%sr,%0\n\t" \
  64. "movew #0x0700,%%d0\n\t" \
  65. "or.l %0,%%d0\n\t" \
  66. "movew %%d0,%/sr" \
  67. : "=d" (x) \
  68. : \
  69. : "cc", "%d0", "memory")
  70. #else
  71. /* portable version */ /* FIXME - see entry.h*/
  72. #define ALLOWINT 0xf8ff
  73. #define local_irq_enable() asm volatile ("andiw %0,%%sr": : "i" (ALLOWINT) : "memory")
  74. #define local_irq_disable() asm volatile ("oriw #0x0700,%%sr": : : "memory")
  75. #endif
  76. #define local_save_flags(x) asm volatile ("movew %%sr,%0":"=d" (x) : : "memory")
  77. #define local_irq_restore(x) asm volatile ("movew %0,%%sr": :"d" (x) : "memory")
  78. /* For spinlocks etc */
  79. #ifndef local_irq_save
  80. #define local_irq_save(x) do { local_save_flags(x); local_irq_disable(); } while (0)
  81. #endif
  82. #define irqs_disabled() \
  83. ({ \
  84. unsigned long flags; \
  85. local_save_flags(flags); \
  86. ((flags & 0x0700) == 0x0700); \
  87. })
  88. #define iret() __asm__ __volatile__ ("rte": : :"memory", "sp", "cc")
  89. /*
  90. * Force strict CPU ordering.
  91. * Not really required on m68k...
  92. */
  93. #define nop() asm volatile ("nop"::)
  94. #define mb() asm volatile ("" : : :"memory")
  95. #define rmb() asm volatile ("" : : :"memory")
  96. #define wmb() asm volatile ("" : : :"memory")
  97. #define set_mb(var, value) ({ (var) = (value); wmb(); })
  98. #ifdef CONFIG_SMP
  99. #define smp_mb() mb()
  100. #define smp_rmb() rmb()
  101. #define smp_wmb() wmb()
  102. #define smp_read_barrier_depends() read_barrier_depends()
  103. #else
  104. #define smp_mb() barrier()
  105. #define smp_rmb() barrier()
  106. #define smp_wmb() barrier()
  107. #define smp_read_barrier_depends() do { } while(0)
  108. #endif
  109. #define read_barrier_depends() ((void)0)
  110. #define xchg(ptr,x) ((__typeof__(*(ptr)))__xchg((unsigned long)(x),(ptr),sizeof(*(ptr))))
  111. struct __xchg_dummy { unsigned long a[100]; };
  112. #define __xg(x) ((volatile struct __xchg_dummy *)(x))
  113. #ifndef CONFIG_RMW_INSNS
  114. static inline unsigned long __xchg(unsigned long x, volatile void * ptr, int size)
  115. {
  116. unsigned long tmp, flags;
  117. local_irq_save(flags);
  118. switch (size) {
  119. case 1:
  120. __asm__ __volatile__
  121. ("moveb %2,%0\n\t"
  122. "moveb %1,%2"
  123. : "=&d" (tmp) : "d" (x), "m" (*__xg(ptr)) : "memory");
  124. break;
  125. case 2:
  126. __asm__ __volatile__
  127. ("movew %2,%0\n\t"
  128. "movew %1,%2"
  129. : "=&d" (tmp) : "d" (x), "m" (*__xg(ptr)) : "memory");
  130. break;
  131. case 4:
  132. __asm__ __volatile__
  133. ("movel %2,%0\n\t"
  134. "movel %1,%2"
  135. : "=&d" (tmp) : "d" (x), "m" (*__xg(ptr)) : "memory");
  136. break;
  137. }
  138. local_irq_restore(flags);
  139. return tmp;
  140. }
  141. #else
  142. static inline unsigned long __xchg(unsigned long x, volatile void * ptr, int size)
  143. {
  144. switch (size) {
  145. case 1:
  146. __asm__ __volatile__
  147. ("moveb %2,%0\n\t"
  148. "1:\n\t"
  149. "casb %0,%1,%2\n\t"
  150. "jne 1b"
  151. : "=&d" (x) : "d" (x), "m" (*__xg(ptr)) : "memory");
  152. break;
  153. case 2:
  154. __asm__ __volatile__
  155. ("movew %2,%0\n\t"
  156. "1:\n\t"
  157. "casw %0,%1,%2\n\t"
  158. "jne 1b"
  159. : "=&d" (x) : "d" (x), "m" (*__xg(ptr)) : "memory");
  160. break;
  161. case 4:
  162. __asm__ __volatile__
  163. ("movel %2,%0\n\t"
  164. "1:\n\t"
  165. "casl %0,%1,%2\n\t"
  166. "jne 1b"
  167. : "=&d" (x) : "d" (x), "m" (*__xg(ptr)) : "memory");
  168. break;
  169. }
  170. return x;
  171. }
  172. #endif
  173. #include <asm-generic/cmpxchg-local.h>
  174. /*
  175. * cmpxchg_local and cmpxchg64_local are atomic wrt current CPU. Always make
  176. * them available.
  177. */
  178. #define cmpxchg_local(ptr, o, n) \
  179. ((__typeof__(*(ptr)))__cmpxchg_local_generic((ptr), (unsigned long)(o),\
  180. (unsigned long)(n), sizeof(*(ptr))))
  181. #define cmpxchg64_local(ptr, o, n) __cmpxchg64_local_generic((ptr), (o), (n))
  182. #ifndef CONFIG_SMP
  183. #include <asm-generic/cmpxchg.h>
  184. #endif
  185. #if defined( CONFIG_M68328 ) || defined( CONFIG_M68EZ328 ) || \
  186. defined (CONFIG_M68360) || defined( CONFIG_M68VZ328 )
  187. #define HARD_RESET_NOW() ({ \
  188. local_irq_disable(); \
  189. asm(" \
  190. moveal #0x10c00000, %a0; \
  191. moveb #0, 0xFFFFF300; \
  192. moveal 0(%a0), %sp; \
  193. moveal 4(%a0), %a0; \
  194. jmp (%a0); \
  195. "); \
  196. })
  197. #endif
  198. #ifdef CONFIG_COLDFIRE
  199. #if defined(CONFIG_M5272) && defined(CONFIG_NETtel)
  200. /*
  201. * Need to account for broken early mask of 5272 silicon. So don't
  202. * jump through the original start address. Jump strait into the
  203. * known start of the FLASH code.
  204. */
  205. #define HARD_RESET_NOW() ({ \
  206. asm(" \
  207. movew #0x2700, %sr; \
  208. jmp 0xf0000400; \
  209. "); \
  210. })
  211. #elif defined(CONFIG_NETtel) || \
  212. defined(CONFIG_SECUREEDGEMP3) || defined(CONFIG_CLEOPATRA)
  213. #define HARD_RESET_NOW() ({ \
  214. asm(" \
  215. movew #0x2700, %sr; \
  216. moveal #0x10000044, %a0; \
  217. movel #0xffffffff, (%a0); \
  218. moveal #0x10000001, %a0; \
  219. moveb #0x00, (%a0); \
  220. moveal #0xf0000004, %a0; \
  221. moveal (%a0), %a0; \
  222. jmp (%a0); \
  223. "); \
  224. })
  225. #elif defined(CONFIG_M5272)
  226. /*
  227. * Retrieve the boot address in flash using CSBR0 and CSOR0
  228. * find the reset vector at flash_address + 4 (e.g. 0x400)
  229. * remap it in the flash's current location (e.g. 0xf0000400)
  230. * and jump there.
  231. */
  232. #define HARD_RESET_NOW() ({ \
  233. asm(" \
  234. movew #0x2700, %%sr; \
  235. move.l %0+0x40,%%d0; \
  236. and.l %0+0x44,%%d0; \
  237. andi.l #0xfffff000,%%d0; \
  238. mov.l %%d0,%%a0; \
  239. or.l 4(%%a0),%%d0; \
  240. mov.l %%d0,%%a0; \
  241. jmp (%%a0);" \
  242. : /* No output */ \
  243. : "o" (*(char *)MCF_MBAR) ); \
  244. })
  245. #elif defined(CONFIG_M528x)
  246. /*
  247. * The MCF528x has a bit (SOFTRST) in memory (Reset Control Register RCR),
  248. * that when set, resets the MCF528x.
  249. */
  250. #define HARD_RESET_NOW() \
  251. ({ \
  252. unsigned char volatile *reset; \
  253. asm("move.w #0x2700, %sr"); \
  254. reset = ((volatile unsigned char *)(MCF_IPSBAR + 0x110000)); \
  255. while(1) \
  256. *reset |= (0x01 << 7);\
  257. })
  258. #elif defined(CONFIG_M523x)
  259. #define HARD_RESET_NOW() ({ \
  260. asm(" \
  261. movew #0x2700, %sr; \
  262. movel #0x01000000, %sp; \
  263. moveal #0x40110000, %a0; \
  264. moveb #0x80, (%a0); \
  265. "); \
  266. })
  267. #elif defined(CONFIG_M520x)
  268. /*
  269. * The MCF5208 has a bit (SOFTRST) in memory (Reset Control Register
  270. * RCR), that when set, resets the MCF5208.
  271. */
  272. #define HARD_RESET_NOW() \
  273. ({ \
  274. unsigned char volatile *reset; \
  275. asm("move.w #0x2700, %sr"); \
  276. reset = ((volatile unsigned char *)(MCF_IPSBAR + 0xA0000)); \
  277. while(1) \
  278. *reset |= 0x80; \
  279. })
  280. #else
  281. #define HARD_RESET_NOW() ({ \
  282. asm(" \
  283. movew #0x2700, %sr; \
  284. moveal #0x4, %a0; \
  285. moveal (%a0), %a0; \
  286. jmp (%a0); \
  287. "); \
  288. })
  289. #endif
  290. #endif
  291. #define arch_align_stack(x) (x)
  292. static inline int irqs_disabled_flags(unsigned long flags)
  293. {
  294. if (flags & 0x0700)
  295. return 0;
  296. else
  297. return 1;
  298. }
  299. #endif /* _M68KNOMMU_SYSTEM_H */